scc_pata.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/ide.h>
  29. #include <linux/init.h>
  30. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  31. #define SCC_PATA_NAME "scc IDE"
  32. #define TDVHSEL_MASTER 0x00000001
  33. #define TDVHSEL_SLAVE 0x00000004
  34. #define MODE_JCUSFEN 0x00000080
  35. #define CCKCTRL_ATARESET 0x00040000
  36. #define CCKCTRL_BUFCNT 0x00020000
  37. #define CCKCTRL_CRST 0x00010000
  38. #define CCKCTRL_OCLKEN 0x00000100
  39. #define CCKCTRL_ATACLKOEN 0x00000002
  40. #define CCKCTRL_LCLKEN 0x00000001
  41. #define QCHCD_IOS_SS 0x00000001
  42. #define QCHSD_STPDIAG 0x00020000
  43. #define INTMASK_MSK 0xD1000012
  44. #define INTSTS_SERROR 0x80000000
  45. #define INTSTS_PRERR 0x40000000
  46. #define INTSTS_RERR 0x10000000
  47. #define INTSTS_ICERR 0x01000000
  48. #define INTSTS_BMSINT 0x00000010
  49. #define INTSTS_BMHE 0x00000008
  50. #define INTSTS_IOIRQS 0x00000004
  51. #define INTSTS_INTRQ 0x00000002
  52. #define INTSTS_ACTEINT 0x00000001
  53. #define ECMODE_VALUE 0x01
  54. static struct scc_ports {
  55. unsigned long ctl, dma;
  56. struct ide_host *host; /* for removing port from system */
  57. } scc_ports[MAX_HWIFS];
  58. /* PIO transfer mode table */
  59. /* JCHST */
  60. static unsigned long JCHSTtbl[2][7] = {
  61. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  62. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  63. };
  64. /* JCHHT */
  65. static unsigned long JCHHTtbl[2][7] = {
  66. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  67. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  68. };
  69. /* JCHCT */
  70. static unsigned long JCHCTtbl[2][7] = {
  71. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  72. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  73. };
  74. /* DMA transfer mode table */
  75. /* JCHDCTM/JCHDCTS */
  76. static unsigned long JCHDCTxtbl[2][7] = {
  77. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  78. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  79. };
  80. /* JCSTWTM/JCSTWTS */
  81. static unsigned long JCSTWTxtbl[2][7] = {
  82. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  83. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  84. };
  85. /* JCTSS */
  86. static unsigned long JCTSStbl[2][7] = {
  87. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  89. };
  90. /* JCENVT */
  91. static unsigned long JCENVTtbl[2][7] = {
  92. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  93. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  94. };
  95. /* JCACTSELS/JCACTSELM */
  96. static unsigned long JCACTSELtbl[2][7] = {
  97. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  98. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  99. };
  100. static u8 scc_ide_inb(unsigned long port)
  101. {
  102. u32 data = in_be32((void*)port);
  103. return (u8)data;
  104. }
  105. static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
  106. {
  107. out_be32((void *)hwif->io_ports.command_addr, cmd);
  108. eieio();
  109. in_be32((void *)(hwif->dma_base + 0x01c));
  110. eieio();
  111. }
  112. static u8 scc_read_status(ide_hwif_t *hwif)
  113. {
  114. return (u8)in_be32((void *)hwif->io_ports.status_addr);
  115. }
  116. static u8 scc_read_altstatus(ide_hwif_t *hwif)
  117. {
  118. return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
  119. }
  120. static u8 scc_read_sff_dma_status(ide_hwif_t *hwif)
  121. {
  122. return (u8)in_be32((void *)(hwif->dma_base + 4));
  123. }
  124. static void scc_set_irq(ide_hwif_t *hwif, int on)
  125. {
  126. u8 ctl = ATA_DEVCTL_OBS;
  127. if (on == 4) { /* hack for SRST */
  128. ctl |= 4;
  129. on &= ~4;
  130. }
  131. ctl |= on ? 0 : 2;
  132. out_be32((void *)hwif->io_ports.ctl_addr, ctl);
  133. eieio();
  134. in_be32((void *)(hwif->dma_base + 0x01c));
  135. eieio();
  136. }
  137. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  138. {
  139. u16 *ptr = (u16 *)addr;
  140. while (count--) {
  141. *ptr++ = le16_to_cpu(in_be32((void*)port));
  142. }
  143. }
  144. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  145. {
  146. u16 *ptr = (u16 *)addr;
  147. while (count--) {
  148. *ptr++ = le16_to_cpu(in_be32((void*)port));
  149. *ptr++ = le16_to_cpu(in_be32((void*)port));
  150. }
  151. }
  152. static void scc_ide_outb(u8 addr, unsigned long port)
  153. {
  154. out_be32((void*)port, addr);
  155. }
  156. static void
  157. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  158. {
  159. u16 *ptr = (u16 *)addr;
  160. while (count--) {
  161. out_be32((void*)port, cpu_to_le16(*ptr++));
  162. }
  163. }
  164. static void
  165. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  166. {
  167. u16 *ptr = (u16 *)addr;
  168. while (count--) {
  169. out_be32((void*)port, cpu_to_le16(*ptr++));
  170. out_be32((void*)port, cpu_to_le16(*ptr++));
  171. }
  172. }
  173. /**
  174. * scc_set_pio_mode - set host controller for PIO mode
  175. * @drive: drive
  176. * @pio: PIO mode number
  177. *
  178. * Load the timing settings for this device mode into the
  179. * controller.
  180. */
  181. static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
  182. {
  183. ide_hwif_t *hwif = HWIF(drive);
  184. struct scc_ports *ports = ide_get_hwifdata(hwif);
  185. unsigned long ctl_base = ports->ctl;
  186. unsigned long cckctrl_port = ctl_base + 0xff0;
  187. unsigned long piosht_port = ctl_base + 0x000;
  188. unsigned long pioct_port = ctl_base + 0x004;
  189. unsigned long reg;
  190. int offset;
  191. reg = in_be32((void __iomem *)cckctrl_port);
  192. if (reg & CCKCTRL_ATACLKOEN) {
  193. offset = 1; /* 133MHz */
  194. } else {
  195. offset = 0; /* 100MHz */
  196. }
  197. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  198. out_be32((void __iomem *)piosht_port, reg);
  199. reg = JCHCTtbl[offset][pio];
  200. out_be32((void __iomem *)pioct_port, reg);
  201. }
  202. /**
  203. * scc_set_dma_mode - set host controller for DMA mode
  204. * @drive: drive
  205. * @speed: DMA mode
  206. *
  207. * Load the timing settings for this device mode into the
  208. * controller.
  209. */
  210. static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
  211. {
  212. ide_hwif_t *hwif = HWIF(drive);
  213. struct scc_ports *ports = ide_get_hwifdata(hwif);
  214. unsigned long ctl_base = ports->ctl;
  215. unsigned long cckctrl_port = ctl_base + 0xff0;
  216. unsigned long mdmact_port = ctl_base + 0x008;
  217. unsigned long mcrcst_port = ctl_base + 0x00c;
  218. unsigned long sdmact_port = ctl_base + 0x010;
  219. unsigned long scrcst_port = ctl_base + 0x014;
  220. unsigned long udenvt_port = ctl_base + 0x018;
  221. unsigned long tdvhsel_port = ctl_base + 0x020;
  222. int is_slave = (&hwif->drives[1] == drive);
  223. int offset, idx;
  224. unsigned long reg;
  225. unsigned long jcactsel;
  226. reg = in_be32((void __iomem *)cckctrl_port);
  227. if (reg & CCKCTRL_ATACLKOEN) {
  228. offset = 1; /* 133MHz */
  229. } else {
  230. offset = 0; /* 100MHz */
  231. }
  232. idx = speed - XFER_UDMA_0;
  233. jcactsel = JCACTSELtbl[offset][idx];
  234. if (is_slave) {
  235. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  236. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  237. jcactsel = jcactsel << 2;
  238. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  239. } else {
  240. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  241. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  242. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  243. }
  244. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  245. out_be32((void __iomem *)udenvt_port, reg);
  246. }
  247. static void scc_dma_host_set(ide_drive_t *drive, int on)
  248. {
  249. ide_hwif_t *hwif = drive->hwif;
  250. u8 unit = drive->dn & 1;
  251. u8 dma_stat = scc_ide_inb(hwif->dma_base + 4);
  252. if (on)
  253. dma_stat |= (1 << (5 + unit));
  254. else
  255. dma_stat &= ~(1 << (5 + unit));
  256. scc_ide_outb(dma_stat, hwif->dma_base + 4);
  257. }
  258. /**
  259. * scc_ide_dma_setup - begin a DMA phase
  260. * @drive: target device
  261. *
  262. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  263. * and then set up the DMA transfer registers.
  264. *
  265. * Returns 0 on success. If a PIO fallback is required then 1
  266. * is returned.
  267. */
  268. static int scc_dma_setup(ide_drive_t *drive)
  269. {
  270. ide_hwif_t *hwif = drive->hwif;
  271. struct request *rq = HWGROUP(drive)->rq;
  272. unsigned int reading;
  273. u8 dma_stat;
  274. if (rq_data_dir(rq))
  275. reading = 0;
  276. else
  277. reading = 1 << 3;
  278. /* fall back to pio! */
  279. if (!ide_build_dmatable(drive, rq)) {
  280. ide_map_sg(drive, rq);
  281. return 1;
  282. }
  283. /* PRD table */
  284. out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
  285. /* specify r/w */
  286. out_be32((void __iomem *)hwif->dma_base, reading);
  287. /* read DMA status for INTR & ERROR flags */
  288. dma_stat = in_be32((void __iomem *)(hwif->dma_base + 4));
  289. /* clear INTR & ERROR flags */
  290. out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
  291. drive->waiting_for_dma = 1;
  292. return 0;
  293. }
  294. static void scc_dma_start(ide_drive_t *drive)
  295. {
  296. ide_hwif_t *hwif = drive->hwif;
  297. u8 dma_cmd = scc_ide_inb(hwif->dma_base);
  298. /* start DMA */
  299. scc_ide_outb(dma_cmd | 1, hwif->dma_base);
  300. wmb();
  301. }
  302. static int __scc_dma_end(ide_drive_t *drive)
  303. {
  304. ide_hwif_t *hwif = drive->hwif;
  305. u8 dma_stat, dma_cmd;
  306. drive->waiting_for_dma = 0;
  307. /* get DMA command mode */
  308. dma_cmd = scc_ide_inb(hwif->dma_base);
  309. /* stop DMA */
  310. scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
  311. /* get DMA status */
  312. dma_stat = scc_ide_inb(hwif->dma_base + 4);
  313. /* clear the INTR & ERROR bits */
  314. scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
  315. /* purge DMA mappings */
  316. ide_destroy_dmatable(drive);
  317. /* verify good DMA status */
  318. wmb();
  319. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  320. }
  321. /**
  322. * scc_dma_end - Stop DMA
  323. * @drive: IDE drive
  324. *
  325. * Check and clear INT Status register.
  326. * Then call __scc_dma_end().
  327. */
  328. static int scc_dma_end(ide_drive_t *drive)
  329. {
  330. ide_hwif_t *hwif = HWIF(drive);
  331. void __iomem *dma_base = (void __iomem *)hwif->dma_base;
  332. unsigned long intsts_port = hwif->dma_base + 0x014;
  333. u32 reg;
  334. int dma_stat, data_loss = 0;
  335. static int retry = 0;
  336. /* errata A308 workaround: Step5 (check data loss) */
  337. /* We don't check non ide_disk because it is limited to UDMA4 */
  338. if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  339. & ATA_ERR) &&
  340. drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
  341. reg = in_be32((void __iomem *)intsts_port);
  342. if (!(reg & INTSTS_ACTEINT)) {
  343. printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
  344. drive->name);
  345. data_loss = 1;
  346. if (retry++) {
  347. struct request *rq = HWGROUP(drive)->rq;
  348. int unit;
  349. /* ERROR_RESET and drive->crc_count are needed
  350. * to reduce DMA transfer mode in retry process.
  351. */
  352. if (rq)
  353. rq->errors |= ERROR_RESET;
  354. for (unit = 0; unit < MAX_DRIVES; unit++) {
  355. ide_drive_t *drive = &hwif->drives[unit];
  356. drive->crc_count++;
  357. }
  358. }
  359. }
  360. }
  361. while (1) {
  362. reg = in_be32((void __iomem *)intsts_port);
  363. if (reg & INTSTS_SERROR) {
  364. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  365. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  366. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  367. continue;
  368. }
  369. if (reg & INTSTS_PRERR) {
  370. u32 maea0, maec0;
  371. unsigned long ctl_base = hwif->config_data;
  372. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  373. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  374. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  375. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  376. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  377. continue;
  378. }
  379. if (reg & INTSTS_RERR) {
  380. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  381. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  382. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  383. continue;
  384. }
  385. if (reg & INTSTS_ICERR) {
  386. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  387. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  388. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  389. continue;
  390. }
  391. if (reg & INTSTS_BMSINT) {
  392. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  393. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  394. ide_do_reset(drive);
  395. continue;
  396. }
  397. if (reg & INTSTS_BMHE) {
  398. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  399. continue;
  400. }
  401. if (reg & INTSTS_ACTEINT) {
  402. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  403. continue;
  404. }
  405. if (reg & INTSTS_IOIRQS) {
  406. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  407. continue;
  408. }
  409. break;
  410. }
  411. dma_stat = __scc_dma_end(drive);
  412. if (data_loss)
  413. dma_stat |= 2; /* emulate DMA error (to retry command) */
  414. return dma_stat;
  415. }
  416. /* returns 1 if dma irq issued, 0 otherwise */
  417. static int scc_dma_test_irq(ide_drive_t *drive)
  418. {
  419. ide_hwif_t *hwif = HWIF(drive);
  420. u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
  421. /* SCC errata A252,A308 workaround: Step4 */
  422. if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  423. & ATA_ERR) &&
  424. (int_stat & INTSTS_INTRQ))
  425. return 1;
  426. /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
  427. if (int_stat & INTSTS_IOIRQS)
  428. return 1;
  429. return 0;
  430. }
  431. static u8 scc_udma_filter(ide_drive_t *drive)
  432. {
  433. ide_hwif_t *hwif = drive->hwif;
  434. u8 mask = hwif->ultra_mask;
  435. /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
  436. if ((drive->media != ide_disk) && (mask & 0xE0)) {
  437. printk(KERN_INFO "%s: limit %s to UDMA4\n",
  438. SCC_PATA_NAME, drive->name);
  439. mask = ATA_UDMA4;
  440. }
  441. return mask;
  442. }
  443. /**
  444. * setup_mmio_scc - map CTRL/BMID region
  445. * @dev: PCI device we are configuring
  446. * @name: device name
  447. *
  448. */
  449. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  450. {
  451. unsigned long ctl_base = pci_resource_start(dev, 0);
  452. unsigned long dma_base = pci_resource_start(dev, 1);
  453. unsigned long ctl_size = pci_resource_len(dev, 0);
  454. unsigned long dma_size = pci_resource_len(dev, 1);
  455. void __iomem *ctl_addr;
  456. void __iomem *dma_addr;
  457. int i, ret;
  458. for (i = 0; i < MAX_HWIFS; i++) {
  459. if (scc_ports[i].ctl == 0)
  460. break;
  461. }
  462. if (i >= MAX_HWIFS)
  463. return -ENOMEM;
  464. ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
  465. if (ret < 0) {
  466. printk(KERN_ERR "%s: can't reserve resources\n", name);
  467. return ret;
  468. }
  469. if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
  470. goto fail_0;
  471. if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
  472. goto fail_1;
  473. pci_set_master(dev);
  474. scc_ports[i].ctl = (unsigned long)ctl_addr;
  475. scc_ports[i].dma = (unsigned long)dma_addr;
  476. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  477. return 1;
  478. fail_1:
  479. iounmap(ctl_addr);
  480. fail_0:
  481. return -ENOMEM;
  482. }
  483. static int scc_ide_setup_pci_device(struct pci_dev *dev,
  484. const struct ide_port_info *d)
  485. {
  486. struct scc_ports *ports = pci_get_drvdata(dev);
  487. struct ide_host *host;
  488. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  489. int i, rc;
  490. memset(&hw, 0, sizeof(hw));
  491. for (i = 0; i <= 8; i++)
  492. hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
  493. hw.irq = dev->irq;
  494. hw.dev = &dev->dev;
  495. hw.chipset = ide_pci;
  496. rc = ide_host_add(d, hws, &host);
  497. if (rc)
  498. return rc;
  499. ports->host = host;
  500. return 0;
  501. }
  502. /**
  503. * init_setup_scc - set up an SCC PATA Controller
  504. * @dev: PCI device
  505. * @d: IDE port info
  506. *
  507. * Perform the initial set up for this device.
  508. */
  509. static int __devinit init_setup_scc(struct pci_dev *dev,
  510. const struct ide_port_info *d)
  511. {
  512. unsigned long ctl_base;
  513. unsigned long dma_base;
  514. unsigned long cckctrl_port;
  515. unsigned long intmask_port;
  516. unsigned long mode_port;
  517. unsigned long ecmode_port;
  518. unsigned long dma_status_port;
  519. u32 reg = 0;
  520. struct scc_ports *ports;
  521. int rc;
  522. rc = pci_enable_device(dev);
  523. if (rc)
  524. goto end;
  525. rc = setup_mmio_scc(dev, d->name);
  526. if (rc < 0)
  527. goto end;
  528. ports = pci_get_drvdata(dev);
  529. ctl_base = ports->ctl;
  530. dma_base = ports->dma;
  531. cckctrl_port = ctl_base + 0xff0;
  532. intmask_port = dma_base + 0x010;
  533. mode_port = ctl_base + 0x024;
  534. ecmode_port = ctl_base + 0xf00;
  535. dma_status_port = dma_base + 0x004;
  536. /* controller initialization */
  537. reg = 0;
  538. out_be32((void*)cckctrl_port, reg);
  539. reg |= CCKCTRL_ATACLKOEN;
  540. out_be32((void*)cckctrl_port, reg);
  541. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  542. out_be32((void*)cckctrl_port, reg);
  543. reg |= CCKCTRL_CRST;
  544. out_be32((void*)cckctrl_port, reg);
  545. for (;;) {
  546. reg = in_be32((void*)cckctrl_port);
  547. if (reg & CCKCTRL_CRST)
  548. break;
  549. udelay(5000);
  550. }
  551. reg |= CCKCTRL_ATARESET;
  552. out_be32((void*)cckctrl_port, reg);
  553. out_be32((void*)ecmode_port, ECMODE_VALUE);
  554. out_be32((void*)mode_port, MODE_JCUSFEN);
  555. out_be32((void*)intmask_port, INTMASK_MSK);
  556. rc = scc_ide_setup_pci_device(dev, d);
  557. end:
  558. return rc;
  559. }
  560. static void scc_tf_load(ide_drive_t *drive, ide_task_t *task)
  561. {
  562. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  563. struct ide_taskfile *tf = &task->tf;
  564. u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
  565. if (task->tf_flags & IDE_TFLAG_FLAGGED)
  566. HIHI = 0xFF;
  567. if (task->tf_flags & IDE_TFLAG_OUT_DATA)
  568. out_be32((void *)io_ports->data_addr,
  569. (tf->hob_data << 8) | tf->data);
  570. if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
  571. scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
  572. if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
  573. scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
  574. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
  575. scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
  576. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
  577. scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
  578. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
  579. scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
  580. if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
  581. scc_ide_outb(tf->feature, io_ports->feature_addr);
  582. if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
  583. scc_ide_outb(tf->nsect, io_ports->nsect_addr);
  584. if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
  585. scc_ide_outb(tf->lbal, io_ports->lbal_addr);
  586. if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
  587. scc_ide_outb(tf->lbam, io_ports->lbam_addr);
  588. if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
  589. scc_ide_outb(tf->lbah, io_ports->lbah_addr);
  590. if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
  591. scc_ide_outb((tf->device & HIHI) | drive->select,
  592. io_ports->device_addr);
  593. }
  594. static void scc_tf_read(ide_drive_t *drive, ide_task_t *task)
  595. {
  596. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  597. struct ide_taskfile *tf = &task->tf;
  598. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  599. u16 data = (u16)in_be32((void *)io_ports->data_addr);
  600. tf->data = data & 0xff;
  601. tf->hob_data = (data >> 8) & 0xff;
  602. }
  603. /* be sure we're looking at the low order bits */
  604. scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  605. if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
  606. tf->feature = scc_ide_inb(io_ports->feature_addr);
  607. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  608. tf->nsect = scc_ide_inb(io_ports->nsect_addr);
  609. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  610. tf->lbal = scc_ide_inb(io_ports->lbal_addr);
  611. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  612. tf->lbam = scc_ide_inb(io_ports->lbam_addr);
  613. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  614. tf->lbah = scc_ide_inb(io_ports->lbah_addr);
  615. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  616. tf->device = scc_ide_inb(io_ports->device_addr);
  617. if (task->tf_flags & IDE_TFLAG_LBA48) {
  618. scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  619. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  620. tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
  621. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  622. tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
  623. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  624. tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
  625. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  626. tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
  627. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  628. tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
  629. }
  630. }
  631. static void scc_input_data(ide_drive_t *drive, struct request *rq,
  632. void *buf, unsigned int len)
  633. {
  634. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  635. len++;
  636. if (drive->io_32bit) {
  637. scc_ide_insl(data_addr, buf, len / 4);
  638. if ((len & 3) >= 2)
  639. scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
  640. } else
  641. scc_ide_insw(data_addr, buf, len / 2);
  642. }
  643. static void scc_output_data(ide_drive_t *drive, struct request *rq,
  644. void *buf, unsigned int len)
  645. {
  646. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  647. len++;
  648. if (drive->io_32bit) {
  649. scc_ide_outsl(data_addr, buf, len / 4);
  650. if ((len & 3) >= 2)
  651. scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
  652. } else
  653. scc_ide_outsw(data_addr, buf, len / 2);
  654. }
  655. /**
  656. * init_mmio_iops_scc - set up the iops for MMIO
  657. * @hwif: interface to set up
  658. *
  659. */
  660. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  661. {
  662. struct pci_dev *dev = to_pci_dev(hwif->dev);
  663. struct scc_ports *ports = pci_get_drvdata(dev);
  664. unsigned long dma_base = ports->dma;
  665. ide_set_hwifdata(hwif, ports);
  666. hwif->dma_base = dma_base;
  667. hwif->config_data = ports->ctl;
  668. }
  669. /**
  670. * init_iops_scc - set up iops
  671. * @hwif: interface to set up
  672. *
  673. * Do the basic setup for the SCC hardware interface
  674. * and then do the MMIO setup.
  675. */
  676. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  677. {
  678. struct pci_dev *dev = to_pci_dev(hwif->dev);
  679. hwif->hwif_data = NULL;
  680. if (pci_get_drvdata(dev) == NULL)
  681. return;
  682. init_mmio_iops_scc(hwif);
  683. }
  684. static int __devinit scc_init_dma(ide_hwif_t *hwif,
  685. const struct ide_port_info *d)
  686. {
  687. return ide_allocate_dma_engine(hwif);
  688. }
  689. static u8 scc_cable_detect(ide_hwif_t *hwif)
  690. {
  691. return ATA_CBL_PATA80;
  692. }
  693. /**
  694. * init_hwif_scc - set up hwif
  695. * @hwif: interface to set up
  696. *
  697. * We do the basic set up of the interface structure. The SCC
  698. * requires several custom handlers so we override the default
  699. * ide DMA handlers appropriately.
  700. */
  701. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  702. {
  703. struct scc_ports *ports = ide_get_hwifdata(hwif);
  704. /* PTERADD */
  705. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  706. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
  707. hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
  708. else
  709. hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
  710. }
  711. static const struct ide_tp_ops scc_tp_ops = {
  712. .exec_command = scc_exec_command,
  713. .read_status = scc_read_status,
  714. .read_altstatus = scc_read_altstatus,
  715. .read_sff_dma_status = scc_read_sff_dma_status,
  716. .set_irq = scc_set_irq,
  717. .tf_load = scc_tf_load,
  718. .tf_read = scc_tf_read,
  719. .input_data = scc_input_data,
  720. .output_data = scc_output_data,
  721. };
  722. static const struct ide_port_ops scc_port_ops = {
  723. .set_pio_mode = scc_set_pio_mode,
  724. .set_dma_mode = scc_set_dma_mode,
  725. .udma_filter = scc_udma_filter,
  726. .cable_detect = scc_cable_detect,
  727. };
  728. static const struct ide_dma_ops scc_dma_ops = {
  729. .dma_host_set = scc_dma_host_set,
  730. .dma_setup = scc_dma_setup,
  731. .dma_exec_cmd = ide_dma_exec_cmd,
  732. .dma_start = scc_dma_start,
  733. .dma_end = scc_dma_end,
  734. .dma_test_irq = scc_dma_test_irq,
  735. .dma_lost_irq = ide_dma_lost_irq,
  736. .dma_timeout = ide_dma_timeout,
  737. };
  738. #define DECLARE_SCC_DEV(name_str) \
  739. { \
  740. .name = name_str, \
  741. .init_iops = init_iops_scc, \
  742. .init_dma = scc_init_dma, \
  743. .init_hwif = init_hwif_scc, \
  744. .tp_ops = &scc_tp_ops, \
  745. .port_ops = &scc_port_ops, \
  746. .dma_ops = &scc_dma_ops, \
  747. .host_flags = IDE_HFLAG_SINGLE, \
  748. .pio_mask = ATA_PIO4, \
  749. }
  750. static const struct ide_port_info scc_chipsets[] __devinitdata = {
  751. /* 0 */ DECLARE_SCC_DEV("sccIDE"),
  752. };
  753. /**
  754. * scc_init_one - pci layer discovery entry
  755. * @dev: PCI device
  756. * @id: ident table entry
  757. *
  758. * Called by the PCI code when it finds an SCC PATA controller.
  759. * We then use the IDE PCI generic helper to do most of the work.
  760. */
  761. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  762. {
  763. return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
  764. }
  765. /**
  766. * scc_remove - pci layer remove entry
  767. * @dev: PCI device
  768. *
  769. * Called by the PCI code when it removes an SCC PATA controller.
  770. */
  771. static void __devexit scc_remove(struct pci_dev *dev)
  772. {
  773. struct scc_ports *ports = pci_get_drvdata(dev);
  774. struct ide_host *host = ports->host;
  775. ide_host_remove(host);
  776. iounmap((void*)ports->dma);
  777. iounmap((void*)ports->ctl);
  778. pci_release_selected_regions(dev, (1 << 2) - 1);
  779. memset(ports, 0, sizeof(*ports));
  780. }
  781. static const struct pci_device_id scc_pci_tbl[] = {
  782. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
  783. { 0, },
  784. };
  785. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  786. static struct pci_driver scc_pci_driver = {
  787. .name = "SCC IDE",
  788. .id_table = scc_pci_tbl,
  789. .probe = scc_init_one,
  790. .remove = __devexit_p(scc_remove),
  791. };
  792. static int scc_ide_init(void)
  793. {
  794. return ide_pci_register_driver(&scc_pci_driver);
  795. }
  796. module_init(scc_ide_init);
  797. /* -- No exit code?
  798. static void scc_ide_exit(void)
  799. {
  800. ide_pci_unregister_driver(&scc_pci_driver);
  801. }
  802. module_exit(scc_ide_exit);
  803. */
  804. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  805. MODULE_LICENSE("GPL");