imx6qdl.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. intc: interrupt-controller@00a01000 {
  29. compatible = "arm,cortex-a9-gic";
  30. #interrupt-cells = <3>;
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. interrupt-controller;
  34. reg = <0x00a01000 0x1000>,
  35. <0x00a00100 0x100>;
  36. };
  37. clocks {
  38. #address-cells = <1>;
  39. #size-cells = <0>;
  40. ckil {
  41. compatible = "fsl,imx-ckil", "fixed-clock";
  42. clock-frequency = <32768>;
  43. };
  44. ckih1 {
  45. compatible = "fsl,imx-ckih1", "fixed-clock";
  46. clock-frequency = <0>;
  47. };
  48. osc {
  49. compatible = "fsl,imx-osc", "fixed-clock";
  50. clock-frequency = <24000000>;
  51. };
  52. };
  53. soc {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. compatible = "simple-bus";
  57. interrupt-parent = <&intc>;
  58. ranges;
  59. dma-apbh@00110000 {
  60. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  61. reg = <0x00110000 0x2000>;
  62. clocks = <&clks 106>;
  63. };
  64. gpmi: gpmi-nand@00112000 {
  65. compatible = "fsl,imx6q-gpmi-nand";
  66. #address-cells = <1>;
  67. #size-cells = <1>;
  68. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  69. reg-names = "gpmi-nand", "bch";
  70. interrupts = <0 13 0x04>, <0 15 0x04>;
  71. interrupt-names = "gpmi-dma", "bch";
  72. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  73. <&clks 150>, <&clks 149>;
  74. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  75. "gpmi_bch_apb", "per1_bch";
  76. fsl,gpmi-dma-channel = <0>;
  77. status = "disabled";
  78. };
  79. timer@00a00600 {
  80. compatible = "arm,cortex-a9-twd-timer";
  81. reg = <0x00a00600 0x20>;
  82. interrupts = <1 13 0xf01>;
  83. clocks = <&clks 15>;
  84. };
  85. L2: l2-cache@00a02000 {
  86. compatible = "arm,pl310-cache";
  87. reg = <0x00a02000 0x1000>;
  88. interrupts = <0 92 0x04>;
  89. cache-unified;
  90. cache-level = <2>;
  91. };
  92. aips-bus@02000000 { /* AIPS1 */
  93. compatible = "fsl,aips-bus", "simple-bus";
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. reg = <0x02000000 0x100000>;
  97. ranges;
  98. spba-bus@02000000 {
  99. compatible = "fsl,spba-bus", "simple-bus";
  100. #address-cells = <1>;
  101. #size-cells = <1>;
  102. reg = <0x02000000 0x40000>;
  103. ranges;
  104. spdif: spdif@02004000 {
  105. reg = <0x02004000 0x4000>;
  106. interrupts = <0 52 0x04>;
  107. };
  108. ecspi1: ecspi@02008000 {
  109. #address-cells = <1>;
  110. #size-cells = <0>;
  111. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  112. reg = <0x02008000 0x4000>;
  113. interrupts = <0 31 0x04>;
  114. clocks = <&clks 112>, <&clks 112>;
  115. clock-names = "ipg", "per";
  116. status = "disabled";
  117. };
  118. ecspi2: ecspi@0200c000 {
  119. #address-cells = <1>;
  120. #size-cells = <0>;
  121. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  122. reg = <0x0200c000 0x4000>;
  123. interrupts = <0 32 0x04>;
  124. clocks = <&clks 113>, <&clks 113>;
  125. clock-names = "ipg", "per";
  126. status = "disabled";
  127. };
  128. ecspi3: ecspi@02010000 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  132. reg = <0x02010000 0x4000>;
  133. interrupts = <0 33 0x04>;
  134. clocks = <&clks 114>, <&clks 114>;
  135. clock-names = "ipg", "per";
  136. status = "disabled";
  137. };
  138. ecspi4: ecspi@02014000 {
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  142. reg = <0x02014000 0x4000>;
  143. interrupts = <0 34 0x04>;
  144. clocks = <&clks 115>, <&clks 115>;
  145. clock-names = "ipg", "per";
  146. status = "disabled";
  147. };
  148. uart1: serial@02020000 {
  149. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  150. reg = <0x02020000 0x4000>;
  151. interrupts = <0 26 0x04>;
  152. clocks = <&clks 160>, <&clks 161>;
  153. clock-names = "ipg", "per";
  154. status = "disabled";
  155. };
  156. esai: esai@02024000 {
  157. reg = <0x02024000 0x4000>;
  158. interrupts = <0 51 0x04>;
  159. };
  160. ssi1: ssi@02028000 {
  161. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  162. reg = <0x02028000 0x4000>;
  163. interrupts = <0 46 0x04>;
  164. clocks = <&clks 178>;
  165. fsl,fifo-depth = <15>;
  166. fsl,ssi-dma-events = <38 37>;
  167. status = "disabled";
  168. };
  169. ssi2: ssi@0202c000 {
  170. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  171. reg = <0x0202c000 0x4000>;
  172. interrupts = <0 47 0x04>;
  173. clocks = <&clks 179>;
  174. fsl,fifo-depth = <15>;
  175. fsl,ssi-dma-events = <42 41>;
  176. status = "disabled";
  177. };
  178. ssi3: ssi@02030000 {
  179. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  180. reg = <0x02030000 0x4000>;
  181. interrupts = <0 48 0x04>;
  182. clocks = <&clks 180>;
  183. fsl,fifo-depth = <15>;
  184. fsl,ssi-dma-events = <46 45>;
  185. status = "disabled";
  186. };
  187. asrc: asrc@02034000 {
  188. reg = <0x02034000 0x4000>;
  189. interrupts = <0 50 0x04>;
  190. };
  191. spba@0203c000 {
  192. reg = <0x0203c000 0x4000>;
  193. };
  194. };
  195. vpu: vpu@02040000 {
  196. reg = <0x02040000 0x3c000>;
  197. interrupts = <0 3 0x04 0 12 0x04>;
  198. };
  199. aipstz@0207c000 { /* AIPSTZ1 */
  200. reg = <0x0207c000 0x4000>;
  201. };
  202. pwm1: pwm@02080000 {
  203. #pwm-cells = <2>;
  204. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  205. reg = <0x02080000 0x4000>;
  206. interrupts = <0 83 0x04>;
  207. clocks = <&clks 62>, <&clks 145>;
  208. clock-names = "ipg", "per";
  209. };
  210. pwm2: pwm@02084000 {
  211. #pwm-cells = <2>;
  212. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  213. reg = <0x02084000 0x4000>;
  214. interrupts = <0 84 0x04>;
  215. clocks = <&clks 62>, <&clks 146>;
  216. clock-names = "ipg", "per";
  217. };
  218. pwm3: pwm@02088000 {
  219. #pwm-cells = <2>;
  220. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  221. reg = <0x02088000 0x4000>;
  222. interrupts = <0 85 0x04>;
  223. clocks = <&clks 62>, <&clks 147>;
  224. clock-names = "ipg", "per";
  225. };
  226. pwm4: pwm@0208c000 {
  227. #pwm-cells = <2>;
  228. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  229. reg = <0x0208c000 0x4000>;
  230. interrupts = <0 86 0x04>;
  231. clocks = <&clks 62>, <&clks 148>;
  232. clock-names = "ipg", "per";
  233. };
  234. can1: flexcan@02090000 {
  235. reg = <0x02090000 0x4000>;
  236. interrupts = <0 110 0x04>;
  237. };
  238. can2: flexcan@02094000 {
  239. reg = <0x02094000 0x4000>;
  240. interrupts = <0 111 0x04>;
  241. };
  242. gpt: gpt@02098000 {
  243. compatible = "fsl,imx6q-gpt";
  244. reg = <0x02098000 0x4000>;
  245. interrupts = <0 55 0x04>;
  246. };
  247. gpio1: gpio@0209c000 {
  248. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  249. reg = <0x0209c000 0x4000>;
  250. interrupts = <0 66 0x04 0 67 0x04>;
  251. gpio-controller;
  252. #gpio-cells = <2>;
  253. interrupt-controller;
  254. #interrupt-cells = <2>;
  255. };
  256. gpio2: gpio@020a0000 {
  257. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  258. reg = <0x020a0000 0x4000>;
  259. interrupts = <0 68 0x04 0 69 0x04>;
  260. gpio-controller;
  261. #gpio-cells = <2>;
  262. interrupt-controller;
  263. #interrupt-cells = <2>;
  264. };
  265. gpio3: gpio@020a4000 {
  266. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  267. reg = <0x020a4000 0x4000>;
  268. interrupts = <0 70 0x04 0 71 0x04>;
  269. gpio-controller;
  270. #gpio-cells = <2>;
  271. interrupt-controller;
  272. #interrupt-cells = <2>;
  273. };
  274. gpio4: gpio@020a8000 {
  275. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  276. reg = <0x020a8000 0x4000>;
  277. interrupts = <0 72 0x04 0 73 0x04>;
  278. gpio-controller;
  279. #gpio-cells = <2>;
  280. interrupt-controller;
  281. #interrupt-cells = <2>;
  282. };
  283. gpio5: gpio@020ac000 {
  284. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  285. reg = <0x020ac000 0x4000>;
  286. interrupts = <0 74 0x04 0 75 0x04>;
  287. gpio-controller;
  288. #gpio-cells = <2>;
  289. interrupt-controller;
  290. #interrupt-cells = <2>;
  291. };
  292. gpio6: gpio@020b0000 {
  293. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  294. reg = <0x020b0000 0x4000>;
  295. interrupts = <0 76 0x04 0 77 0x04>;
  296. gpio-controller;
  297. #gpio-cells = <2>;
  298. interrupt-controller;
  299. #interrupt-cells = <2>;
  300. };
  301. gpio7: gpio@020b4000 {
  302. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  303. reg = <0x020b4000 0x4000>;
  304. interrupts = <0 78 0x04 0 79 0x04>;
  305. gpio-controller;
  306. #gpio-cells = <2>;
  307. interrupt-controller;
  308. #interrupt-cells = <2>;
  309. };
  310. kpp: kpp@020b8000 {
  311. reg = <0x020b8000 0x4000>;
  312. interrupts = <0 82 0x04>;
  313. };
  314. wdog1: wdog@020bc000 {
  315. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  316. reg = <0x020bc000 0x4000>;
  317. interrupts = <0 80 0x04>;
  318. clocks = <&clks 0>;
  319. };
  320. wdog2: wdog@020c0000 {
  321. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  322. reg = <0x020c0000 0x4000>;
  323. interrupts = <0 81 0x04>;
  324. clocks = <&clks 0>;
  325. status = "disabled";
  326. };
  327. clks: ccm@020c4000 {
  328. compatible = "fsl,imx6q-ccm";
  329. reg = <0x020c4000 0x4000>;
  330. interrupts = <0 87 0x04 0 88 0x04>;
  331. #clock-cells = <1>;
  332. };
  333. anatop: anatop@020c8000 {
  334. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  335. reg = <0x020c8000 0x1000>;
  336. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  337. regulator-1p1@110 {
  338. compatible = "fsl,anatop-regulator";
  339. regulator-name = "vdd1p1";
  340. regulator-min-microvolt = <800000>;
  341. regulator-max-microvolt = <1375000>;
  342. regulator-always-on;
  343. anatop-reg-offset = <0x110>;
  344. anatop-vol-bit-shift = <8>;
  345. anatop-vol-bit-width = <5>;
  346. anatop-min-bit-val = <4>;
  347. anatop-min-voltage = <800000>;
  348. anatop-max-voltage = <1375000>;
  349. };
  350. regulator-3p0@120 {
  351. compatible = "fsl,anatop-regulator";
  352. regulator-name = "vdd3p0";
  353. regulator-min-microvolt = <2800000>;
  354. regulator-max-microvolt = <3150000>;
  355. regulator-always-on;
  356. anatop-reg-offset = <0x120>;
  357. anatop-vol-bit-shift = <8>;
  358. anatop-vol-bit-width = <5>;
  359. anatop-min-bit-val = <0>;
  360. anatop-min-voltage = <2625000>;
  361. anatop-max-voltage = <3400000>;
  362. };
  363. regulator-2p5@130 {
  364. compatible = "fsl,anatop-regulator";
  365. regulator-name = "vdd2p5";
  366. regulator-min-microvolt = <2000000>;
  367. regulator-max-microvolt = <2750000>;
  368. regulator-always-on;
  369. anatop-reg-offset = <0x130>;
  370. anatop-vol-bit-shift = <8>;
  371. anatop-vol-bit-width = <5>;
  372. anatop-min-bit-val = <0>;
  373. anatop-min-voltage = <2000000>;
  374. anatop-max-voltage = <2750000>;
  375. };
  376. reg_arm: regulator-vddcore@140 {
  377. compatible = "fsl,anatop-regulator";
  378. regulator-name = "cpu";
  379. regulator-min-microvolt = <725000>;
  380. regulator-max-microvolt = <1450000>;
  381. regulator-always-on;
  382. anatop-reg-offset = <0x140>;
  383. anatop-vol-bit-shift = <0>;
  384. anatop-vol-bit-width = <5>;
  385. anatop-delay-reg-offset = <0x170>;
  386. anatop-delay-bit-shift = <24>;
  387. anatop-delay-bit-width = <2>;
  388. anatop-min-bit-val = <1>;
  389. anatop-min-voltage = <725000>;
  390. anatop-max-voltage = <1450000>;
  391. };
  392. reg_pu: regulator-vddpu@140 {
  393. compatible = "fsl,anatop-regulator";
  394. regulator-name = "vddpu";
  395. regulator-min-microvolt = <725000>;
  396. regulator-max-microvolt = <1450000>;
  397. regulator-always-on;
  398. anatop-reg-offset = <0x140>;
  399. anatop-vol-bit-shift = <9>;
  400. anatop-vol-bit-width = <5>;
  401. anatop-delay-reg-offset = <0x170>;
  402. anatop-delay-bit-shift = <26>;
  403. anatop-delay-bit-width = <2>;
  404. anatop-min-bit-val = <1>;
  405. anatop-min-voltage = <725000>;
  406. anatop-max-voltage = <1450000>;
  407. };
  408. reg_soc: regulator-vddsoc@140 {
  409. compatible = "fsl,anatop-regulator";
  410. regulator-name = "vddsoc";
  411. regulator-min-microvolt = <725000>;
  412. regulator-max-microvolt = <1450000>;
  413. regulator-always-on;
  414. anatop-reg-offset = <0x140>;
  415. anatop-vol-bit-shift = <18>;
  416. anatop-vol-bit-width = <5>;
  417. anatop-delay-reg-offset = <0x170>;
  418. anatop-delay-bit-shift = <28>;
  419. anatop-delay-bit-width = <2>;
  420. anatop-min-bit-val = <1>;
  421. anatop-min-voltage = <725000>;
  422. anatop-max-voltage = <1450000>;
  423. };
  424. };
  425. usbphy1: usbphy@020c9000 {
  426. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  427. reg = <0x020c9000 0x1000>;
  428. interrupts = <0 44 0x04>;
  429. clocks = <&clks 182>;
  430. };
  431. usbphy2: usbphy@020ca000 {
  432. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  433. reg = <0x020ca000 0x1000>;
  434. interrupts = <0 45 0x04>;
  435. clocks = <&clks 183>;
  436. };
  437. snvs@020cc000 {
  438. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  439. #address-cells = <1>;
  440. #size-cells = <1>;
  441. ranges = <0 0x020cc000 0x4000>;
  442. snvs-rtc-lp@34 {
  443. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  444. reg = <0x34 0x58>;
  445. interrupts = <0 19 0x04 0 20 0x04>;
  446. };
  447. };
  448. epit1: epit@020d0000 { /* EPIT1 */
  449. reg = <0x020d0000 0x4000>;
  450. interrupts = <0 56 0x04>;
  451. };
  452. epit2: epit@020d4000 { /* EPIT2 */
  453. reg = <0x020d4000 0x4000>;
  454. interrupts = <0 57 0x04>;
  455. };
  456. src: src@020d8000 {
  457. compatible = "fsl,imx6q-src";
  458. reg = <0x020d8000 0x4000>;
  459. interrupts = <0 91 0x04 0 96 0x04>;
  460. };
  461. gpc: gpc@020dc000 {
  462. compatible = "fsl,imx6q-gpc";
  463. reg = <0x020dc000 0x4000>;
  464. interrupts = <0 89 0x04 0 90 0x04>;
  465. };
  466. gpr: iomuxc-gpr@020e0000 {
  467. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  468. reg = <0x020e0000 0x38>;
  469. };
  470. dcic1: dcic@020e4000 {
  471. reg = <0x020e4000 0x4000>;
  472. interrupts = <0 124 0x04>;
  473. };
  474. dcic2: dcic@020e8000 {
  475. reg = <0x020e8000 0x4000>;
  476. interrupts = <0 125 0x04>;
  477. };
  478. sdma: sdma@020ec000 {
  479. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  480. reg = <0x020ec000 0x4000>;
  481. interrupts = <0 2 0x04>;
  482. clocks = <&clks 155>, <&clks 155>;
  483. clock-names = "ipg", "ahb";
  484. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  485. };
  486. };
  487. aips-bus@02100000 { /* AIPS2 */
  488. compatible = "fsl,aips-bus", "simple-bus";
  489. #address-cells = <1>;
  490. #size-cells = <1>;
  491. reg = <0x02100000 0x100000>;
  492. ranges;
  493. caam@02100000 {
  494. reg = <0x02100000 0x40000>;
  495. interrupts = <0 105 0x04 0 106 0x04>;
  496. };
  497. aipstz@0217c000 { /* AIPSTZ2 */
  498. reg = <0x0217c000 0x4000>;
  499. };
  500. usbotg: usb@02184000 {
  501. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  502. reg = <0x02184000 0x200>;
  503. interrupts = <0 43 0x04>;
  504. clocks = <&clks 162>;
  505. fsl,usbphy = <&usbphy1>;
  506. fsl,usbmisc = <&usbmisc 0>;
  507. status = "disabled";
  508. };
  509. usbh1: usb@02184200 {
  510. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  511. reg = <0x02184200 0x200>;
  512. interrupts = <0 40 0x04>;
  513. clocks = <&clks 162>;
  514. fsl,usbphy = <&usbphy2>;
  515. fsl,usbmisc = <&usbmisc 1>;
  516. status = "disabled";
  517. };
  518. usbh2: usb@02184400 {
  519. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  520. reg = <0x02184400 0x200>;
  521. interrupts = <0 41 0x04>;
  522. clocks = <&clks 162>;
  523. fsl,usbmisc = <&usbmisc 2>;
  524. status = "disabled";
  525. };
  526. usbh3: usb@02184600 {
  527. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  528. reg = <0x02184600 0x200>;
  529. interrupts = <0 42 0x04>;
  530. clocks = <&clks 162>;
  531. fsl,usbmisc = <&usbmisc 3>;
  532. status = "disabled";
  533. };
  534. usbmisc: usbmisc: usbmisc@02184800 {
  535. #index-cells = <1>;
  536. compatible = "fsl,imx6q-usbmisc";
  537. reg = <0x02184800 0x200>;
  538. clocks = <&clks 162>;
  539. };
  540. fec: ethernet@02188000 {
  541. compatible = "fsl,imx6q-fec";
  542. reg = <0x02188000 0x4000>;
  543. interrupts = <0 118 0x04 0 119 0x04>;
  544. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  545. clock-names = "ipg", "ahb", "ptp";
  546. status = "disabled";
  547. };
  548. mlb@0218c000 {
  549. reg = <0x0218c000 0x4000>;
  550. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  551. };
  552. usdhc1: usdhc@02190000 {
  553. compatible = "fsl,imx6q-usdhc";
  554. reg = <0x02190000 0x4000>;
  555. interrupts = <0 22 0x04>;
  556. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  557. clock-names = "ipg", "ahb", "per";
  558. bus-width = <4>;
  559. status = "disabled";
  560. };
  561. usdhc2: usdhc@02194000 {
  562. compatible = "fsl,imx6q-usdhc";
  563. reg = <0x02194000 0x4000>;
  564. interrupts = <0 23 0x04>;
  565. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  566. clock-names = "ipg", "ahb", "per";
  567. bus-width = <4>;
  568. status = "disabled";
  569. };
  570. usdhc3: usdhc@02198000 {
  571. compatible = "fsl,imx6q-usdhc";
  572. reg = <0x02198000 0x4000>;
  573. interrupts = <0 24 0x04>;
  574. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  575. clock-names = "ipg", "ahb", "per";
  576. bus-width = <4>;
  577. status = "disabled";
  578. };
  579. usdhc4: usdhc@0219c000 {
  580. compatible = "fsl,imx6q-usdhc";
  581. reg = <0x0219c000 0x4000>;
  582. interrupts = <0 25 0x04>;
  583. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  584. clock-names = "ipg", "ahb", "per";
  585. bus-width = <4>;
  586. status = "disabled";
  587. };
  588. i2c1: i2c@021a0000 {
  589. #address-cells = <1>;
  590. #size-cells = <0>;
  591. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  592. reg = <0x021a0000 0x4000>;
  593. interrupts = <0 36 0x04>;
  594. clocks = <&clks 125>;
  595. status = "disabled";
  596. };
  597. i2c2: i2c@021a4000 {
  598. #address-cells = <1>;
  599. #size-cells = <0>;
  600. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  601. reg = <0x021a4000 0x4000>;
  602. interrupts = <0 37 0x04>;
  603. clocks = <&clks 126>;
  604. status = "disabled";
  605. };
  606. i2c3: i2c@021a8000 {
  607. #address-cells = <1>;
  608. #size-cells = <0>;
  609. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  610. reg = <0x021a8000 0x4000>;
  611. interrupts = <0 38 0x04>;
  612. clocks = <&clks 127>;
  613. status = "disabled";
  614. };
  615. romcp@021ac000 {
  616. reg = <0x021ac000 0x4000>;
  617. };
  618. mmdc0: mmdc@021b0000 { /* MMDC0 */
  619. compatible = "fsl,imx6q-mmdc";
  620. reg = <0x021b0000 0x4000>;
  621. };
  622. mmdc1: mmdc@021b4000 { /* MMDC1 */
  623. reg = <0x021b4000 0x4000>;
  624. };
  625. weim@021b8000 {
  626. reg = <0x021b8000 0x4000>;
  627. interrupts = <0 14 0x04>;
  628. };
  629. ocotp@021bc000 {
  630. compatible = "fsl,imx6q-ocotp";
  631. reg = <0x021bc000 0x4000>;
  632. };
  633. ocotp@021c0000 {
  634. reg = <0x021c0000 0x4000>;
  635. interrupts = <0 21 0x04>;
  636. };
  637. tzasc@021d0000 { /* TZASC1 */
  638. reg = <0x021d0000 0x4000>;
  639. interrupts = <0 108 0x04>;
  640. };
  641. tzasc@021d4000 { /* TZASC2 */
  642. reg = <0x021d4000 0x4000>;
  643. interrupts = <0 109 0x04>;
  644. };
  645. audmux: audmux@021d8000 {
  646. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  647. reg = <0x021d8000 0x4000>;
  648. status = "disabled";
  649. };
  650. mipi@021dc000 { /* MIPI-CSI */
  651. reg = <0x021dc000 0x4000>;
  652. };
  653. mipi@021e0000 { /* MIPI-DSI */
  654. reg = <0x021e0000 0x4000>;
  655. };
  656. vdoa@021e4000 {
  657. reg = <0x021e4000 0x4000>;
  658. interrupts = <0 18 0x04>;
  659. };
  660. uart2: serial@021e8000 {
  661. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  662. reg = <0x021e8000 0x4000>;
  663. interrupts = <0 27 0x04>;
  664. clocks = <&clks 160>, <&clks 161>;
  665. clock-names = "ipg", "per";
  666. status = "disabled";
  667. };
  668. uart3: serial@021ec000 {
  669. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  670. reg = <0x021ec000 0x4000>;
  671. interrupts = <0 28 0x04>;
  672. clocks = <&clks 160>, <&clks 161>;
  673. clock-names = "ipg", "per";
  674. status = "disabled";
  675. };
  676. uart4: serial@021f0000 {
  677. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  678. reg = <0x021f0000 0x4000>;
  679. interrupts = <0 29 0x04>;
  680. clocks = <&clks 160>, <&clks 161>;
  681. clock-names = "ipg", "per";
  682. status = "disabled";
  683. };
  684. uart5: serial@021f4000 {
  685. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  686. reg = <0x021f4000 0x4000>;
  687. interrupts = <0 30 0x04>;
  688. clocks = <&clks 160>, <&clks 161>;
  689. clock-names = "ipg", "per";
  690. status = "disabled";
  691. };
  692. };
  693. ipu1: ipu@02400000 {
  694. #crtc-cells = <1>;
  695. compatible = "fsl,imx6q-ipu";
  696. reg = <0x02400000 0x400000>;
  697. interrupts = <0 6 0x4 0 5 0x4>;
  698. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  699. clock-names = "bus", "di0", "di1";
  700. };
  701. };
  702. };