cx18-mailbox.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. /*
  2. * cx18 mailbox functions
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
  19. * 02111-1307 USA
  20. */
  21. #include <stdarg.h>
  22. #include "cx18-driver.h"
  23. #include "cx18-io.h"
  24. #include "cx18-scb.h"
  25. #include "cx18-irq.h"
  26. #include "cx18-mailbox.h"
  27. #include "cx18-queue.h"
  28. #include "cx18-streams.h"
  29. static const char *rpu_str[] = { "APU", "CPU", "EPU", "HPU" };
  30. #define API_FAST (1 << 2) /* Short timeout */
  31. #define API_SLOW (1 << 3) /* Additional 300ms timeout */
  32. struct cx18_api_info {
  33. u32 cmd;
  34. u8 flags; /* Flags, see above */
  35. u8 rpu; /* Processing unit */
  36. const char *name; /* The name of the command */
  37. };
  38. #define API_ENTRY(rpu, x, f) { (x), (f), (rpu), #x }
  39. static const struct cx18_api_info api_info[] = {
  40. /* MPEG encoder API */
  41. API_ENTRY(CPU, CX18_CPU_SET_CHANNEL_TYPE, 0),
  42. API_ENTRY(CPU, CX18_EPU_DEBUG, 0),
  43. API_ENTRY(CPU, CX18_CREATE_TASK, 0),
  44. API_ENTRY(CPU, CX18_DESTROY_TASK, 0),
  45. API_ENTRY(CPU, CX18_CPU_CAPTURE_START, API_SLOW),
  46. API_ENTRY(CPU, CX18_CPU_CAPTURE_STOP, API_SLOW),
  47. API_ENTRY(CPU, CX18_CPU_CAPTURE_PAUSE, 0),
  48. API_ENTRY(CPU, CX18_CPU_CAPTURE_RESUME, 0),
  49. API_ENTRY(CPU, CX18_CPU_SET_CHANNEL_TYPE, 0),
  50. API_ENTRY(CPU, CX18_CPU_SET_STREAM_OUTPUT_TYPE, 0),
  51. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_IN, 0),
  52. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_RATE, 0),
  53. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_RESOLUTION, 0),
  54. API_ENTRY(CPU, CX18_CPU_SET_FILTER_PARAM, 0),
  55. API_ENTRY(CPU, CX18_CPU_SET_SPATIAL_FILTER_TYPE, 0),
  56. API_ENTRY(CPU, CX18_CPU_SET_MEDIAN_CORING, 0),
  57. API_ENTRY(CPU, CX18_CPU_SET_INDEXTABLE, 0),
  58. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_PARAMETERS, 0),
  59. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_MUTE, 0),
  60. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_MUTE, 0),
  61. API_ENTRY(CPU, CX18_CPU_SET_MISC_PARAMETERS, 0),
  62. API_ENTRY(CPU, CX18_CPU_SET_RAW_VBI_PARAM, API_SLOW),
  63. API_ENTRY(CPU, CX18_CPU_SET_CAPTURE_LINE_NO, 0),
  64. API_ENTRY(CPU, CX18_CPU_SET_COPYRIGHT, 0),
  65. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_PID, 0),
  66. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_PID, 0),
  67. API_ENTRY(CPU, CX18_CPU_SET_VER_CROP_LINE, 0),
  68. API_ENTRY(CPU, CX18_CPU_SET_GOP_STRUCTURE, 0),
  69. API_ENTRY(CPU, CX18_CPU_SET_SCENE_CHANGE_DETECTION, 0),
  70. API_ENTRY(CPU, CX18_CPU_SET_ASPECT_RATIO, 0),
  71. API_ENTRY(CPU, CX18_CPU_SET_SKIP_INPUT_FRAME, 0),
  72. API_ENTRY(CPU, CX18_CPU_SET_SLICED_VBI_PARAM, 0),
  73. API_ENTRY(CPU, CX18_CPU_SET_USERDATA_PLACE_HOLDER, 0),
  74. API_ENTRY(CPU, CX18_CPU_GET_ENC_PTS, 0),
  75. API_ENTRY(CPU, CX18_CPU_DE_SET_MDL_ACK, 0),
  76. API_ENTRY(CPU, CX18_CPU_DE_SET_MDL, API_FAST),
  77. API_ENTRY(CPU, CX18_APU_RESETAI, API_FAST),
  78. API_ENTRY(CPU, CX18_CPU_DE_RELEASE_MDL, API_SLOW),
  79. API_ENTRY(0, 0, 0),
  80. };
  81. static const struct cx18_api_info *find_api_info(u32 cmd)
  82. {
  83. int i;
  84. for (i = 0; api_info[i].cmd; i++)
  85. if (api_info[i].cmd == cmd)
  86. return &api_info[i];
  87. return NULL;
  88. }
  89. static void dump_mb(struct cx18 *cx, struct cx18_mailbox *mb, char *name)
  90. {
  91. char argstr[MAX_MB_ARGUMENTS*11+1];
  92. char *p;
  93. int i;
  94. if (!(cx18_debug & CX18_DBGFLG_API))
  95. return;
  96. for (i = 0, p = argstr; i < MAX_MB_ARGUMENTS; i++, p += 11) {
  97. /* kernel snprintf() appends '\0' always */
  98. snprintf(p, 12, " %#010x", mb->args[i]);
  99. }
  100. CX18_DEBUG_API("%s: req %#010x ack %#010x cmd %#010x err %#010x args%s"
  101. "\n", name, mb->request, mb->ack, mb->cmd, mb->error, argstr);
  102. }
  103. /*
  104. * Functions that run in a work_queue work handling context
  105. */
  106. static void epu_dma_done(struct cx18 *cx, struct cx18_epu_work_order *order)
  107. {
  108. u32 handle, mdl_ack_count, id;
  109. struct cx18_mailbox *mb;
  110. struct cx18_mdl_ack *mdl_ack;
  111. struct cx18_stream *s;
  112. struct cx18_buffer *buf;
  113. int i;
  114. mb = &order->mb;
  115. handle = mb->args[0];
  116. s = cx18_handle_to_stream(cx, handle);
  117. if (s == NULL) {
  118. CX18_WARN("Got DMA done notification for unknown/inactive"
  119. " handle %d, %s mailbox seq no %d\n", handle,
  120. (order->flags & CX18_F_EWO_MB_STALE_UPON_RECEIPT) ?
  121. "stale" : "good", mb->request);
  122. return;
  123. }
  124. mdl_ack_count = mb->args[2];
  125. mdl_ack = order->mdl_ack;
  126. for (i = 0; i < mdl_ack_count; i++, mdl_ack++) {
  127. id = mdl_ack->id;
  128. /*
  129. * Simple integrity check for processing a stale (and possibly
  130. * inconsistent mailbox): make sure the buffer id is in the
  131. * valid range for the stream.
  132. *
  133. * We go through the trouble of dealing with stale mailboxes
  134. * because most of the time, the mailbox data is still valid and
  135. * unchanged (and in practice the firmware ping-pongs the
  136. * two mdl_ack buffers so mdl_acks are not stale).
  137. *
  138. * There are occasions when we get a half changed mailbox,
  139. * which this check catches for a handle & id mismatch. If the
  140. * handle and id do correspond, the worst case is that we
  141. * completely lost the old buffer, but pick up the new buffer
  142. * early (but the new mdl_ack is guaranteed to be good in this
  143. * case as the firmware wouldn't point us to a new mdl_ack until
  144. * it's filled in).
  145. *
  146. * cx18_queue_get buf() will detect the lost buffers
  147. * and put them back in rotation eventually.
  148. */
  149. if ((order->flags & CX18_F_EWO_MB_STALE_UPON_RECEIPT) &&
  150. !(id >= s->mdl_offset &&
  151. id < (s->mdl_offset + s->buffers))) {
  152. CX18_WARN("Fell behind! Ignoring stale mailbox with "
  153. " inconsistent data. Lost buffer for mailbox "
  154. "seq no %d\n", mb->request);
  155. break;
  156. }
  157. buf = cx18_queue_get_buf(s, id, mdl_ack->data_used);
  158. CX18_DEBUG_HI_DMA("DMA DONE for %s (buffer %d)\n", s->name, id);
  159. if (buf == NULL) {
  160. CX18_WARN("Could not find buf %d for stream %s\n",
  161. id, s->name);
  162. continue;
  163. }
  164. cx18_buf_sync_for_cpu(s, buf);
  165. if (s->type == CX18_ENC_STREAM_TYPE_TS && s->dvb.enabled) {
  166. CX18_DEBUG_HI_DMA("TS recv bytesused = %d\n",
  167. buf->bytesused);
  168. dvb_dmx_swfilter(&s->dvb.demux, buf->buf,
  169. buf->bytesused);
  170. cx18_buf_sync_for_device(s, buf);
  171. cx18_enqueue(s, buf, &s->q_free);
  172. if (s->handle != CX18_INVALID_TASK_HANDLE &&
  173. test_bit(CX18_F_S_STREAMING, &s->s_flags))
  174. cx18_vapi(cx,
  175. CX18_CPU_DE_SET_MDL, 5, s->handle,
  176. (void __iomem *)
  177. &cx->scb->cpu_mdl[buf->id] - cx->enc_mem,
  178. 1, buf->id, s->buf_size);
  179. } else
  180. set_bit(CX18_F_B_NEED_BUF_SWAP, &buf->b_flags);
  181. }
  182. wake_up(&cx->dma_waitq);
  183. if (s->id != -1)
  184. wake_up(&s->waitq);
  185. }
  186. static void epu_debug(struct cx18 *cx, struct cx18_epu_work_order *order)
  187. {
  188. char *p;
  189. char *str = order->str;
  190. CX18_DEBUG_INFO("%x %s\n", order->mb.args[0], str);
  191. p = strchr(str, '.');
  192. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags) && p && p > str)
  193. CX18_INFO("FW version: %s\n", p - 1);
  194. }
  195. static void epu_cmd(struct cx18 *cx, struct cx18_epu_work_order *order)
  196. {
  197. switch (order->rpu) {
  198. case CPU:
  199. {
  200. switch (order->mb.cmd) {
  201. case CX18_EPU_DMA_DONE:
  202. epu_dma_done(cx, order);
  203. break;
  204. case CX18_EPU_DEBUG:
  205. epu_debug(cx, order);
  206. break;
  207. default:
  208. CX18_WARN("Unknown CPU to EPU mailbox command %#0x\n",
  209. order->mb.cmd);
  210. break;
  211. }
  212. break;
  213. }
  214. case APU:
  215. CX18_WARN("Unknown APU to EPU mailbox command %#0x\n",
  216. order->mb.cmd);
  217. break;
  218. default:
  219. break;
  220. }
  221. }
  222. static
  223. void free_epu_work_order(struct cx18 *cx, struct cx18_epu_work_order *order)
  224. {
  225. atomic_set(&order->pending, 0);
  226. }
  227. void cx18_epu_work_handler(struct work_struct *work)
  228. {
  229. struct cx18_epu_work_order *order =
  230. container_of(work, struct cx18_epu_work_order, work);
  231. struct cx18 *cx = order->cx;
  232. epu_cmd(cx, order);
  233. free_epu_work_order(cx, order);
  234. }
  235. /*
  236. * Functions that run in an interrupt handling context
  237. */
  238. static void mb_ack_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  239. {
  240. struct cx18_mailbox __iomem *ack_mb;
  241. u32 ack_irq, req;
  242. switch (order->rpu) {
  243. case APU:
  244. ack_irq = IRQ_EPU_TO_APU_ACK;
  245. ack_mb = &cx->scb->apu2epu_mb;
  246. break;
  247. case CPU:
  248. ack_irq = IRQ_EPU_TO_CPU_ACK;
  249. ack_mb = &cx->scb->cpu2epu_mb;
  250. break;
  251. default:
  252. CX18_WARN("Unhandled RPU (%d) for command %x ack\n",
  253. order->rpu, order->mb.cmd);
  254. return;
  255. }
  256. req = order->mb.request;
  257. /* Don't ack if the RPU has gotten impatient and timed us out */
  258. if (req != cx18_readl(cx, &ack_mb->request) ||
  259. req == cx18_readl(cx, &ack_mb->ack)) {
  260. CX18_DEBUG_WARN("Possibly falling behind: %s self-ack'ed our "
  261. "incoming %s to EPU mailbox (sequence no. %u) "
  262. "while processing\n",
  263. rpu_str[order->rpu], rpu_str[order->rpu], req);
  264. order->flags |= CX18_F_EWO_MB_STALE_WHILE_PROC;
  265. return;
  266. }
  267. cx18_writel(cx, req, &ack_mb->ack);
  268. cx18_write_reg_expect(cx, ack_irq, SW2_INT_SET, ack_irq, ack_irq);
  269. return;
  270. }
  271. static int epu_dma_done_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  272. {
  273. u32 handle, mdl_ack_offset, mdl_ack_count;
  274. struct cx18_mailbox *mb;
  275. mb = &order->mb;
  276. handle = mb->args[0];
  277. mdl_ack_offset = mb->args[1];
  278. mdl_ack_count = mb->args[2];
  279. if (handle == CX18_INVALID_TASK_HANDLE ||
  280. mdl_ack_count == 0 || mdl_ack_count > CX18_MAX_MDL_ACKS) {
  281. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  282. mb_ack_irq(cx, order);
  283. return -1;
  284. }
  285. cx18_memcpy_fromio(cx, order->mdl_ack, cx->enc_mem + mdl_ack_offset,
  286. sizeof(struct cx18_mdl_ack) * mdl_ack_count);
  287. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  288. mb_ack_irq(cx, order);
  289. return 1;
  290. }
  291. static
  292. int epu_debug_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  293. {
  294. u32 str_offset;
  295. char *str = order->str;
  296. str[0] = '\0';
  297. str_offset = order->mb.args[1];
  298. if (str_offset) {
  299. cx18_setup_page(cx, str_offset);
  300. cx18_memcpy_fromio(cx, str, cx->enc_mem + str_offset, 252);
  301. str[252] = '\0';
  302. cx18_setup_page(cx, SCB_OFFSET);
  303. }
  304. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  305. mb_ack_irq(cx, order);
  306. return str_offset ? 1 : 0;
  307. }
  308. static inline
  309. int epu_cmd_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  310. {
  311. int ret = -1;
  312. switch (order->rpu) {
  313. case CPU:
  314. {
  315. switch (order->mb.cmd) {
  316. case CX18_EPU_DMA_DONE:
  317. ret = epu_dma_done_irq(cx, order);
  318. break;
  319. case CX18_EPU_DEBUG:
  320. ret = epu_debug_irq(cx, order);
  321. break;
  322. default:
  323. CX18_WARN("Unknown CPU to EPU mailbox command %#0x\n",
  324. order->mb.cmd);
  325. break;
  326. }
  327. break;
  328. }
  329. case APU:
  330. CX18_WARN("Unknown APU to EPU mailbox command %#0x\n",
  331. order->mb.cmd);
  332. break;
  333. default:
  334. break;
  335. }
  336. return ret;
  337. }
  338. static inline
  339. struct cx18_epu_work_order *alloc_epu_work_order_irq(struct cx18 *cx)
  340. {
  341. int i;
  342. struct cx18_epu_work_order *order = NULL;
  343. for (i = 0; i < CX18_MAX_EPU_WORK_ORDERS; i++) {
  344. /*
  345. * We only need "pending" atomic to inspect its contents,
  346. * and need not do a check and set because:
  347. * 1. Any work handler thread only clears "pending" and only
  348. * on one, particular work order at a time, per handler thread.
  349. * 2. "pending" is only set here, and we're serialized because
  350. * we're called in an IRQ handler context.
  351. */
  352. if (atomic_read(&cx->epu_work_order[i].pending) == 0) {
  353. order = &cx->epu_work_order[i];
  354. atomic_set(&order->pending, 1);
  355. break;
  356. }
  357. }
  358. return order;
  359. }
  360. void cx18_api_epu_cmd_irq(struct cx18 *cx, int rpu)
  361. {
  362. struct cx18_mailbox __iomem *mb;
  363. struct cx18_mailbox *order_mb;
  364. struct cx18_epu_work_order *order;
  365. int submit;
  366. switch (rpu) {
  367. case CPU:
  368. mb = &cx->scb->cpu2epu_mb;
  369. break;
  370. case APU:
  371. mb = &cx->scb->apu2epu_mb;
  372. break;
  373. default:
  374. return;
  375. }
  376. order = alloc_epu_work_order_irq(cx);
  377. if (order == NULL) {
  378. CX18_WARN("Unable to find blank work order form to schedule "
  379. "incoming mailbox command processing\n");
  380. return;
  381. }
  382. order->flags = 0;
  383. order->rpu = rpu;
  384. order_mb = &order->mb;
  385. /* mb->cmd and mb->args[0] through mb->args[2] */
  386. cx18_memcpy_fromio(cx, &order_mb->cmd, &mb->cmd, 4 * sizeof(u32));
  387. /* mb->request and mb->ack. N.B. we want to read mb->ack last */
  388. cx18_memcpy_fromio(cx, &order_mb->request, &mb->request,
  389. 2 * sizeof(u32));
  390. if (order_mb->request == order_mb->ack) {
  391. CX18_DEBUG_WARN("Possibly falling behind: %s self-ack'ed our "
  392. "incoming %s to EPU mailbox (sequence no. %u)"
  393. "\n",
  394. rpu_str[rpu], rpu_str[rpu], order_mb->request);
  395. dump_mb(cx, order_mb, "incoming");
  396. order->flags = CX18_F_EWO_MB_STALE_UPON_RECEIPT;
  397. }
  398. /*
  399. * Individual EPU command processing is responsible for ack-ing
  400. * a non-stale mailbox as soon as possible
  401. */
  402. submit = epu_cmd_irq(cx, order);
  403. if (submit > 0) {
  404. queue_work(cx18_work_queue, &order->work);
  405. }
  406. }
  407. /*
  408. * Functions called from a non-interrupt, non work_queue context
  409. */
  410. static int cx18_api_call(struct cx18 *cx, u32 cmd, int args, u32 data[])
  411. {
  412. const struct cx18_api_info *info = find_api_info(cmd);
  413. u32 state, irq, req, ack, err;
  414. struct cx18_mailbox __iomem *mb;
  415. u32 __iomem *xpu_state;
  416. wait_queue_head_t *waitq;
  417. struct mutex *mb_lock;
  418. long int timeout, ret;
  419. int i;
  420. if (info == NULL) {
  421. CX18_WARN("unknown cmd %x\n", cmd);
  422. return -EINVAL;
  423. }
  424. if (cmd == CX18_CPU_DE_SET_MDL)
  425. CX18_DEBUG_HI_API("%s\n", info->name);
  426. else
  427. CX18_DEBUG_API("%s\n", info->name);
  428. switch (info->rpu) {
  429. case APU:
  430. waitq = &cx->mb_apu_waitq;
  431. mb_lock = &cx->epu2apu_mb_lock;
  432. irq = IRQ_EPU_TO_APU;
  433. mb = &cx->scb->epu2apu_mb;
  434. xpu_state = &cx->scb->apu_state;
  435. break;
  436. case CPU:
  437. waitq = &cx->mb_cpu_waitq;
  438. mb_lock = &cx->epu2cpu_mb_lock;
  439. irq = IRQ_EPU_TO_CPU;
  440. mb = &cx->scb->epu2cpu_mb;
  441. xpu_state = &cx->scb->cpu_state;
  442. break;
  443. default:
  444. CX18_WARN("Unknown RPU (%d) for API call\n", info->rpu);
  445. return -EINVAL;
  446. }
  447. mutex_lock(mb_lock);
  448. /*
  449. * Wait for an in-use mailbox to complete
  450. *
  451. * If the XPU is responding with Ack's, the mailbox shouldn't be in
  452. * a busy state, since we serialize access to it on our end.
  453. *
  454. * If the wait for ack after sending a previous command was interrupted
  455. * by a signal, we may get here and find a busy mailbox. After waiting,
  456. * mark it "not busy" from our end, if the XPU hasn't ack'ed it still.
  457. */
  458. state = cx18_readl(cx, xpu_state);
  459. req = cx18_readl(cx, &mb->request);
  460. timeout = msecs_to_jiffies(10);
  461. ret = wait_event_timeout(*waitq,
  462. (ack = cx18_readl(cx, &mb->ack)) == req,
  463. timeout);
  464. if (req != ack) {
  465. /* waited long enough, make the mbox "not busy" from our end */
  466. cx18_writel(cx, req, &mb->ack);
  467. CX18_ERR("mbox was found stuck busy when setting up for %s; "
  468. "clearing busy and trying to proceed\n", info->name);
  469. } else if (ret != timeout)
  470. CX18_DEBUG_API("waited %u msecs for busy mbox to be acked\n",
  471. jiffies_to_msecs(timeout-ret));
  472. /* Build the outgoing mailbox */
  473. req = ((req & 0xfffffffe) == 0xfffffffe) ? 1 : req + 1;
  474. cx18_writel(cx, cmd, &mb->cmd);
  475. for (i = 0; i < args; i++)
  476. cx18_writel(cx, data[i], &mb->args[i]);
  477. cx18_writel(cx, 0, &mb->error);
  478. cx18_writel(cx, req, &mb->request);
  479. cx18_writel(cx, req - 1, &mb->ack); /* ensure ack & req are distinct */
  480. /*
  481. * Notify the XPU and wait for it to send an Ack back
  482. */
  483. timeout = msecs_to_jiffies((info->flags & API_FAST) ? 10 : 20);
  484. CX18_DEBUG_HI_IRQ("sending interrupt SW1: %x to send %s\n",
  485. irq, info->name);
  486. cx18_write_reg_expect(cx, irq, SW1_INT_SET, irq, irq);
  487. ret = wait_event_timeout(
  488. *waitq,
  489. cx18_readl(cx, &mb->ack) == cx18_readl(cx, &mb->request),
  490. timeout);
  491. if (ret == 0) {
  492. /* Timed out */
  493. mutex_unlock(mb_lock);
  494. CX18_WARN("sending %s timed out waiting %d msecs for RPU "
  495. "acknowledgement\n",
  496. info->name, jiffies_to_msecs(timeout));
  497. return -EINVAL;
  498. }
  499. if (ret != timeout)
  500. CX18_DEBUG_HI_API("waited %u msecs for %s to be acked\n",
  501. jiffies_to_msecs(timeout-ret), info->name);
  502. /* Collect data returned by the XPU */
  503. for (i = 0; i < MAX_MB_ARGUMENTS; i++)
  504. data[i] = cx18_readl(cx, &mb->args[i]);
  505. err = cx18_readl(cx, &mb->error);
  506. mutex_unlock(mb_lock);
  507. /*
  508. * Wait for XPU to perform extra actions for the caller in some cases.
  509. * e.g. CX18_CPU_DE_RELEASE_MDL will cause the CPU to send all buffers
  510. * back in a burst shortly thereafter
  511. */
  512. if (info->flags & API_SLOW)
  513. cx18_msleep_timeout(300, 0);
  514. if (err)
  515. CX18_DEBUG_API("mailbox error %08x for command %s\n", err,
  516. info->name);
  517. return err ? -EIO : 0;
  518. }
  519. int cx18_api(struct cx18 *cx, u32 cmd, int args, u32 data[])
  520. {
  521. return cx18_api_call(cx, cmd, args, data);
  522. }
  523. static int cx18_set_filter_param(struct cx18_stream *s)
  524. {
  525. struct cx18 *cx = s->cx;
  526. u32 mode;
  527. int ret;
  528. mode = (cx->filter_mode & 1) ? 2 : (cx->spatial_strength ? 1 : 0);
  529. ret = cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  530. s->handle, 1, mode, cx->spatial_strength);
  531. mode = (cx->filter_mode & 2) ? 2 : (cx->temporal_strength ? 1 : 0);
  532. ret = ret ? ret : cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  533. s->handle, 0, mode, cx->temporal_strength);
  534. ret = ret ? ret : cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  535. s->handle, 2, cx->filter_mode >> 2, 0);
  536. return ret;
  537. }
  538. int cx18_api_func(void *priv, u32 cmd, int in, int out,
  539. u32 data[CX2341X_MBOX_MAX_DATA])
  540. {
  541. struct cx18 *cx = priv;
  542. struct cx18_stream *s = &cx->streams[CX18_ENC_STREAM_TYPE_MPG];
  543. switch (cmd) {
  544. case CX2341X_ENC_SET_OUTPUT_PORT:
  545. return 0;
  546. case CX2341X_ENC_SET_FRAME_RATE:
  547. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_IN, 6,
  548. s->handle, 0, 0, 0, 0, data[0]);
  549. case CX2341X_ENC_SET_FRAME_SIZE:
  550. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_RESOLUTION, 3,
  551. s->handle, data[1], data[0]);
  552. case CX2341X_ENC_SET_STREAM_TYPE:
  553. return cx18_vapi(cx, CX18_CPU_SET_STREAM_OUTPUT_TYPE, 2,
  554. s->handle, data[0]);
  555. case CX2341X_ENC_SET_ASPECT_RATIO:
  556. return cx18_vapi(cx, CX18_CPU_SET_ASPECT_RATIO, 2,
  557. s->handle, data[0]);
  558. case CX2341X_ENC_SET_GOP_PROPERTIES:
  559. return cx18_vapi(cx, CX18_CPU_SET_GOP_STRUCTURE, 3,
  560. s->handle, data[0], data[1]);
  561. case CX2341X_ENC_SET_GOP_CLOSURE:
  562. return 0;
  563. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  564. return cx18_vapi(cx, CX18_CPU_SET_AUDIO_PARAMETERS, 2,
  565. s->handle, data[0]);
  566. case CX2341X_ENC_MUTE_AUDIO:
  567. return cx18_vapi(cx, CX18_CPU_SET_AUDIO_MUTE, 2,
  568. s->handle, data[0]);
  569. case CX2341X_ENC_SET_BIT_RATE:
  570. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_RATE, 5,
  571. s->handle, data[0], data[1], data[2], data[3]);
  572. case CX2341X_ENC_MUTE_VIDEO:
  573. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_MUTE, 2,
  574. s->handle, data[0]);
  575. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  576. return cx18_vapi(cx, CX18_CPU_SET_SKIP_INPUT_FRAME, 2,
  577. s->handle, data[0]);
  578. case CX2341X_ENC_MISC:
  579. return cx18_vapi(cx, CX18_CPU_SET_MISC_PARAMETERS, 4,
  580. s->handle, data[0], data[1], data[2]);
  581. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  582. cx->filter_mode = (data[0] & 3) | (data[1] << 2);
  583. return cx18_set_filter_param(s);
  584. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  585. cx->spatial_strength = data[0];
  586. cx->temporal_strength = data[1];
  587. return cx18_set_filter_param(s);
  588. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  589. return cx18_vapi(cx, CX18_CPU_SET_SPATIAL_FILTER_TYPE, 3,
  590. s->handle, data[0], data[1]);
  591. case CX2341X_ENC_SET_CORING_LEVELS:
  592. return cx18_vapi(cx, CX18_CPU_SET_MEDIAN_CORING, 5,
  593. s->handle, data[0], data[1], data[2], data[3]);
  594. }
  595. CX18_WARN("Unknown cmd %x\n", cmd);
  596. return 0;
  597. }
  598. int cx18_vapi_result(struct cx18 *cx, u32 data[MAX_MB_ARGUMENTS],
  599. u32 cmd, int args, ...)
  600. {
  601. va_list ap;
  602. int i;
  603. va_start(ap, args);
  604. for (i = 0; i < args; i++)
  605. data[i] = va_arg(ap, u32);
  606. va_end(ap);
  607. return cx18_api(cx, cmd, args, data);
  608. }
  609. int cx18_vapi(struct cx18 *cx, u32 cmd, int args, ...)
  610. {
  611. u32 data[MAX_MB_ARGUMENTS];
  612. va_list ap;
  613. int i;
  614. if (cx == NULL) {
  615. CX18_ERR("cx == NULL (cmd=%x)\n", cmd);
  616. return 0;
  617. }
  618. if (args > MAX_MB_ARGUMENTS) {
  619. CX18_ERR("args too big (cmd=%x)\n", cmd);
  620. args = MAX_MB_ARGUMENTS;
  621. }
  622. va_start(ap, args);
  623. for (i = 0; i < args; i++)
  624. data[i] = va_arg(ap, u32);
  625. va_end(ap);
  626. return cx18_api(cx, cmd, args, data);
  627. }