mcbsp.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * arch/arm/plat-omap/include/mach/mcbsp.h
  3. *
  4. * Defines for Multi-Channel Buffered Serial Port
  5. *
  6. * Copyright (C) 2002 RidgeRun, Inc.
  7. * Author: Steve Johnson
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #ifndef __ASM_ARCH_OMAP_MCBSP_H
  25. #define __ASM_ARCH_OMAP_MCBSP_H
  26. #include <linux/completion.h>
  27. #include <linux/spinlock.h>
  28. #include <mach/hardware.h>
  29. #include <mach/clock.h>
  30. #define OMAP730_MCBSP1_BASE 0xfffb1000
  31. #define OMAP730_MCBSP2_BASE 0xfffb1800
  32. #define OMAP1510_MCBSP1_BASE 0xe1011800
  33. #define OMAP1510_MCBSP2_BASE 0xfffb1000
  34. #define OMAP1510_MCBSP3_BASE 0xe1017000
  35. #define OMAP1610_MCBSP1_BASE 0xe1011800
  36. #define OMAP1610_MCBSP2_BASE 0xfffb1000
  37. #define OMAP1610_MCBSP3_BASE 0xe1017000
  38. #define OMAP24XX_MCBSP1_BASE 0x48074000
  39. #define OMAP24XX_MCBSP2_BASE 0x48076000
  40. #define OMAP2430_MCBSP3_BASE 0x4808c000
  41. #define OMAP2430_MCBSP4_BASE 0x4808e000
  42. #define OMAP2430_MCBSP5_BASE 0x48096000
  43. #define OMAP34XX_MCBSP1_BASE 0x48074000
  44. #define OMAP34XX_MCBSP2_BASE 0x49022000
  45. #define OMAP34XX_MCBSP3_BASE 0x49024000
  46. #define OMAP34XX_MCBSP4_BASE 0x49026000
  47. #define OMAP34XX_MCBSP5_BASE 0x48096000
  48. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP730)
  49. #define OMAP_MCBSP_REG_DRR2 0x00
  50. #define OMAP_MCBSP_REG_DRR1 0x02
  51. #define OMAP_MCBSP_REG_DXR2 0x04
  52. #define OMAP_MCBSP_REG_DXR1 0x06
  53. #define OMAP_MCBSP_REG_SPCR2 0x08
  54. #define OMAP_MCBSP_REG_SPCR1 0x0a
  55. #define OMAP_MCBSP_REG_RCR2 0x0c
  56. #define OMAP_MCBSP_REG_RCR1 0x0e
  57. #define OMAP_MCBSP_REG_XCR2 0x10
  58. #define OMAP_MCBSP_REG_XCR1 0x12
  59. #define OMAP_MCBSP_REG_SRGR2 0x14
  60. #define OMAP_MCBSP_REG_SRGR1 0x16
  61. #define OMAP_MCBSP_REG_MCR2 0x18
  62. #define OMAP_MCBSP_REG_MCR1 0x1a
  63. #define OMAP_MCBSP_REG_RCERA 0x1c
  64. #define OMAP_MCBSP_REG_RCERB 0x1e
  65. #define OMAP_MCBSP_REG_XCERA 0x20
  66. #define OMAP_MCBSP_REG_XCERB 0x22
  67. #define OMAP_MCBSP_REG_PCR0 0x24
  68. #define OMAP_MCBSP_REG_RCERC 0x26
  69. #define OMAP_MCBSP_REG_RCERD 0x28
  70. #define OMAP_MCBSP_REG_XCERC 0x2A
  71. #define OMAP_MCBSP_REG_XCERD 0x2C
  72. #define OMAP_MCBSP_REG_RCERE 0x2E
  73. #define OMAP_MCBSP_REG_RCERF 0x30
  74. #define OMAP_MCBSP_REG_XCERE 0x32
  75. #define OMAP_MCBSP_REG_XCERF 0x34
  76. #define OMAP_MCBSP_REG_RCERG 0x36
  77. #define OMAP_MCBSP_REG_RCERH 0x38
  78. #define OMAP_MCBSP_REG_XCERG 0x3A
  79. #define OMAP_MCBSP_REG_XCERH 0x3C
  80. /* Dummy defines, these are not available on omap1 */
  81. #define OMAP_MCBSP_REG_XCCR 0x00
  82. #define OMAP_MCBSP_REG_RCCR 0x00
  83. #define AUDIO_MCBSP_DATAWRITE (OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1)
  84. #define AUDIO_MCBSP_DATAREAD (OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1)
  85. #define AUDIO_MCBSP OMAP_MCBSP1
  86. #define AUDIO_DMA_TX OMAP_DMA_MCBSP1_TX
  87. #define AUDIO_DMA_RX OMAP_DMA_MCBSP1_RX
  88. #elif defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  89. #define OMAP_MCBSP_REG_DRR2 0x00
  90. #define OMAP_MCBSP_REG_DRR1 0x04
  91. #define OMAP_MCBSP_REG_DXR2 0x08
  92. #define OMAP_MCBSP_REG_DXR1 0x0C
  93. #define OMAP_MCBSP_REG_DRR 0x00
  94. #define OMAP_MCBSP_REG_DXR 0x08
  95. #define OMAP_MCBSP_REG_SPCR2 0x10
  96. #define OMAP_MCBSP_REG_SPCR1 0x14
  97. #define OMAP_MCBSP_REG_RCR2 0x18
  98. #define OMAP_MCBSP_REG_RCR1 0x1C
  99. #define OMAP_MCBSP_REG_XCR2 0x20
  100. #define OMAP_MCBSP_REG_XCR1 0x24
  101. #define OMAP_MCBSP_REG_SRGR2 0x28
  102. #define OMAP_MCBSP_REG_SRGR1 0x2C
  103. #define OMAP_MCBSP_REG_MCR2 0x30
  104. #define OMAP_MCBSP_REG_MCR1 0x34
  105. #define OMAP_MCBSP_REG_RCERA 0x38
  106. #define OMAP_MCBSP_REG_RCERB 0x3C
  107. #define OMAP_MCBSP_REG_XCERA 0x40
  108. #define OMAP_MCBSP_REG_XCERB 0x44
  109. #define OMAP_MCBSP_REG_PCR0 0x48
  110. #define OMAP_MCBSP_REG_RCERC 0x4C
  111. #define OMAP_MCBSP_REG_RCERD 0x50
  112. #define OMAP_MCBSP_REG_XCERC 0x54
  113. #define OMAP_MCBSP_REG_XCERD 0x58
  114. #define OMAP_MCBSP_REG_RCERE 0x5C
  115. #define OMAP_MCBSP_REG_RCERF 0x60
  116. #define OMAP_MCBSP_REG_XCERE 0x64
  117. #define OMAP_MCBSP_REG_XCERF 0x68
  118. #define OMAP_MCBSP_REG_RCERG 0x6C
  119. #define OMAP_MCBSP_REG_RCERH 0x70
  120. #define OMAP_MCBSP_REG_XCERG 0x74
  121. #define OMAP_MCBSP_REG_XCERH 0x78
  122. #define OMAP_MCBSP_REG_SYSCON 0x8C
  123. #define OMAP_MCBSP_REG_THRSH2 0x90
  124. #define OMAP_MCBSP_REG_THRSH1 0x94
  125. #define OMAP_MCBSP_REG_IRQST 0xA0
  126. #define OMAP_MCBSP_REG_IRQEN 0xA4
  127. #define OMAP_MCBSP_REG_WAKEUPEN 0xA8
  128. #define OMAP_MCBSP_REG_XCCR 0xAC
  129. #define OMAP_MCBSP_REG_RCCR 0xB0
  130. #define AUDIO_MCBSP_DATAWRITE (OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1)
  131. #define AUDIO_MCBSP_DATAREAD (OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1)
  132. #define AUDIO_MCBSP OMAP_MCBSP2
  133. #define AUDIO_DMA_TX OMAP24XX_DMA_MCBSP2_TX
  134. #define AUDIO_DMA_RX OMAP24XX_DMA_MCBSP2_RX
  135. #endif
  136. /************************** McBSP SPCR1 bit definitions ***********************/
  137. #define RRST 0x0001
  138. #define RRDY 0x0002
  139. #define RFULL 0x0004
  140. #define RSYNC_ERR 0x0008
  141. #define RINTM(value) ((value)<<4) /* bits 4:5 */
  142. #define ABIS 0x0040
  143. #define DXENA 0x0080
  144. #define CLKSTP(value) ((value)<<11) /* bits 11:12 */
  145. #define RJUST(value) ((value)<<13) /* bits 13:14 */
  146. #define ALB 0x8000
  147. #define DLB 0x8000
  148. /************************** McBSP SPCR2 bit definitions ***********************/
  149. #define XRST 0x0001
  150. #define XRDY 0x0002
  151. #define XEMPTY 0x0004
  152. #define XSYNC_ERR 0x0008
  153. #define XINTM(value) ((value)<<4) /* bits 4:5 */
  154. #define GRST 0x0040
  155. #define FRST 0x0080
  156. #define SOFT 0x0100
  157. #define FREE 0x0200
  158. /************************** McBSP PCR bit definitions *************************/
  159. #define CLKRP 0x0001
  160. #define CLKXP 0x0002
  161. #define FSRP 0x0004
  162. #define FSXP 0x0008
  163. #define DR_STAT 0x0010
  164. #define DX_STAT 0x0020
  165. #define CLKS_STAT 0x0040
  166. #define SCLKME 0x0080
  167. #define CLKRM 0x0100
  168. #define CLKXM 0x0200
  169. #define FSRM 0x0400
  170. #define FSXM 0x0800
  171. #define RIOEN 0x1000
  172. #define XIOEN 0x2000
  173. #define IDLE_EN 0x4000
  174. /************************** McBSP RCR1 bit definitions ************************/
  175. #define RWDLEN1(value) ((value)<<5) /* Bits 5:7 */
  176. #define RFRLEN1(value) ((value)<<8) /* Bits 8:14 */
  177. /************************** McBSP XCR1 bit definitions ************************/
  178. #define XWDLEN1(value) ((value)<<5) /* Bits 5:7 */
  179. #define XFRLEN1(value) ((value)<<8) /* Bits 8:14 */
  180. /*************************** McBSP RCR2 bit definitions ***********************/
  181. #define RDATDLY(value) (value) /* Bits 0:1 */
  182. #define RFIG 0x0004
  183. #define RCOMPAND(value) ((value)<<3) /* Bits 3:4 */
  184. #define RWDLEN2(value) ((value)<<5) /* Bits 5:7 */
  185. #define RFRLEN2(value) ((value)<<8) /* Bits 8:14 */
  186. #define RPHASE 0x8000
  187. /*************************** McBSP XCR2 bit definitions ***********************/
  188. #define XDATDLY(value) (value) /* Bits 0:1 */
  189. #define XFIG 0x0004
  190. #define XCOMPAND(value) ((value)<<3) /* Bits 3:4 */
  191. #define XWDLEN2(value) ((value)<<5) /* Bits 5:7 */
  192. #define XFRLEN2(value) ((value)<<8) /* Bits 8:14 */
  193. #define XPHASE 0x8000
  194. /************************* McBSP SRGR1 bit definitions ************************/
  195. #define CLKGDV(value) (value) /* Bits 0:7 */
  196. #define FWID(value) ((value)<<8) /* Bits 8:15 */
  197. /************************* McBSP SRGR2 bit definitions ************************/
  198. #define FPER(value) (value) /* Bits 0:11 */
  199. #define FSGM 0x1000
  200. #define CLKSM 0x2000
  201. #define CLKSP 0x4000
  202. #define GSYNC 0x8000
  203. /************************* McBSP MCR1 bit definitions *************************/
  204. #define RMCM 0x0001
  205. #define RCBLK(value) ((value)<<2) /* Bits 2:4 */
  206. #define RPABLK(value) ((value)<<5) /* Bits 5:6 */
  207. #define RPBBLK(value) ((value)<<7) /* Bits 7:8 */
  208. /************************* McBSP MCR2 bit definitions *************************/
  209. #define XMCM(value) (value) /* Bits 0:1 */
  210. #define XCBLK(value) ((value)<<2) /* Bits 2:4 */
  211. #define XPABLK(value) ((value)<<5) /* Bits 5:6 */
  212. #define XPBBLK(value) ((value)<<7) /* Bits 7:8 */
  213. /*********************** McBSP XCCR bit definitions *************************/
  214. #define EXTCLKGATE 0x8000
  215. #define PPCONNECT 0x4000
  216. #define DXENDLY(value) ((value)<<12) /* Bits 12:13 */
  217. #define XFULL_CYCLE 0x0800
  218. #define DILB 0x0020
  219. #define XDMAEN 0x0008
  220. #define XDISABLE 0x0001
  221. /********************** McBSP RCCR bit definitions *************************/
  222. #define RFULL_CYCLE 0x0800
  223. #define RDMAEN 0x0008
  224. #define RDISABLE 0x0001
  225. /********************** McBSP SYSCONFIG bit definitions ********************/
  226. #define CLOCKACTIVITY(value) ((value)<<8)
  227. #define SIDLEMODE(value) ((value)<<3)
  228. #define ENAWAKEUP 0x0004
  229. #define SOFTRST 0x0002
  230. /********************** McBSP DMA operating modes **************************/
  231. #define MCBSP_DMA_MODE_ELEMENT 0
  232. #define MCBSP_DMA_MODE_THRESHOLD 1
  233. #define MCBSP_DMA_MODE_FRAME 2
  234. /********************** McBSP WAKEUPEN bit definitions *********************/
  235. #define XEMPTYEOFEN 0x4000
  236. #define XRDYEN 0x0400
  237. #define XEOFEN 0x0200
  238. #define XFSXEN 0x0100
  239. #define XSYNCERREN 0x0080
  240. #define RRDYEN 0x0008
  241. #define REOFEN 0x0004
  242. #define RFSREN 0x0002
  243. #define RSYNCERREN 0x0001
  244. /* we don't do multichannel for now */
  245. struct omap_mcbsp_reg_cfg {
  246. u16 spcr2;
  247. u16 spcr1;
  248. u16 rcr2;
  249. u16 rcr1;
  250. u16 xcr2;
  251. u16 xcr1;
  252. u16 srgr2;
  253. u16 srgr1;
  254. u16 mcr2;
  255. u16 mcr1;
  256. u16 pcr0;
  257. u16 rcerc;
  258. u16 rcerd;
  259. u16 xcerc;
  260. u16 xcerd;
  261. u16 rcere;
  262. u16 rcerf;
  263. u16 xcere;
  264. u16 xcerf;
  265. u16 rcerg;
  266. u16 rcerh;
  267. u16 xcerg;
  268. u16 xcerh;
  269. u16 xccr;
  270. u16 rccr;
  271. };
  272. typedef enum {
  273. OMAP_MCBSP1 = 0,
  274. OMAP_MCBSP2,
  275. OMAP_MCBSP3,
  276. OMAP_MCBSP4,
  277. OMAP_MCBSP5
  278. } omap_mcbsp_id;
  279. typedef int __bitwise omap_mcbsp_io_type_t;
  280. #define OMAP_MCBSP_IRQ_IO ((__force omap_mcbsp_io_type_t) 1)
  281. #define OMAP_MCBSP_POLL_IO ((__force omap_mcbsp_io_type_t) 2)
  282. typedef enum {
  283. OMAP_MCBSP_WORD_8 = 0,
  284. OMAP_MCBSP_WORD_12,
  285. OMAP_MCBSP_WORD_16,
  286. OMAP_MCBSP_WORD_20,
  287. OMAP_MCBSP_WORD_24,
  288. OMAP_MCBSP_WORD_32,
  289. } omap_mcbsp_word_length;
  290. typedef enum {
  291. OMAP_MCBSP_CLK_RISING = 0,
  292. OMAP_MCBSP_CLK_FALLING,
  293. } omap_mcbsp_clk_polarity;
  294. typedef enum {
  295. OMAP_MCBSP_FS_ACTIVE_HIGH = 0,
  296. OMAP_MCBSP_FS_ACTIVE_LOW,
  297. } omap_mcbsp_fs_polarity;
  298. typedef enum {
  299. OMAP_MCBSP_CLK_STP_MODE_NO_DELAY = 0,
  300. OMAP_MCBSP_CLK_STP_MODE_DELAY,
  301. } omap_mcbsp_clk_stp_mode;
  302. /******* SPI specific mode **********/
  303. typedef enum {
  304. OMAP_MCBSP_SPI_MASTER = 0,
  305. OMAP_MCBSP_SPI_SLAVE,
  306. } omap_mcbsp_spi_mode;
  307. struct omap_mcbsp_spi_cfg {
  308. omap_mcbsp_spi_mode spi_mode;
  309. omap_mcbsp_clk_polarity rx_clock_polarity;
  310. omap_mcbsp_clk_polarity tx_clock_polarity;
  311. omap_mcbsp_fs_polarity fsx_polarity;
  312. u8 clk_div;
  313. omap_mcbsp_clk_stp_mode clk_stp_mode;
  314. omap_mcbsp_word_length word_length;
  315. };
  316. /* Platform specific configuration */
  317. struct omap_mcbsp_ops {
  318. void (*request)(unsigned int);
  319. void (*free)(unsigned int);
  320. };
  321. struct omap_mcbsp_platform_data {
  322. unsigned long phys_base;
  323. u8 dma_rx_sync, dma_tx_sync;
  324. u16 rx_irq, tx_irq;
  325. struct omap_mcbsp_ops *ops;
  326. #ifdef CONFIG_ARCH_OMAP34XX
  327. u16 buffer_size;
  328. #endif
  329. };
  330. struct omap_mcbsp {
  331. struct device *dev;
  332. unsigned long phys_base;
  333. void __iomem *io_base;
  334. u8 id;
  335. u8 free;
  336. omap_mcbsp_word_length rx_word_length;
  337. omap_mcbsp_word_length tx_word_length;
  338. omap_mcbsp_io_type_t io_type; /* IRQ or poll */
  339. /* IRQ based TX/RX */
  340. int rx_irq;
  341. int tx_irq;
  342. /* DMA stuff */
  343. u8 dma_rx_sync;
  344. short dma_rx_lch;
  345. u8 dma_tx_sync;
  346. short dma_tx_lch;
  347. /* Completion queues */
  348. struct completion tx_irq_completion;
  349. struct completion rx_irq_completion;
  350. struct completion tx_dma_completion;
  351. struct completion rx_dma_completion;
  352. /* Protect the field .free, while checking if the mcbsp is in use */
  353. spinlock_t lock;
  354. struct omap_mcbsp_platform_data *pdata;
  355. struct clk *iclk;
  356. struct clk *fclk;
  357. #ifdef CONFIG_ARCH_OMAP34XX
  358. int dma_op_mode;
  359. u16 max_tx_thres;
  360. u16 max_rx_thres;
  361. #endif
  362. };
  363. extern struct omap_mcbsp **mcbsp_ptr;
  364. extern int omap_mcbsp_count;
  365. int omap_mcbsp_init(void);
  366. void omap_mcbsp_register_board_cfg(struct omap_mcbsp_platform_data *config,
  367. int size);
  368. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg * config);
  369. #ifdef CONFIG_ARCH_OMAP34XX
  370. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold);
  371. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold);
  372. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id);
  373. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id);
  374. int omap_mcbsp_get_dma_op_mode(unsigned int id);
  375. #else
  376. static inline void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  377. { }
  378. static inline void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  379. { }
  380. static inline u16 omap_mcbsp_get_max_tx_threshold(unsigned int id) { return 0; }
  381. static inline u16 omap_mcbsp_get_max_rx_threshold(unsigned int id) { return 0; }
  382. static inline int omap_mcbsp_get_dma_op_mode(unsigned int id) { return 0; }
  383. #endif
  384. int omap_mcbsp_request(unsigned int id);
  385. void omap_mcbsp_free(unsigned int id);
  386. void omap_mcbsp_start(unsigned int id, int tx, int rx);
  387. void omap_mcbsp_stop(unsigned int id, int tx, int rx);
  388. void omap_mcbsp_xmit_enable(unsigned int id, u8 enable);
  389. void omap_mcbsp_recv_enable(unsigned int id, u8 enable);
  390. void omap_mcbsp_xmit_word(unsigned int id, u32 word);
  391. u32 omap_mcbsp_recv_word(unsigned int id);
  392. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer, unsigned int length);
  393. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer, unsigned int length);
  394. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word);
  395. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 * word);
  396. /* SPI specific API */
  397. void omap_mcbsp_set_spi_mode(unsigned int id, const struct omap_mcbsp_spi_cfg * spi_cfg);
  398. /* Polled read/write functions */
  399. int omap_mcbsp_pollread(unsigned int id, u16 * buf);
  400. int omap_mcbsp_pollwrite(unsigned int id, u16 buf);
  401. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type);
  402. #endif