phy.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../pci.h"
  31. #include "../ps.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "rf.h"
  36. #include "dm.h"
  37. #include "fw.h"
  38. #include "hw.h"
  39. #include "table.h"
  40. static u32 _rtl92s_phy_calculate_bit_shift(u32 bitmask)
  41. {
  42. u32 i;
  43. for (i = 0; i <= 31; i++) {
  44. if (((bitmask >> i) & 0x1) == 1)
  45. break;
  46. }
  47. return i;
  48. }
  49. u32 rtl92s_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  50. {
  51. struct rtl_priv *rtlpriv = rtl_priv(hw);
  52. u32 returnvalue = 0, originalvalue, bitshift;
  53. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "regaddr(%#x), bitmask(%#x)\n",
  54. regaddr, bitmask);
  55. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  56. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  57. returnvalue = (originalvalue & bitmask) >> bitshift;
  58. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  59. bitmask, regaddr, originalvalue);
  60. return returnvalue;
  61. }
  62. void rtl92s_phy_set_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
  63. u32 data)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. u32 originalvalue, bitshift;
  67. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  68. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  69. regaddr, bitmask, data);
  70. if (bitmask != MASKDWORD) {
  71. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  72. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  73. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  74. }
  75. rtl_write_dword(rtlpriv, regaddr, data);
  76. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  77. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  78. regaddr, bitmask, data);
  79. }
  80. static u32 _rtl92s_phy_rf_serial_read(struct ieee80211_hw *hw,
  81. enum radio_path rfpath, u32 offset)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  85. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  86. u32 newoffset;
  87. u32 tmplong, tmplong2;
  88. u8 rfpi_enable = 0;
  89. u32 retvalue = 0;
  90. offset &= 0x3f;
  91. newoffset = offset;
  92. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  93. if (rfpath == RF90_PATH_A)
  94. tmplong2 = tmplong;
  95. else
  96. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  97. tmplong2 = (tmplong2 & (~BLSSI_READADDRESS)) | (newoffset << 23) |
  98. BLSSI_READEDGE;
  99. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  100. tmplong & (~BLSSI_READEDGE));
  101. mdelay(1);
  102. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  103. mdelay(1);
  104. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD, tmplong |
  105. BLSSI_READEDGE);
  106. mdelay(1);
  107. if (rfpath == RF90_PATH_A)
  108. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  109. BIT(8));
  110. else if (rfpath == RF90_PATH_B)
  111. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  112. BIT(8));
  113. if (rfpi_enable)
  114. retvalue = rtl_get_bbreg(hw, pphyreg->rflssi_readbackpi,
  115. BLSSI_READBACK_DATA);
  116. else
  117. retvalue = rtl_get_bbreg(hw, pphyreg->rflssi_readback,
  118. BLSSI_READBACK_DATA);
  119. retvalue = rtl_get_bbreg(hw, pphyreg->rflssi_readback,
  120. BLSSI_READBACK_DATA);
  121. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n",
  122. rfpath, pphyreg->rflssi_readback, retvalue);
  123. return retvalue;
  124. }
  125. static void _rtl92s_phy_rf_serial_write(struct ieee80211_hw *hw,
  126. enum radio_path rfpath, u32 offset,
  127. u32 data)
  128. {
  129. struct rtl_priv *rtlpriv = rtl_priv(hw);
  130. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  131. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  132. u32 data_and_addr = 0;
  133. u32 newoffset;
  134. offset &= 0x3f;
  135. newoffset = offset;
  136. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  137. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  138. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n",
  139. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  140. }
  141. u32 rtl92s_phy_query_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
  142. u32 regaddr, u32 bitmask)
  143. {
  144. struct rtl_priv *rtlpriv = rtl_priv(hw);
  145. u32 original_value, readback_value, bitshift;
  146. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  147. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  148. regaddr, rfpath, bitmask);
  149. spin_lock(&rtlpriv->locks.rf_lock);
  150. original_value = _rtl92s_phy_rf_serial_read(hw, rfpath, regaddr);
  151. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  152. readback_value = (original_value & bitmask) >> bitshift;
  153. spin_unlock(&rtlpriv->locks.rf_lock);
  154. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  155. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  156. regaddr, rfpath, bitmask, original_value);
  157. return readback_value;
  158. }
  159. void rtl92s_phy_set_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
  160. u32 regaddr, u32 bitmask, u32 data)
  161. {
  162. struct rtl_priv *rtlpriv = rtl_priv(hw);
  163. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  164. u32 original_value, bitshift;
  165. if (!((rtlphy->rf_pathmap >> rfpath) & 0x1))
  166. return;
  167. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  168. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  169. regaddr, bitmask, data, rfpath);
  170. spin_lock(&rtlpriv->locks.rf_lock);
  171. if (bitmask != RFREG_OFFSET_MASK) {
  172. original_value = _rtl92s_phy_rf_serial_read(hw, rfpath,
  173. regaddr);
  174. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  175. data = ((original_value & (~bitmask)) | (data << bitshift));
  176. }
  177. _rtl92s_phy_rf_serial_write(hw, rfpath, regaddr, data);
  178. spin_unlock(&rtlpriv->locks.rf_lock);
  179. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  180. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  181. regaddr, bitmask, data, rfpath);
  182. }
  183. void rtl92s_phy_scan_operation_backup(struct ieee80211_hw *hw,
  184. u8 operation)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  188. if (!is_hal_stop(rtlhal)) {
  189. switch (operation) {
  190. case SCAN_OPT_BACKUP:
  191. rtl92s_phy_set_fw_cmd(hw, FW_CMD_PAUSE_DM_BY_SCAN);
  192. break;
  193. case SCAN_OPT_RESTORE:
  194. rtl92s_phy_set_fw_cmd(hw, FW_CMD_RESUME_DM_BY_SCAN);
  195. break;
  196. default:
  197. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  198. "Unknown operation\n");
  199. break;
  200. }
  201. }
  202. }
  203. void rtl92s_phy_set_bw_mode(struct ieee80211_hw *hw,
  204. enum nl80211_channel_type ch_type)
  205. {
  206. struct rtl_priv *rtlpriv = rtl_priv(hw);
  207. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  208. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  209. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  210. u8 reg_bw_opmode;
  211. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "Switch to %s bandwidth\n",
  212. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  213. "20MHz" : "40MHz");
  214. if (rtlphy->set_bwmode_inprogress)
  215. return;
  216. if (is_hal_stop(rtlhal))
  217. return;
  218. rtlphy->set_bwmode_inprogress = true;
  219. reg_bw_opmode = rtl_read_byte(rtlpriv, BW_OPMODE);
  220. /* dummy read */
  221. rtl_read_byte(rtlpriv, RRSR + 2);
  222. switch (rtlphy->current_chan_bw) {
  223. case HT_CHANNEL_WIDTH_20:
  224. reg_bw_opmode |= BW_OPMODE_20MHZ;
  225. rtl_write_byte(rtlpriv, BW_OPMODE, reg_bw_opmode);
  226. break;
  227. case HT_CHANNEL_WIDTH_20_40:
  228. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  229. rtl_write_byte(rtlpriv, BW_OPMODE, reg_bw_opmode);
  230. break;
  231. default:
  232. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  233. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  234. break;
  235. }
  236. switch (rtlphy->current_chan_bw) {
  237. case HT_CHANNEL_WIDTH_20:
  238. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  239. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  240. if (rtlhal->version >= VERSION_8192S_BCUT)
  241. rtl_write_byte(rtlpriv, RFPGA0_ANALOGPARAMETER2, 0x58);
  242. break;
  243. case HT_CHANNEL_WIDTH_20_40:
  244. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  245. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  246. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  247. (mac->cur_40_prime_sc >> 1));
  248. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
  249. if (rtlhal->version >= VERSION_8192S_BCUT)
  250. rtl_write_byte(rtlpriv, RFPGA0_ANALOGPARAMETER2, 0x18);
  251. break;
  252. default:
  253. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  254. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  255. break;
  256. }
  257. rtl92s_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  258. rtlphy->set_bwmode_inprogress = false;
  259. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  260. }
  261. static bool _rtl92s_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  262. u32 cmdtableidx, u32 cmdtablesz, enum swchnlcmd_id cmdid,
  263. u32 para1, u32 para2, u32 msdelay)
  264. {
  265. struct swchnlcmd *pcmd;
  266. if (cmdtable == NULL) {
  267. RT_ASSERT(false, "cmdtable cannot be NULL\n");
  268. return false;
  269. }
  270. if (cmdtableidx >= cmdtablesz)
  271. return false;
  272. pcmd = cmdtable + cmdtableidx;
  273. pcmd->cmdid = cmdid;
  274. pcmd->para1 = para1;
  275. pcmd->para2 = para2;
  276. pcmd->msdelay = msdelay;
  277. return true;
  278. }
  279. static bool _rtl92s_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  280. u8 channel, u8 *stage, u8 *step, u32 *delay)
  281. {
  282. struct rtl_priv *rtlpriv = rtl_priv(hw);
  283. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  284. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  285. u32 precommoncmdcnt;
  286. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  287. u32 postcommoncmdcnt;
  288. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  289. u32 rfdependcmdcnt;
  290. struct swchnlcmd *currentcmd = NULL;
  291. u8 rfpath;
  292. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  293. precommoncmdcnt = 0;
  294. _rtl92s_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  295. MAX_PRECMD_CNT, CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  296. _rtl92s_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  297. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  298. postcommoncmdcnt = 0;
  299. _rtl92s_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  300. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  301. rfdependcmdcnt = 0;
  302. RT_ASSERT((channel >= 1 && channel <= 14),
  303. "invalid channel for Zebra: %d\n", channel);
  304. _rtl92s_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  305. MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
  306. RF_CHNLBW, channel, 10);
  307. _rtl92s_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  308. MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0, 0);
  309. do {
  310. switch (*stage) {
  311. case 0:
  312. currentcmd = &precommoncmd[*step];
  313. break;
  314. case 1:
  315. currentcmd = &rfdependcmd[*step];
  316. break;
  317. case 2:
  318. currentcmd = &postcommoncmd[*step];
  319. break;
  320. }
  321. if (currentcmd->cmdid == CMDID_END) {
  322. if ((*stage) == 2) {
  323. return true;
  324. } else {
  325. (*stage)++;
  326. (*step) = 0;
  327. continue;
  328. }
  329. }
  330. switch (currentcmd->cmdid) {
  331. case CMDID_SET_TXPOWEROWER_LEVEL:
  332. rtl92s_phy_set_txpower(hw, channel);
  333. break;
  334. case CMDID_WRITEPORT_ULONG:
  335. rtl_write_dword(rtlpriv, currentcmd->para1,
  336. currentcmd->para2);
  337. break;
  338. case CMDID_WRITEPORT_USHORT:
  339. rtl_write_word(rtlpriv, currentcmd->para1,
  340. (u16)currentcmd->para2);
  341. break;
  342. case CMDID_WRITEPORT_UCHAR:
  343. rtl_write_byte(rtlpriv, currentcmd->para1,
  344. (u8)currentcmd->para2);
  345. break;
  346. case CMDID_RF_WRITEREG:
  347. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  348. rtlphy->rfreg_chnlval[rfpath] =
  349. ((rtlphy->rfreg_chnlval[rfpath] &
  350. 0xfffffc00) | currentcmd->para2);
  351. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  352. currentcmd->para1,
  353. RFREG_OFFSET_MASK,
  354. rtlphy->rfreg_chnlval[rfpath]);
  355. }
  356. break;
  357. default:
  358. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  359. "switch case not processed\n");
  360. break;
  361. }
  362. break;
  363. } while (true);
  364. (*delay) = currentcmd->msdelay;
  365. (*step)++;
  366. return false;
  367. }
  368. u8 rtl92s_phy_sw_chnl(struct ieee80211_hw *hw)
  369. {
  370. struct rtl_priv *rtlpriv = rtl_priv(hw);
  371. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  372. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  373. u32 delay;
  374. bool ret;
  375. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "switch to channel%d\n",
  376. rtlphy->current_channel);
  377. if (rtlphy->sw_chnl_inprogress)
  378. return 0;
  379. if (rtlphy->set_bwmode_inprogress)
  380. return 0;
  381. if (is_hal_stop(rtlhal))
  382. return 0;
  383. rtlphy->sw_chnl_inprogress = true;
  384. rtlphy->sw_chnl_stage = 0;
  385. rtlphy->sw_chnl_step = 0;
  386. do {
  387. if (!rtlphy->sw_chnl_inprogress)
  388. break;
  389. ret = _rtl92s_phy_sw_chnl_step_by_step(hw,
  390. rtlphy->current_channel,
  391. &rtlphy->sw_chnl_stage,
  392. &rtlphy->sw_chnl_step, &delay);
  393. if (!ret) {
  394. if (delay > 0)
  395. mdelay(delay);
  396. else
  397. continue;
  398. } else {
  399. rtlphy->sw_chnl_inprogress = false;
  400. }
  401. break;
  402. } while (true);
  403. rtlphy->sw_chnl_inprogress = false;
  404. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  405. return 1;
  406. }
  407. static void _rtl92se_phy_set_rf_sleep(struct ieee80211_hw *hw)
  408. {
  409. struct rtl_priv *rtlpriv = rtl_priv(hw);
  410. u8 u1btmp;
  411. u1btmp = rtl_read_byte(rtlpriv, LDOV12D_CTRL);
  412. u1btmp |= BIT(0);
  413. rtl_write_byte(rtlpriv, LDOV12D_CTRL, u1btmp);
  414. rtl_write_byte(rtlpriv, SPS1_CTRL, 0x0);
  415. rtl_write_byte(rtlpriv, TXPAUSE, 0xFF);
  416. rtl_write_word(rtlpriv, CMDR, 0x57FC);
  417. udelay(100);
  418. rtl_write_word(rtlpriv, CMDR, 0x77FC);
  419. rtl_write_byte(rtlpriv, PHY_CCA, 0x0);
  420. udelay(10);
  421. rtl_write_word(rtlpriv, CMDR, 0x37FC);
  422. udelay(10);
  423. rtl_write_word(rtlpriv, CMDR, 0x77FC);
  424. udelay(10);
  425. rtl_write_word(rtlpriv, CMDR, 0x57FC);
  426. /* we should chnge GPIO to input mode
  427. * this will drop away current about 25mA*/
  428. rtl8192se_gpiobit3_cfg_inputmode(hw);
  429. }
  430. bool rtl92s_phy_set_rf_power_state(struct ieee80211_hw *hw,
  431. enum rf_pwrstate rfpwr_state)
  432. {
  433. struct rtl_priv *rtlpriv = rtl_priv(hw);
  434. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  435. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  436. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  437. bool bresult = true;
  438. u8 i, queue_id;
  439. struct rtl8192_tx_ring *ring = NULL;
  440. if (rfpwr_state == ppsc->rfpwr_state)
  441. return false;
  442. switch (rfpwr_state) {
  443. case ERFON:{
  444. if ((ppsc->rfpwr_state == ERFOFF) &&
  445. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  446. bool rtstatus;
  447. u32 InitializeCount = 0;
  448. do {
  449. InitializeCount++;
  450. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  451. "IPS Set eRf nic enable\n");
  452. rtstatus = rtl_ps_enable_nic(hw);
  453. } while (!rtstatus && (InitializeCount < 10));
  454. RT_CLEAR_PS_LEVEL(ppsc,
  455. RT_RF_OFF_LEVL_HALT_NIC);
  456. } else {
  457. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  458. "awake, sleeped:%d ms state_inap:%x\n",
  459. jiffies_to_msecs(jiffies -
  460. ppsc->
  461. last_sleep_jiffies),
  462. rtlpriv->psc.state_inap);
  463. ppsc->last_awake_jiffies = jiffies;
  464. rtl_write_word(rtlpriv, CMDR, 0x37FC);
  465. rtl_write_byte(rtlpriv, TXPAUSE, 0x00);
  466. rtl_write_byte(rtlpriv, PHY_CCA, 0x3);
  467. }
  468. if (mac->link_state == MAC80211_LINKED)
  469. rtlpriv->cfg->ops->led_control(hw,
  470. LED_CTL_LINK);
  471. else
  472. rtlpriv->cfg->ops->led_control(hw,
  473. LED_CTL_NO_LINK);
  474. break;
  475. }
  476. case ERFOFF:{
  477. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  478. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  479. "IPS Set eRf nic disable\n");
  480. rtl_ps_disable_nic(hw);
  481. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  482. } else {
  483. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  484. rtlpriv->cfg->ops->led_control(hw,
  485. LED_CTL_NO_LINK);
  486. else
  487. rtlpriv->cfg->ops->led_control(hw,
  488. LED_CTL_POWER_OFF);
  489. }
  490. break;
  491. }
  492. case ERFSLEEP:
  493. if (ppsc->rfpwr_state == ERFOFF)
  494. return false;
  495. for (queue_id = 0, i = 0;
  496. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  497. ring = &pcipriv->dev.tx_ring[queue_id];
  498. if (skb_queue_len(&ring->queue) == 0 ||
  499. queue_id == BEACON_QUEUE) {
  500. queue_id++;
  501. continue;
  502. } else {
  503. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  504. "eRf Off/Sleep: %d times TcbBusyQueue[%d] = %d before doze!\n",
  505. i + 1, queue_id,
  506. skb_queue_len(&ring->queue));
  507. udelay(10);
  508. i++;
  509. }
  510. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  511. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  512. "ERFOFF: %d times TcbBusyQueue[%d] = %d !\n",
  513. MAX_DOZE_WAITING_TIMES_9x,
  514. queue_id,
  515. skb_queue_len(&ring->queue));
  516. break;
  517. }
  518. }
  519. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  520. "Set ERFSLEEP awaked:%d ms\n",
  521. jiffies_to_msecs(jiffies -
  522. ppsc->last_awake_jiffies));
  523. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  524. "sleep awaked:%d ms state_inap:%x\n",
  525. jiffies_to_msecs(jiffies -
  526. ppsc->last_awake_jiffies),
  527. rtlpriv->psc.state_inap);
  528. ppsc->last_sleep_jiffies = jiffies;
  529. _rtl92se_phy_set_rf_sleep(hw);
  530. break;
  531. default:
  532. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  533. "switch case not processed\n");
  534. bresult = false;
  535. break;
  536. }
  537. if (bresult)
  538. ppsc->rfpwr_state = rfpwr_state;
  539. return bresult;
  540. }
  541. static bool _rtl92s_phy_config_rfpa_bias_current(struct ieee80211_hw *hw,
  542. enum radio_path rfpath)
  543. {
  544. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  545. bool rtstatus = true;
  546. u32 tmpval = 0;
  547. /* If inferiority IC, we have to increase the PA bias current */
  548. if (rtlhal->ic_class != IC_INFERIORITY_A) {
  549. tmpval = rtl92s_phy_query_rf_reg(hw, rfpath, RF_IPA, 0xf);
  550. rtl92s_phy_set_rf_reg(hw, rfpath, RF_IPA, 0xf, tmpval + 1);
  551. }
  552. return rtstatus;
  553. }
  554. static void _rtl92s_store_pwrindex_diffrate_offset(struct ieee80211_hw *hw,
  555. u32 reg_addr, u32 bitmask, u32 data)
  556. {
  557. struct rtl_priv *rtlpriv = rtl_priv(hw);
  558. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  559. if (reg_addr == RTXAGC_RATE18_06)
  560. rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][0] =
  561. data;
  562. if (reg_addr == RTXAGC_RATE54_24)
  563. rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][1] =
  564. data;
  565. if (reg_addr == RTXAGC_CCK_MCS32)
  566. rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][6] =
  567. data;
  568. if (reg_addr == RTXAGC_MCS03_MCS00)
  569. rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][2] =
  570. data;
  571. if (reg_addr == RTXAGC_MCS07_MCS04)
  572. rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][3] =
  573. data;
  574. if (reg_addr == RTXAGC_MCS11_MCS08)
  575. rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][4] =
  576. data;
  577. if (reg_addr == RTXAGC_MCS15_MCS12) {
  578. rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][5] =
  579. data;
  580. rtlphy->pwrgroup_cnt++;
  581. }
  582. }
  583. static void _rtl92s_phy_init_register_definition(struct ieee80211_hw *hw)
  584. {
  585. struct rtl_priv *rtlpriv = rtl_priv(hw);
  586. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  587. /*RF Interface Sowrtware Control */
  588. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  589. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  590. rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  591. rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  592. /* RF Interface Readback Value */
  593. rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  594. rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  595. rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  596. rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  597. /* RF Interface Output (and Enable) */
  598. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  599. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  600. rtlphy->phyreg_def[RF90_PATH_C].rfintfo = RFPGA0_XC_RFINTERFACEOE;
  601. rtlphy->phyreg_def[RF90_PATH_D].rfintfo = RFPGA0_XD_RFINTERFACEOE;
  602. /* RF Interface (Output and) Enable */
  603. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  604. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  605. rtlphy->phyreg_def[RF90_PATH_C].rfintfe = RFPGA0_XC_RFINTERFACEOE;
  606. rtlphy->phyreg_def[RF90_PATH_D].rfintfe = RFPGA0_XD_RFINTERFACEOE;
  607. /* Addr of LSSI. Wirte RF register by driver */
  608. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  609. RFPGA0_XA_LSSIPARAMETER;
  610. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  611. RFPGA0_XB_LSSIPARAMETER;
  612. rtlphy->phyreg_def[RF90_PATH_C].rf3wire_offset =
  613. RFPGA0_XC_LSSIPARAMETER;
  614. rtlphy->phyreg_def[RF90_PATH_D].rf3wire_offset =
  615. RFPGA0_XD_LSSIPARAMETER;
  616. /* RF parameter */
  617. rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = RFPGA0_XAB_RFPARAMETER;
  618. rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = RFPGA0_XAB_RFPARAMETER;
  619. rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = RFPGA0_XCD_RFPARAMETER;
  620. rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = RFPGA0_XCD_RFPARAMETER;
  621. /* Tx AGC Gain Stage (same for all path. Should we remove this?) */
  622. rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  623. rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  624. rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  625. rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  626. /* Tranceiver A~D HSSI Parameter-1 */
  627. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
  628. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
  629. rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para1 = RFPGA0_XC_HSSIPARAMETER1;
  630. rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para1 = RFPGA0_XD_HSSIPARAMETER1;
  631. /* Tranceiver A~D HSSI Parameter-2 */
  632. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  633. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  634. rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para2 = RFPGA0_XC_HSSIPARAMETER2;
  635. rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para2 = RFPGA0_XD_HSSIPARAMETER2;
  636. /* RF switch Control */
  637. rtlphy->phyreg_def[RF90_PATH_A].rfswitch_control =
  638. RFPGA0_XAB_SWITCHCONTROL;
  639. rtlphy->phyreg_def[RF90_PATH_B].rfswitch_control =
  640. RFPGA0_XAB_SWITCHCONTROL;
  641. rtlphy->phyreg_def[RF90_PATH_C].rfswitch_control =
  642. RFPGA0_XCD_SWITCHCONTROL;
  643. rtlphy->phyreg_def[RF90_PATH_D].rfswitch_control =
  644. RFPGA0_XCD_SWITCHCONTROL;
  645. /* AGC control 1 */
  646. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
  647. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
  648. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
  649. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
  650. /* AGC control 2 */
  651. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
  652. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
  653. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
  654. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
  655. /* RX AFE control 1 */
  656. rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbalance =
  657. ROFDM0_XARXIQIMBALANCE;
  658. rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbalance =
  659. ROFDM0_XBRXIQIMBALANCE;
  660. rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbalance =
  661. ROFDM0_XCRXIQIMBALANCE;
  662. rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbalance =
  663. ROFDM0_XDRXIQIMBALANCE;
  664. /* RX AFE control 1 */
  665. rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
  666. rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
  667. rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
  668. rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
  669. /* Tx AFE control 1 */
  670. rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbalance =
  671. ROFDM0_XATXIQIMBALANCE;
  672. rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbalance =
  673. ROFDM0_XBTXIQIMBALANCE;
  674. rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbalance =
  675. ROFDM0_XCTXIQIMBALANCE;
  676. rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbalance =
  677. ROFDM0_XDTXIQIMBALANCE;
  678. /* Tx AFE control 2 */
  679. rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
  680. rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
  681. rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
  682. rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
  683. /* Tranceiver LSSI Readback */
  684. rtlphy->phyreg_def[RF90_PATH_A].rflssi_readback =
  685. RFPGA0_XA_LSSIREADBACK;
  686. rtlphy->phyreg_def[RF90_PATH_B].rflssi_readback =
  687. RFPGA0_XB_LSSIREADBACK;
  688. rtlphy->phyreg_def[RF90_PATH_C].rflssi_readback =
  689. RFPGA0_XC_LSSIREADBACK;
  690. rtlphy->phyreg_def[RF90_PATH_D].rflssi_readback =
  691. RFPGA0_XD_LSSIREADBACK;
  692. /* Tranceiver LSSI Readback PI mode */
  693. rtlphy->phyreg_def[RF90_PATH_A].rflssi_readbackpi =
  694. TRANSCEIVERA_HSPI_READBACK;
  695. rtlphy->phyreg_def[RF90_PATH_B].rflssi_readbackpi =
  696. TRANSCEIVERB_HSPI_READBACK;
  697. }
  698. static bool _rtl92s_phy_config_bb(struct ieee80211_hw *hw, u8 configtype)
  699. {
  700. int i;
  701. u32 *phy_reg_table;
  702. u32 *agc_table;
  703. u16 phy_reg_len, agc_len;
  704. agc_len = AGCTAB_ARRAYLENGTH;
  705. agc_table = rtl8192seagctab_array;
  706. /* Default RF_type: 2T2R */
  707. phy_reg_len = PHY_REG_2T2RARRAYLENGTH;
  708. phy_reg_table = rtl8192sephy_reg_2t2rarray;
  709. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  710. for (i = 0; i < phy_reg_len; i = i + 2) {
  711. if (phy_reg_table[i] == 0xfe)
  712. mdelay(50);
  713. else if (phy_reg_table[i] == 0xfd)
  714. mdelay(5);
  715. else if (phy_reg_table[i] == 0xfc)
  716. mdelay(1);
  717. else if (phy_reg_table[i] == 0xfb)
  718. udelay(50);
  719. else if (phy_reg_table[i] == 0xfa)
  720. udelay(5);
  721. else if (phy_reg_table[i] == 0xf9)
  722. udelay(1);
  723. /* Add delay for ECS T20 & LG malow platform, */
  724. udelay(1);
  725. rtl92s_phy_set_bb_reg(hw, phy_reg_table[i], MASKDWORD,
  726. phy_reg_table[i + 1]);
  727. }
  728. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  729. for (i = 0; i < agc_len; i = i + 2) {
  730. rtl92s_phy_set_bb_reg(hw, agc_table[i], MASKDWORD,
  731. agc_table[i + 1]);
  732. /* Add delay for ECS T20 & LG malow platform */
  733. udelay(1);
  734. }
  735. }
  736. return true;
  737. }
  738. static bool _rtl92s_phy_set_bb_to_diff_rf(struct ieee80211_hw *hw,
  739. u8 configtype)
  740. {
  741. struct rtl_priv *rtlpriv = rtl_priv(hw);
  742. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  743. u32 *phy_regarray2xtxr_table;
  744. u16 phy_regarray2xtxr_len;
  745. int i;
  746. if (rtlphy->rf_type == RF_1T1R) {
  747. phy_regarray2xtxr_table = rtl8192sephy_changeto_1t1rarray;
  748. phy_regarray2xtxr_len = PHY_CHANGETO_1T1RARRAYLENGTH;
  749. } else if (rtlphy->rf_type == RF_1T2R) {
  750. phy_regarray2xtxr_table = rtl8192sephy_changeto_1t2rarray;
  751. phy_regarray2xtxr_len = PHY_CHANGETO_1T2RARRAYLENGTH;
  752. } else {
  753. return false;
  754. }
  755. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  756. for (i = 0; i < phy_regarray2xtxr_len; i = i + 3) {
  757. if (phy_regarray2xtxr_table[i] == 0xfe)
  758. mdelay(50);
  759. else if (phy_regarray2xtxr_table[i] == 0xfd)
  760. mdelay(5);
  761. else if (phy_regarray2xtxr_table[i] == 0xfc)
  762. mdelay(1);
  763. else if (phy_regarray2xtxr_table[i] == 0xfb)
  764. udelay(50);
  765. else if (phy_regarray2xtxr_table[i] == 0xfa)
  766. udelay(5);
  767. else if (phy_regarray2xtxr_table[i] == 0xf9)
  768. udelay(1);
  769. rtl92s_phy_set_bb_reg(hw, phy_regarray2xtxr_table[i],
  770. phy_regarray2xtxr_table[i + 1],
  771. phy_regarray2xtxr_table[i + 2]);
  772. }
  773. }
  774. return true;
  775. }
  776. static bool _rtl92s_phy_config_bb_with_pg(struct ieee80211_hw *hw,
  777. u8 configtype)
  778. {
  779. int i;
  780. u32 *phy_table_pg;
  781. u16 phy_pg_len;
  782. phy_pg_len = PHY_REG_ARRAY_PGLENGTH;
  783. phy_table_pg = rtl8192sephy_reg_array_pg;
  784. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  785. for (i = 0; i < phy_pg_len; i = i + 3) {
  786. if (phy_table_pg[i] == 0xfe)
  787. mdelay(50);
  788. else if (phy_table_pg[i] == 0xfd)
  789. mdelay(5);
  790. else if (phy_table_pg[i] == 0xfc)
  791. mdelay(1);
  792. else if (phy_table_pg[i] == 0xfb)
  793. udelay(50);
  794. else if (phy_table_pg[i] == 0xfa)
  795. udelay(5);
  796. else if (phy_table_pg[i] == 0xf9)
  797. udelay(1);
  798. _rtl92s_store_pwrindex_diffrate_offset(hw,
  799. phy_table_pg[i],
  800. phy_table_pg[i + 1],
  801. phy_table_pg[i + 2]);
  802. rtl92s_phy_set_bb_reg(hw, phy_table_pg[i],
  803. phy_table_pg[i + 1],
  804. phy_table_pg[i + 2]);
  805. }
  806. }
  807. return true;
  808. }
  809. static bool _rtl92s_phy_bb_config_parafile(struct ieee80211_hw *hw)
  810. {
  811. struct rtl_priv *rtlpriv = rtl_priv(hw);
  812. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  813. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  814. bool rtstatus = true;
  815. /* 1. Read PHY_REG.TXT BB INIT!! */
  816. /* We will separate as 1T1R/1T2R/1T2R_GREEN/2T2R */
  817. if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_2T2R ||
  818. rtlphy->rf_type == RF_1T1R || rtlphy->rf_type == RF_2T2R_GREEN) {
  819. rtstatus = _rtl92s_phy_config_bb(hw, BASEBAND_CONFIG_PHY_REG);
  820. if (rtlphy->rf_type != RF_2T2R &&
  821. rtlphy->rf_type != RF_2T2R_GREEN)
  822. /* so we should reconfig BB reg with the right
  823. * PHY parameters. */
  824. rtstatus = _rtl92s_phy_set_bb_to_diff_rf(hw,
  825. BASEBAND_CONFIG_PHY_REG);
  826. } else {
  827. rtstatus = false;
  828. }
  829. if (!rtstatus) {
  830. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  831. "Write BB Reg Fail!!\n");
  832. goto phy_BB8190_Config_ParaFile_Fail;
  833. }
  834. /* 2. If EEPROM or EFUSE autoload OK, We must config by
  835. * PHY_REG_PG.txt */
  836. if (rtlefuse->autoload_failflag == false) {
  837. rtlphy->pwrgroup_cnt = 0;
  838. rtstatus = _rtl92s_phy_config_bb_with_pg(hw,
  839. BASEBAND_CONFIG_PHY_REG);
  840. }
  841. if (!rtstatus) {
  842. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  843. "_rtl92s_phy_bb_config_parafile(): BB_PG Reg Fail!!\n");
  844. goto phy_BB8190_Config_ParaFile_Fail;
  845. }
  846. /* 3. BB AGC table Initialization */
  847. rtstatus = _rtl92s_phy_config_bb(hw, BASEBAND_CONFIG_AGC_TAB);
  848. if (!rtstatus) {
  849. pr_err("%s(): AGC Table Fail\n", __func__);
  850. goto phy_BB8190_Config_ParaFile_Fail;
  851. }
  852. /* Check if the CCK HighPower is turned ON. */
  853. /* This is used to calculate PWDB. */
  854. rtlphy->cck_high_power = (bool)(rtl92s_phy_query_bb_reg(hw,
  855. RFPGA0_XA_HSSIPARAMETER2, 0x200));
  856. phy_BB8190_Config_ParaFile_Fail:
  857. return rtstatus;
  858. }
  859. u8 rtl92s_phy_config_rf(struct ieee80211_hw *hw, enum radio_path rfpath)
  860. {
  861. struct rtl_priv *rtlpriv = rtl_priv(hw);
  862. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  863. int i;
  864. bool rtstatus = true;
  865. u32 *radio_a_table;
  866. u32 *radio_b_table;
  867. u16 radio_a_tblen, radio_b_tblen;
  868. radio_a_tblen = RADIOA_1T_ARRAYLENGTH;
  869. radio_a_table = rtl8192seradioa_1t_array;
  870. /* Using Green mode array table for RF_2T2R_GREEN */
  871. if (rtlphy->rf_type == RF_2T2R_GREEN) {
  872. radio_b_table = rtl8192seradiob_gm_array;
  873. radio_b_tblen = RADIOB_GM_ARRAYLENGTH;
  874. } else {
  875. radio_b_table = rtl8192seradiob_array;
  876. radio_b_tblen = RADIOB_ARRAYLENGTH;
  877. }
  878. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  879. rtstatus = true;
  880. switch (rfpath) {
  881. case RF90_PATH_A:
  882. for (i = 0; i < radio_a_tblen; i = i + 2) {
  883. if (radio_a_table[i] == 0xfe)
  884. /* Delay specific ms. Only RF configuration
  885. * requires delay. */
  886. mdelay(50);
  887. else if (radio_a_table[i] == 0xfd)
  888. mdelay(5);
  889. else if (radio_a_table[i] == 0xfc)
  890. mdelay(1);
  891. else if (radio_a_table[i] == 0xfb)
  892. udelay(50);
  893. else if (radio_a_table[i] == 0xfa)
  894. udelay(5);
  895. else if (radio_a_table[i] == 0xf9)
  896. udelay(1);
  897. else
  898. rtl92s_phy_set_rf_reg(hw, rfpath,
  899. radio_a_table[i],
  900. MASK20BITS,
  901. radio_a_table[i + 1]);
  902. /* Add delay for ECS T20 & LG malow platform */
  903. udelay(1);
  904. }
  905. /* PA Bias current for inferiority IC */
  906. _rtl92s_phy_config_rfpa_bias_current(hw, rfpath);
  907. break;
  908. case RF90_PATH_B:
  909. for (i = 0; i < radio_b_tblen; i = i + 2) {
  910. if (radio_b_table[i] == 0xfe)
  911. /* Delay specific ms. Only RF configuration
  912. * requires delay.*/
  913. mdelay(50);
  914. else if (radio_b_table[i] == 0xfd)
  915. mdelay(5);
  916. else if (radio_b_table[i] == 0xfc)
  917. mdelay(1);
  918. else if (radio_b_table[i] == 0xfb)
  919. udelay(50);
  920. else if (radio_b_table[i] == 0xfa)
  921. udelay(5);
  922. else if (radio_b_table[i] == 0xf9)
  923. udelay(1);
  924. else
  925. rtl92s_phy_set_rf_reg(hw, rfpath,
  926. radio_b_table[i],
  927. MASK20BITS,
  928. radio_b_table[i + 1]);
  929. /* Add delay for ECS T20 & LG malow platform */
  930. udelay(1);
  931. }
  932. break;
  933. case RF90_PATH_C:
  934. ;
  935. break;
  936. case RF90_PATH_D:
  937. ;
  938. break;
  939. default:
  940. break;
  941. }
  942. return rtstatus;
  943. }
  944. bool rtl92s_phy_mac_config(struct ieee80211_hw *hw)
  945. {
  946. struct rtl_priv *rtlpriv = rtl_priv(hw);
  947. u32 i;
  948. u32 arraylength;
  949. u32 *ptraArray;
  950. arraylength = MAC_2T_ARRAYLENGTH;
  951. ptraArray = rtl8192semac_2t_array;
  952. for (i = 0; i < arraylength; i = i + 2)
  953. rtl_write_byte(rtlpriv, ptraArray[i], (u8)ptraArray[i + 1]);
  954. return true;
  955. }
  956. bool rtl92s_phy_bb_config(struct ieee80211_hw *hw)
  957. {
  958. struct rtl_priv *rtlpriv = rtl_priv(hw);
  959. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  960. bool rtstatus = true;
  961. u8 pathmap, index, rf_num = 0;
  962. u8 path1, path2;
  963. _rtl92s_phy_init_register_definition(hw);
  964. /* Config BB and AGC */
  965. rtstatus = _rtl92s_phy_bb_config_parafile(hw);
  966. /* Check BB/RF confiuration setting. */
  967. /* We only need to configure RF which is turned on. */
  968. path1 = (u8)(rtl92s_phy_query_bb_reg(hw, RFPGA0_TXINFO, 0xf));
  969. mdelay(10);
  970. path2 = (u8)(rtl92s_phy_query_bb_reg(hw, ROFDM0_TRXPATHENABLE, 0xf));
  971. pathmap = path1 | path2;
  972. rtlphy->rf_pathmap = pathmap;
  973. for (index = 0; index < 4; index++) {
  974. if ((pathmap >> index) & 0x1)
  975. rf_num++;
  976. }
  977. if ((rtlphy->rf_type == RF_1T1R && rf_num != 1) ||
  978. (rtlphy->rf_type == RF_1T2R && rf_num != 2) ||
  979. (rtlphy->rf_type == RF_2T2R && rf_num != 2) ||
  980. (rtlphy->rf_type == RF_2T2R_GREEN && rf_num != 2)) {
  981. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  982. "RF_Type(%x) does not match RF_Num(%x)!!\n",
  983. rtlphy->rf_type, rf_num);
  984. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  985. "path1 0x%x, path2 0x%x, pathmap 0x%x\n",
  986. path1, path2, pathmap);
  987. }
  988. return rtstatus;
  989. }
  990. bool rtl92s_phy_rf_config(struct ieee80211_hw *hw)
  991. {
  992. struct rtl_priv *rtlpriv = rtl_priv(hw);
  993. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  994. /* Initialize general global value */
  995. if (rtlphy->rf_type == RF_1T1R)
  996. rtlphy->num_total_rfpath = 1;
  997. else
  998. rtlphy->num_total_rfpath = 2;
  999. /* Config BB and RF */
  1000. return rtl92s_phy_rf6052_config(hw);
  1001. }
  1002. void rtl92s_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  1003. {
  1004. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1005. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1006. /* read rx initial gain */
  1007. rtlphy->default_initialgain[0] = rtl_get_bbreg(hw,
  1008. ROFDM0_XAAGCCORE1, MASKBYTE0);
  1009. rtlphy->default_initialgain[1] = rtl_get_bbreg(hw,
  1010. ROFDM0_XBAGCCORE1, MASKBYTE0);
  1011. rtlphy->default_initialgain[2] = rtl_get_bbreg(hw,
  1012. ROFDM0_XCAGCCORE1, MASKBYTE0);
  1013. rtlphy->default_initialgain[3] = rtl_get_bbreg(hw,
  1014. ROFDM0_XDAGCCORE1, MASKBYTE0);
  1015. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1016. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x)\n",
  1017. rtlphy->default_initialgain[0],
  1018. rtlphy->default_initialgain[1],
  1019. rtlphy->default_initialgain[2],
  1020. rtlphy->default_initialgain[3]);
  1021. /* read framesync */
  1022. rtlphy->framesync = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR3, MASKBYTE0);
  1023. rtlphy->framesync_c34 = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR2,
  1024. MASKDWORD);
  1025. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1026. "Default framesync (0x%x) = 0x%x\n",
  1027. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  1028. }
  1029. static void _rtl92s_phy_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
  1030. u8 *cckpowerlevel, u8 *ofdmpowerLevel)
  1031. {
  1032. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1033. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1034. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1035. u8 index = (channel - 1);
  1036. /* 1. CCK */
  1037. /* RF-A */
  1038. cckpowerlevel[0] = rtlefuse->txpwrlevel_cck[0][index];
  1039. /* RF-B */
  1040. cckpowerlevel[1] = rtlefuse->txpwrlevel_cck[1][index];
  1041. /* 2. OFDM for 1T or 2T */
  1042. if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_1T1R) {
  1043. /* Read HT 40 OFDM TX power */
  1044. ofdmpowerLevel[0] = rtlefuse->txpwrlevel_ht40_1s[0][index];
  1045. ofdmpowerLevel[1] = rtlefuse->txpwrlevel_ht40_1s[1][index];
  1046. } else if (rtlphy->rf_type == RF_2T2R) {
  1047. /* Read HT 40 OFDM TX power */
  1048. ofdmpowerLevel[0] = rtlefuse->txpwrlevel_ht40_2s[0][index];
  1049. ofdmpowerLevel[1] = rtlefuse->txpwrlevel_ht40_2s[1][index];
  1050. }
  1051. }
  1052. static void _rtl92s_phy_ccxpower_indexcheck(struct ieee80211_hw *hw,
  1053. u8 channel, u8 *cckpowerlevel, u8 *ofdmpowerlevel)
  1054. {
  1055. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1056. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1057. rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
  1058. rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
  1059. }
  1060. void rtl92s_phy_set_txpower(struct ieee80211_hw *hw, u8 channel)
  1061. {
  1062. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1063. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1064. /* [0]:RF-A, [1]:RF-B */
  1065. u8 cckpowerlevel[2], ofdmpowerLevel[2];
  1066. if (!rtlefuse->txpwr_fromeprom)
  1067. return;
  1068. /* Mainly we use RF-A Tx Power to write the Tx Power registers,
  1069. * but the RF-B Tx Power must be calculated by the antenna diff.
  1070. * So we have to rewrite Antenna gain offset register here.
  1071. * Please refer to BB register 0x80c
  1072. * 1. For CCK.
  1073. * 2. For OFDM 1T or 2T */
  1074. _rtl92s_phy_get_txpower_index(hw, channel, &cckpowerlevel[0],
  1075. &ofdmpowerLevel[0]);
  1076. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1077. "Channel-%d, cckPowerLevel (A / B) = 0x%x / 0x%x, ofdmPowerLevel (A / B) = 0x%x / 0x%x\n",
  1078. channel, cckpowerlevel[0], cckpowerlevel[1],
  1079. ofdmpowerLevel[0], ofdmpowerLevel[1]);
  1080. _rtl92s_phy_ccxpower_indexcheck(hw, channel, &cckpowerlevel[0],
  1081. &ofdmpowerLevel[0]);
  1082. rtl92s_phy_rf6052_set_ccktxpower(hw, cckpowerlevel[0]);
  1083. rtl92s_phy_rf6052_set_ofdmtxpower(hw, &ofdmpowerLevel[0], channel);
  1084. }
  1085. void rtl92s_phy_chk_fwcmd_iodone(struct ieee80211_hw *hw)
  1086. {
  1087. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1088. u16 pollingcnt = 10000;
  1089. u32 tmpvalue;
  1090. /* Make sure that CMD IO has be accepted by FW. */
  1091. do {
  1092. udelay(10);
  1093. tmpvalue = rtl_read_dword(rtlpriv, WFM5);
  1094. if (tmpvalue == 0)
  1095. break;
  1096. } while (--pollingcnt);
  1097. if (pollingcnt == 0)
  1098. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Set FW Cmd fail!!\n");
  1099. }
  1100. static void _rtl92s_phy_set_fwcmd_io(struct ieee80211_hw *hw)
  1101. {
  1102. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1103. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1104. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1105. u32 input, current_aid = 0;
  1106. if (is_hal_stop(rtlhal))
  1107. return;
  1108. /* We re-map RA related CMD IO to combinational ones */
  1109. /* if FW version is v.52 or later. */
  1110. switch (rtlhal->current_fwcmd_io) {
  1111. case FW_CMD_RA_REFRESH_N:
  1112. rtlhal->current_fwcmd_io = FW_CMD_RA_REFRESH_N_COMB;
  1113. break;
  1114. case FW_CMD_RA_REFRESH_BG:
  1115. rtlhal->current_fwcmd_io = FW_CMD_RA_REFRESH_BG_COMB;
  1116. break;
  1117. default:
  1118. break;
  1119. }
  1120. switch (rtlhal->current_fwcmd_io) {
  1121. case FW_CMD_RA_RESET:
  1122. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_RESET\n");
  1123. rtl_write_dword(rtlpriv, WFM5, FW_RA_RESET);
  1124. rtl92s_phy_chk_fwcmd_iodone(hw);
  1125. break;
  1126. case FW_CMD_RA_ACTIVE:
  1127. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_ACTIVE\n");
  1128. rtl_write_dword(rtlpriv, WFM5, FW_RA_ACTIVE);
  1129. rtl92s_phy_chk_fwcmd_iodone(hw);
  1130. break;
  1131. case FW_CMD_RA_REFRESH_N:
  1132. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_REFRESH_N\n");
  1133. input = FW_RA_REFRESH;
  1134. rtl_write_dword(rtlpriv, WFM5, input);
  1135. rtl92s_phy_chk_fwcmd_iodone(hw);
  1136. rtl_write_dword(rtlpriv, WFM5, FW_RA_ENABLE_RSSI_MASK);
  1137. rtl92s_phy_chk_fwcmd_iodone(hw);
  1138. break;
  1139. case FW_CMD_RA_REFRESH_BG:
  1140. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG,
  1141. "FW_CMD_RA_REFRESH_BG\n");
  1142. rtl_write_dword(rtlpriv, WFM5, FW_RA_REFRESH);
  1143. rtl92s_phy_chk_fwcmd_iodone(hw);
  1144. rtl_write_dword(rtlpriv, WFM5, FW_RA_DISABLE_RSSI_MASK);
  1145. rtl92s_phy_chk_fwcmd_iodone(hw);
  1146. break;
  1147. case FW_CMD_RA_REFRESH_N_COMB:
  1148. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG,
  1149. "FW_CMD_RA_REFRESH_N_COMB\n");
  1150. input = FW_RA_IOT_N_COMB;
  1151. rtl_write_dword(rtlpriv, WFM5, input);
  1152. rtl92s_phy_chk_fwcmd_iodone(hw);
  1153. break;
  1154. case FW_CMD_RA_REFRESH_BG_COMB:
  1155. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG,
  1156. "FW_CMD_RA_REFRESH_BG_COMB\n");
  1157. input = FW_RA_IOT_BG_COMB;
  1158. rtl_write_dword(rtlpriv, WFM5, input);
  1159. rtl92s_phy_chk_fwcmd_iodone(hw);
  1160. break;
  1161. case FW_CMD_IQK_ENABLE:
  1162. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_IQK_ENABLE\n");
  1163. rtl_write_dword(rtlpriv, WFM5, FW_IQK_ENABLE);
  1164. rtl92s_phy_chk_fwcmd_iodone(hw);
  1165. break;
  1166. case FW_CMD_PAUSE_DM_BY_SCAN:
  1167. /* Lower initial gain */
  1168. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0, 0x17);
  1169. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0, 0x17);
  1170. /* CCA threshold */
  1171. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0x40);
  1172. break;
  1173. case FW_CMD_RESUME_DM_BY_SCAN:
  1174. /* CCA threshold */
  1175. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
  1176. rtl92s_phy_set_txpower(hw, rtlphy->current_channel);
  1177. break;
  1178. case FW_CMD_HIGH_PWR_DISABLE:
  1179. if (rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE)
  1180. break;
  1181. /* Lower initial gain */
  1182. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0, 0x17);
  1183. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0, 0x17);
  1184. /* CCA threshold */
  1185. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0x40);
  1186. break;
  1187. case FW_CMD_HIGH_PWR_ENABLE:
  1188. if ((rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) ||
  1189. rtlpriv->dm.dynamic_txpower_enable)
  1190. break;
  1191. /* CCA threshold */
  1192. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
  1193. break;
  1194. case FW_CMD_LPS_ENTER:
  1195. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_LPS_ENTER\n");
  1196. current_aid = rtlpriv->mac80211.assoc_id;
  1197. rtl_write_dword(rtlpriv, WFM5, (FW_LPS_ENTER |
  1198. ((current_aid | 0xc000) << 8)));
  1199. rtl92s_phy_chk_fwcmd_iodone(hw);
  1200. /* FW set TXOP disable here, so disable EDCA
  1201. * turbo mode until driver leave LPS */
  1202. break;
  1203. case FW_CMD_LPS_LEAVE:
  1204. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_LPS_LEAVE\n");
  1205. rtl_write_dword(rtlpriv, WFM5, FW_LPS_LEAVE);
  1206. rtl92s_phy_chk_fwcmd_iodone(hw);
  1207. break;
  1208. case FW_CMD_ADD_A2_ENTRY:
  1209. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_ADD_A2_ENTRY\n");
  1210. rtl_write_dword(rtlpriv, WFM5, FW_ADD_A2_ENTRY);
  1211. rtl92s_phy_chk_fwcmd_iodone(hw);
  1212. break;
  1213. case FW_CMD_CTRL_DM_BY_DRIVER:
  1214. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1215. "FW_CMD_CTRL_DM_BY_DRIVER\n");
  1216. rtl_write_dword(rtlpriv, WFM5, FW_CTRL_DM_BY_DRIVER);
  1217. rtl92s_phy_chk_fwcmd_iodone(hw);
  1218. break;
  1219. default:
  1220. break;
  1221. }
  1222. rtl92s_phy_chk_fwcmd_iodone(hw);
  1223. /* Clear FW CMD operation flag. */
  1224. rtlhal->set_fwcmd_inprogress = false;
  1225. }
  1226. bool rtl92s_phy_set_fw_cmd(struct ieee80211_hw *hw, enum fwcmd_iotype fw_cmdio)
  1227. {
  1228. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1229. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1230. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1231. u32 fw_param = FW_CMD_IO_PARA_QUERY(rtlpriv);
  1232. u16 fw_cmdmap = FW_CMD_IO_QUERY(rtlpriv);
  1233. bool bPostProcessing = false;
  1234. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1235. "Set FW Cmd(%#x), set_fwcmd_inprogress(%d)\n",
  1236. fw_cmdio, rtlhal->set_fwcmd_inprogress);
  1237. do {
  1238. /* We re-map to combined FW CMD ones if firmware version */
  1239. /* is v.53 or later. */
  1240. switch (fw_cmdio) {
  1241. case FW_CMD_RA_REFRESH_N:
  1242. fw_cmdio = FW_CMD_RA_REFRESH_N_COMB;
  1243. break;
  1244. case FW_CMD_RA_REFRESH_BG:
  1245. fw_cmdio = FW_CMD_RA_REFRESH_BG_COMB;
  1246. break;
  1247. default:
  1248. break;
  1249. }
  1250. /* If firmware version is v.62 or later,
  1251. * use FW_CMD_IO_SET for FW_CMD_CTRL_DM_BY_DRIVER */
  1252. if (hal_get_firmwareversion(rtlpriv) >= 0x3E) {
  1253. if (fw_cmdio == FW_CMD_CTRL_DM_BY_DRIVER)
  1254. fw_cmdio = FW_CMD_CTRL_DM_BY_DRIVER_NEW;
  1255. }
  1256. /* We shall revise all FW Cmd IO into Reg0x364
  1257. * DM map table in the future. */
  1258. switch (fw_cmdio) {
  1259. case FW_CMD_RA_INIT:
  1260. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD, "RA init!!\n");
  1261. fw_cmdmap |= FW_RA_INIT_CTL;
  1262. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1263. /* Clear control flag to sync with FW. */
  1264. FW_CMD_IO_CLR(rtlpriv, FW_RA_INIT_CTL);
  1265. break;
  1266. case FW_CMD_DIG_DISABLE:
  1267. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1268. "Set DIG disable!!\n");
  1269. fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
  1270. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1271. break;
  1272. case FW_CMD_DIG_ENABLE:
  1273. case FW_CMD_DIG_RESUME:
  1274. if (!(rtlpriv->dm.dm_flag & HAL_DM_DIG_DISABLE)) {
  1275. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1276. "Set DIG enable or resume!!\n");
  1277. fw_cmdmap |= (FW_DIG_ENABLE_CTL | FW_SS_CTL);
  1278. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1279. }
  1280. break;
  1281. case FW_CMD_DIG_HALT:
  1282. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1283. "Set DIG halt!!\n");
  1284. fw_cmdmap &= ~(FW_DIG_ENABLE_CTL | FW_SS_CTL);
  1285. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1286. break;
  1287. case FW_CMD_TXPWR_TRACK_THERMAL: {
  1288. u8 thermalval = 0;
  1289. fw_cmdmap |= FW_PWR_TRK_CTL;
  1290. /* Clear FW parameter in terms of thermal parts. */
  1291. fw_param &= FW_PWR_TRK_PARAM_CLR;
  1292. thermalval = rtlpriv->dm.thermalvalue;
  1293. fw_param |= ((thermalval << 24) |
  1294. (rtlefuse->thermalmeter[0] << 16));
  1295. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1296. "Set TxPwr tracking!! FwCmdMap(%#x), FwParam(%#x)\n",
  1297. fw_cmdmap, fw_param);
  1298. FW_CMD_PARA_SET(rtlpriv, fw_param);
  1299. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1300. /* Clear control flag to sync with FW. */
  1301. FW_CMD_IO_CLR(rtlpriv, FW_PWR_TRK_CTL);
  1302. }
  1303. break;
  1304. /* The following FW CMDs are only compatible to
  1305. * v.53 or later. */
  1306. case FW_CMD_RA_REFRESH_N_COMB:
  1307. fw_cmdmap |= FW_RA_N_CTL;
  1308. /* Clear RA BG mode control. */
  1309. fw_cmdmap &= ~(FW_RA_BG_CTL | FW_RA_INIT_CTL);
  1310. /* Clear FW parameter in terms of RA parts. */
  1311. fw_param &= FW_RA_PARAM_CLR;
  1312. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1313. "[FW CMD] [New Version] Set RA/IOT Comb in n mode!! FwCmdMap(%#x), FwParam(%#x)\n",
  1314. fw_cmdmap, fw_param);
  1315. FW_CMD_PARA_SET(rtlpriv, fw_param);
  1316. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1317. /* Clear control flag to sync with FW. */
  1318. FW_CMD_IO_CLR(rtlpriv, FW_RA_N_CTL);
  1319. break;
  1320. case FW_CMD_RA_REFRESH_BG_COMB:
  1321. fw_cmdmap |= FW_RA_BG_CTL;
  1322. /* Clear RA n-mode control. */
  1323. fw_cmdmap &= ~(FW_RA_N_CTL | FW_RA_INIT_CTL);
  1324. /* Clear FW parameter in terms of RA parts. */
  1325. fw_param &= FW_RA_PARAM_CLR;
  1326. FW_CMD_PARA_SET(rtlpriv, fw_param);
  1327. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1328. /* Clear control flag to sync with FW. */
  1329. FW_CMD_IO_CLR(rtlpriv, FW_RA_BG_CTL);
  1330. break;
  1331. case FW_CMD_IQK_ENABLE:
  1332. fw_cmdmap |= FW_IQK_CTL;
  1333. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1334. /* Clear control flag to sync with FW. */
  1335. FW_CMD_IO_CLR(rtlpriv, FW_IQK_CTL);
  1336. break;
  1337. /* The following FW CMD is compatible to v.62 or later. */
  1338. case FW_CMD_CTRL_DM_BY_DRIVER_NEW:
  1339. fw_cmdmap |= FW_DRIVER_CTRL_DM_CTL;
  1340. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1341. break;
  1342. /* The followed FW Cmds needs post-processing later. */
  1343. case FW_CMD_RESUME_DM_BY_SCAN:
  1344. fw_cmdmap |= (FW_DIG_ENABLE_CTL |
  1345. FW_HIGH_PWR_ENABLE_CTL |
  1346. FW_SS_CTL);
  1347. if (rtlpriv->dm.dm_flag & HAL_DM_DIG_DISABLE ||
  1348. !digtable.dig_enable_flag)
  1349. fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
  1350. if ((rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) ||
  1351. rtlpriv->dm.dynamic_txpower_enable)
  1352. fw_cmdmap &= ~FW_HIGH_PWR_ENABLE_CTL;
  1353. if ((digtable.dig_ext_port_stage ==
  1354. DIG_EXT_PORT_STAGE_0) ||
  1355. (digtable.dig_ext_port_stage ==
  1356. DIG_EXT_PORT_STAGE_1))
  1357. fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
  1358. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1359. bPostProcessing = true;
  1360. break;
  1361. case FW_CMD_PAUSE_DM_BY_SCAN:
  1362. fw_cmdmap &= ~(FW_DIG_ENABLE_CTL |
  1363. FW_HIGH_PWR_ENABLE_CTL |
  1364. FW_SS_CTL);
  1365. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1366. bPostProcessing = true;
  1367. break;
  1368. case FW_CMD_HIGH_PWR_DISABLE:
  1369. fw_cmdmap &= ~FW_HIGH_PWR_ENABLE_CTL;
  1370. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1371. bPostProcessing = true;
  1372. break;
  1373. case FW_CMD_HIGH_PWR_ENABLE:
  1374. if (!(rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) &&
  1375. !rtlpriv->dm.dynamic_txpower_enable) {
  1376. fw_cmdmap |= (FW_HIGH_PWR_ENABLE_CTL |
  1377. FW_SS_CTL);
  1378. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1379. bPostProcessing = true;
  1380. }
  1381. break;
  1382. case FW_CMD_DIG_MODE_FA:
  1383. fw_cmdmap |= FW_FA_CTL;
  1384. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1385. break;
  1386. case FW_CMD_DIG_MODE_SS:
  1387. fw_cmdmap &= ~FW_FA_CTL;
  1388. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1389. break;
  1390. case FW_CMD_PAPE_CONTROL:
  1391. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1392. "[FW CMD] Set PAPE Control\n");
  1393. fw_cmdmap &= ~FW_PAPE_CTL_BY_SW_HW;
  1394. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1395. break;
  1396. default:
  1397. /* Pass to original FW CMD processing callback
  1398. * routine. */
  1399. bPostProcessing = true;
  1400. break;
  1401. }
  1402. } while (false);
  1403. /* We shall post processing these FW CMD if
  1404. * variable bPostProcessing is set. */
  1405. if (bPostProcessing && !rtlhal->set_fwcmd_inprogress) {
  1406. rtlhal->set_fwcmd_inprogress = true;
  1407. /* Update current FW Cmd for callback use. */
  1408. rtlhal->current_fwcmd_io = fw_cmdio;
  1409. } else {
  1410. return false;
  1411. }
  1412. _rtl92s_phy_set_fwcmd_io(hw);
  1413. return true;
  1414. }
  1415. static void _rtl92s_phy_check_ephy_switchready(struct ieee80211_hw *hw)
  1416. {
  1417. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1418. u32 delay = 100;
  1419. u8 regu1;
  1420. regu1 = rtl_read_byte(rtlpriv, 0x554);
  1421. while ((regu1 & BIT(5)) && (delay > 0)) {
  1422. regu1 = rtl_read_byte(rtlpriv, 0x554);
  1423. delay--;
  1424. /* We delay only 50us to prevent
  1425. * being scheduled out. */
  1426. udelay(50);
  1427. }
  1428. }
  1429. void rtl92s_phy_switch_ephy_parameter(struct ieee80211_hw *hw)
  1430. {
  1431. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1432. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1433. /* The way to be capable to switch clock request
  1434. * when the PG setting does not support clock request.
  1435. * This is the backdoor solution to switch clock
  1436. * request before ASPM or D3. */
  1437. rtl_write_dword(rtlpriv, 0x540, 0x73c11);
  1438. rtl_write_dword(rtlpriv, 0x548, 0x2407c);
  1439. /* Switch EPHY parameter!!!! */
  1440. rtl_write_word(rtlpriv, 0x550, 0x1000);
  1441. rtl_write_byte(rtlpriv, 0x554, 0x20);
  1442. _rtl92s_phy_check_ephy_switchready(hw);
  1443. rtl_write_word(rtlpriv, 0x550, 0xa0eb);
  1444. rtl_write_byte(rtlpriv, 0x554, 0x3e);
  1445. _rtl92s_phy_check_ephy_switchready(hw);
  1446. rtl_write_word(rtlpriv, 0x550, 0xff80);
  1447. rtl_write_byte(rtlpriv, 0x554, 0x39);
  1448. _rtl92s_phy_check_ephy_switchready(hw);
  1449. /* Delay L1 enter time */
  1450. if (ppsc->support_aspm && !ppsc->support_backdoor)
  1451. rtl_write_byte(rtlpriv, 0x560, 0x40);
  1452. else
  1453. rtl_write_byte(rtlpriv, 0x560, 0x00);
  1454. }
  1455. void rtl92s_phy_set_beacon_hwreg(struct ieee80211_hw *hw, u16 BeaconInterval)
  1456. {
  1457. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1458. rtl_write_dword(rtlpriv, WFM5, 0xF1000000 | (BeaconInterval << 8));
  1459. }