vmxnet3_drv.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static atomic_t devices_found;
  41. #define VMXNET3_MAX_DEVICES 10
  42. static int enable_mq = 1;
  43. static int irq_share_mode;
  44. static void
  45. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  46. /*
  47. * Enable/Disable the given intr
  48. */
  49. static void
  50. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  51. {
  52. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  53. }
  54. static void
  55. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  56. {
  57. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  58. }
  59. /*
  60. * Enable/Disable all intrs used by the device
  61. */
  62. static void
  63. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  64. {
  65. int i;
  66. for (i = 0; i < adapter->intr.num_intrs; i++)
  67. vmxnet3_enable_intr(adapter, i);
  68. adapter->shared->devRead.intrConf.intrCtrl &=
  69. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  70. }
  71. static void
  72. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  73. {
  74. int i;
  75. adapter->shared->devRead.intrConf.intrCtrl |=
  76. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  77. for (i = 0; i < adapter->intr.num_intrs; i++)
  78. vmxnet3_disable_intr(adapter, i);
  79. }
  80. static void
  81. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  82. {
  83. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  84. }
  85. static bool
  86. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  87. {
  88. return tq->stopped;
  89. }
  90. static void
  91. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  92. {
  93. tq->stopped = false;
  94. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  95. }
  96. static void
  97. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  98. {
  99. tq->stopped = false;
  100. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  101. }
  102. static void
  103. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  104. {
  105. tq->stopped = true;
  106. tq->num_stop++;
  107. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  108. }
  109. /*
  110. * Check the link state. This may start or stop the tx queue.
  111. */
  112. static void
  113. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  114. {
  115. u32 ret;
  116. int i;
  117. unsigned long flags;
  118. spin_lock_irqsave(&adapter->cmd_lock, flags);
  119. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  120. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  121. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  122. adapter->link_speed = ret >> 16;
  123. if (ret & 1) { /* Link is up. */
  124. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  125. adapter->netdev->name, adapter->link_speed);
  126. if (!netif_carrier_ok(adapter->netdev))
  127. netif_carrier_on(adapter->netdev);
  128. if (affectTxQueue) {
  129. for (i = 0; i < adapter->num_tx_queues; i++)
  130. vmxnet3_tq_start(&adapter->tx_queue[i],
  131. adapter);
  132. }
  133. } else {
  134. printk(KERN_INFO "%s: NIC Link is Down\n",
  135. adapter->netdev->name);
  136. if (netif_carrier_ok(adapter->netdev))
  137. netif_carrier_off(adapter->netdev);
  138. if (affectTxQueue) {
  139. for (i = 0; i < adapter->num_tx_queues; i++)
  140. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  141. }
  142. }
  143. }
  144. static void
  145. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  146. {
  147. int i;
  148. unsigned long flags;
  149. u32 events = le32_to_cpu(adapter->shared->ecr);
  150. if (!events)
  151. return;
  152. vmxnet3_ack_events(adapter, events);
  153. /* Check if link state has changed */
  154. if (events & VMXNET3_ECR_LINK)
  155. vmxnet3_check_link(adapter, true);
  156. /* Check if there is an error on xmit/recv queues */
  157. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  158. spin_lock_irqsave(&adapter->cmd_lock, flags);
  159. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  160. VMXNET3_CMD_GET_QUEUE_STATUS);
  161. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  162. for (i = 0; i < adapter->num_tx_queues; i++)
  163. if (adapter->tqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: tq[%d] error 0x%x\n",
  166. adapter->netdev->name, i, le32_to_cpu(
  167. adapter->tqd_start[i].status.error));
  168. for (i = 0; i < adapter->num_rx_queues; i++)
  169. if (adapter->rqd_start[i].status.stopped)
  170. dev_err(&adapter->netdev->dev,
  171. "%s: rq[%d] error 0x%x\n",
  172. adapter->netdev->name, i,
  173. adapter->rqd_start[i].status.error);
  174. schedule_work(&adapter->work);
  175. }
  176. }
  177. #ifdef __BIG_ENDIAN_BITFIELD
  178. /*
  179. * The device expects the bitfields in shared structures to be written in
  180. * little endian. When CPU is big endian, the following routines are used to
  181. * correctly read and write into ABI.
  182. * The general technique used here is : double word bitfields are defined in
  183. * opposite order for big endian architecture. Then before reading them in
  184. * driver the complete double word is translated using le32_to_cpu. Similarly
  185. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  186. * double words into required format.
  187. * In order to avoid touching bits in shared structure more than once, temporary
  188. * descriptors are used. These are passed as srcDesc to following functions.
  189. */
  190. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  191. struct Vmxnet3_RxDesc *dstDesc)
  192. {
  193. u32 *src = (u32 *)srcDesc + 2;
  194. u32 *dst = (u32 *)dstDesc + 2;
  195. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  196. *dst = le32_to_cpu(*src);
  197. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  198. }
  199. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  200. struct Vmxnet3_TxDesc *dstDesc)
  201. {
  202. int i;
  203. u32 *src = (u32 *)(srcDesc + 1);
  204. u32 *dst = (u32 *)(dstDesc + 1);
  205. /* Working backwards so that the gen bit is set at the end. */
  206. for (i = 2; i > 0; i--) {
  207. src--;
  208. dst--;
  209. *dst = cpu_to_le32(*src);
  210. }
  211. }
  212. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  213. struct Vmxnet3_RxCompDesc *dstDesc)
  214. {
  215. int i = 0;
  216. u32 *src = (u32 *)srcDesc;
  217. u32 *dst = (u32 *)dstDesc;
  218. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  219. *dst = le32_to_cpu(*src);
  220. src++;
  221. dst++;
  222. }
  223. }
  224. /* Used to read bitfield values from double words. */
  225. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  226. {
  227. u32 temp = le32_to_cpu(*bitfield);
  228. u32 mask = ((1 << size) - 1) << pos;
  229. temp &= mask;
  230. temp >>= pos;
  231. return temp;
  232. }
  233. #endif /* __BIG_ENDIAN_BITFIELD */
  234. #ifdef __BIG_ENDIAN_BITFIELD
  235. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  236. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  237. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  238. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  239. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  240. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  241. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  242. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  243. VMXNET3_TCD_GEN_SIZE)
  244. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  245. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  246. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  247. (dstrcd) = (tmp); \
  248. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  249. } while (0)
  250. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  251. (dstrxd) = (tmp); \
  252. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  253. } while (0)
  254. #else
  255. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  256. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  257. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  258. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  259. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  260. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  261. #endif /* __BIG_ENDIAN_BITFIELD */
  262. static void
  263. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  264. struct pci_dev *pdev)
  265. {
  266. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  267. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  268. PCI_DMA_TODEVICE);
  269. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  270. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  271. PCI_DMA_TODEVICE);
  272. else
  273. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  274. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  275. }
  276. static int
  277. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  278. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  279. {
  280. struct sk_buff *skb;
  281. int entries = 0;
  282. /* no out of order completion */
  283. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  284. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  285. skb = tq->buf_info[eop_idx].skb;
  286. BUG_ON(skb == NULL);
  287. tq->buf_info[eop_idx].skb = NULL;
  288. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  289. while (tq->tx_ring.next2comp != eop_idx) {
  290. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  291. pdev);
  292. /* update next2comp w/o tx_lock. Since we are marking more,
  293. * instead of less, tx ring entries avail, the worst case is
  294. * that the tx routine incorrectly re-queues a pkt due to
  295. * insufficient tx ring entries.
  296. */
  297. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  298. entries++;
  299. }
  300. dev_kfree_skb_any(skb);
  301. return entries;
  302. }
  303. static int
  304. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  305. struct vmxnet3_adapter *adapter)
  306. {
  307. int completed = 0;
  308. union Vmxnet3_GenericDesc *gdesc;
  309. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  310. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  311. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  312. &gdesc->tcd), tq, adapter->pdev,
  313. adapter);
  314. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  315. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  316. }
  317. if (completed) {
  318. spin_lock(&tq->tx_lock);
  319. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  320. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  321. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  322. netif_carrier_ok(adapter->netdev))) {
  323. vmxnet3_tq_wake(tq, adapter);
  324. }
  325. spin_unlock(&tq->tx_lock);
  326. }
  327. return completed;
  328. }
  329. static void
  330. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  331. struct vmxnet3_adapter *adapter)
  332. {
  333. int i;
  334. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  335. struct vmxnet3_tx_buf_info *tbi;
  336. tbi = tq->buf_info + tq->tx_ring.next2comp;
  337. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  338. if (tbi->skb) {
  339. dev_kfree_skb_any(tbi->skb);
  340. tbi->skb = NULL;
  341. }
  342. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  343. }
  344. /* sanity check, verify all buffers are indeed unmapped and freed */
  345. for (i = 0; i < tq->tx_ring.size; i++) {
  346. BUG_ON(tq->buf_info[i].skb != NULL ||
  347. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  348. }
  349. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  350. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  351. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  352. tq->comp_ring.next2proc = 0;
  353. }
  354. static void
  355. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  356. struct vmxnet3_adapter *adapter)
  357. {
  358. if (tq->tx_ring.base) {
  359. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  360. sizeof(struct Vmxnet3_TxDesc),
  361. tq->tx_ring.base, tq->tx_ring.basePA);
  362. tq->tx_ring.base = NULL;
  363. }
  364. if (tq->data_ring.base) {
  365. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  366. sizeof(struct Vmxnet3_TxDataDesc),
  367. tq->data_ring.base, tq->data_ring.basePA);
  368. tq->data_ring.base = NULL;
  369. }
  370. if (tq->comp_ring.base) {
  371. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  372. sizeof(struct Vmxnet3_TxCompDesc),
  373. tq->comp_ring.base, tq->comp_ring.basePA);
  374. tq->comp_ring.base = NULL;
  375. }
  376. kfree(tq->buf_info);
  377. tq->buf_info = NULL;
  378. }
  379. /* Destroy all tx queues */
  380. void
  381. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  382. {
  383. int i;
  384. for (i = 0; i < adapter->num_tx_queues; i++)
  385. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  386. }
  387. static void
  388. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  389. struct vmxnet3_adapter *adapter)
  390. {
  391. int i;
  392. /* reset the tx ring contents to 0 and reset the tx ring states */
  393. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  394. sizeof(struct Vmxnet3_TxDesc));
  395. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  396. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  397. memset(tq->data_ring.base, 0, tq->data_ring.size *
  398. sizeof(struct Vmxnet3_TxDataDesc));
  399. /* reset the tx comp ring contents to 0 and reset comp ring states */
  400. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  401. sizeof(struct Vmxnet3_TxCompDesc));
  402. tq->comp_ring.next2proc = 0;
  403. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  404. /* reset the bookkeeping data */
  405. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  406. for (i = 0; i < tq->tx_ring.size; i++)
  407. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  408. /* stats are not reset */
  409. }
  410. static int
  411. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  412. struct vmxnet3_adapter *adapter)
  413. {
  414. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  415. tq->comp_ring.base || tq->buf_info);
  416. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  417. * sizeof(struct Vmxnet3_TxDesc),
  418. &tq->tx_ring.basePA);
  419. if (!tq->tx_ring.base) {
  420. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  421. adapter->netdev->name);
  422. goto err;
  423. }
  424. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  425. tq->data_ring.size *
  426. sizeof(struct Vmxnet3_TxDataDesc),
  427. &tq->data_ring.basePA);
  428. if (!tq->data_ring.base) {
  429. printk(KERN_ERR "%s: failed to allocate data ring\n",
  430. adapter->netdev->name);
  431. goto err;
  432. }
  433. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  434. tq->comp_ring.size *
  435. sizeof(struct Vmxnet3_TxCompDesc),
  436. &tq->comp_ring.basePA);
  437. if (!tq->comp_ring.base) {
  438. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  439. adapter->netdev->name);
  440. goto err;
  441. }
  442. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  443. GFP_KERNEL);
  444. if (!tq->buf_info)
  445. goto err;
  446. return 0;
  447. err:
  448. vmxnet3_tq_destroy(tq, adapter);
  449. return -ENOMEM;
  450. }
  451. static void
  452. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  453. {
  454. int i;
  455. for (i = 0; i < adapter->num_tx_queues; i++)
  456. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  457. }
  458. /*
  459. * starting from ring->next2fill, allocate rx buffers for the given ring
  460. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  461. * are allocated or allocation fails
  462. */
  463. static int
  464. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  465. int num_to_alloc, struct vmxnet3_adapter *adapter)
  466. {
  467. int num_allocated = 0;
  468. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  469. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  470. u32 val;
  471. while (num_allocated <= num_to_alloc) {
  472. struct vmxnet3_rx_buf_info *rbi;
  473. union Vmxnet3_GenericDesc *gd;
  474. rbi = rbi_base + ring->next2fill;
  475. gd = ring->base + ring->next2fill;
  476. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  477. if (rbi->skb == NULL) {
  478. rbi->skb = dev_alloc_skb(rbi->len +
  479. NET_IP_ALIGN);
  480. if (unlikely(rbi->skb == NULL)) {
  481. rq->stats.rx_buf_alloc_failure++;
  482. break;
  483. }
  484. rbi->skb->dev = adapter->netdev;
  485. skb_reserve(rbi->skb, NET_IP_ALIGN);
  486. rbi->dma_addr = pci_map_single(adapter->pdev,
  487. rbi->skb->data, rbi->len,
  488. PCI_DMA_FROMDEVICE);
  489. } else {
  490. /* rx buffer skipped by the device */
  491. }
  492. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  493. } else {
  494. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  495. rbi->len != PAGE_SIZE);
  496. if (rbi->page == NULL) {
  497. rbi->page = alloc_page(GFP_ATOMIC);
  498. if (unlikely(rbi->page == NULL)) {
  499. rq->stats.rx_buf_alloc_failure++;
  500. break;
  501. }
  502. rbi->dma_addr = pci_map_page(adapter->pdev,
  503. rbi->page, 0, PAGE_SIZE,
  504. PCI_DMA_FROMDEVICE);
  505. } else {
  506. /* rx buffers skipped by the device */
  507. }
  508. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  509. }
  510. BUG_ON(rbi->dma_addr == 0);
  511. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  512. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  513. | val | rbi->len);
  514. /* Fill the last buffer but dont mark it ready, or else the
  515. * device will think that the queue is full */
  516. if (num_allocated == num_to_alloc)
  517. break;
  518. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  519. num_allocated++;
  520. vmxnet3_cmd_ring_adv_next2fill(ring);
  521. }
  522. rq->uncommitted[ring_idx] += num_allocated;
  523. dev_dbg(&adapter->netdev->dev,
  524. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  525. "%u, uncommitted %u\n", num_allocated, ring->next2fill,
  526. ring->next2comp, rq->uncommitted[ring_idx]);
  527. /* so that the device can distinguish a full ring and an empty ring */
  528. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  529. return num_allocated;
  530. }
  531. static void
  532. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  533. struct vmxnet3_rx_buf_info *rbi)
  534. {
  535. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  536. skb_shinfo(skb)->nr_frags;
  537. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  538. __skb_frag_set_page(frag, rbi->page);
  539. frag->page_offset = 0;
  540. skb_frag_size_set(frag, rcd->len);
  541. skb->data_len += rcd->len;
  542. skb->truesize += PAGE_SIZE;
  543. skb_shinfo(skb)->nr_frags++;
  544. }
  545. static void
  546. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  547. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  548. struct vmxnet3_adapter *adapter)
  549. {
  550. u32 dw2, len;
  551. unsigned long buf_offset;
  552. int i;
  553. union Vmxnet3_GenericDesc *gdesc;
  554. struct vmxnet3_tx_buf_info *tbi = NULL;
  555. BUG_ON(ctx->copy_size > skb_headlen(skb));
  556. /* use the previous gen bit for the SOP desc */
  557. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  558. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  559. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  560. /* no need to map the buffer if headers are copied */
  561. if (ctx->copy_size) {
  562. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  563. tq->tx_ring.next2fill *
  564. sizeof(struct Vmxnet3_TxDataDesc));
  565. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  566. ctx->sop_txd->dword[3] = 0;
  567. tbi = tq->buf_info + tq->tx_ring.next2fill;
  568. tbi->map_type = VMXNET3_MAP_NONE;
  569. dev_dbg(&adapter->netdev->dev,
  570. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  571. tq->tx_ring.next2fill,
  572. le64_to_cpu(ctx->sop_txd->txd.addr),
  573. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  574. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  575. /* use the right gen for non-SOP desc */
  576. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  577. }
  578. /* linear part can use multiple tx desc if it's big */
  579. len = skb_headlen(skb) - ctx->copy_size;
  580. buf_offset = ctx->copy_size;
  581. while (len) {
  582. u32 buf_size;
  583. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  584. buf_size = len;
  585. dw2 |= len;
  586. } else {
  587. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  588. /* spec says that for TxDesc.len, 0 == 2^14 */
  589. }
  590. tbi = tq->buf_info + tq->tx_ring.next2fill;
  591. tbi->map_type = VMXNET3_MAP_SINGLE;
  592. tbi->dma_addr = pci_map_single(adapter->pdev,
  593. skb->data + buf_offset, buf_size,
  594. PCI_DMA_TODEVICE);
  595. tbi->len = buf_size;
  596. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  597. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  598. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  599. gdesc->dword[2] = cpu_to_le32(dw2);
  600. gdesc->dword[3] = 0;
  601. dev_dbg(&adapter->netdev->dev,
  602. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  603. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  604. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  605. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  606. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  607. len -= buf_size;
  608. buf_offset += buf_size;
  609. }
  610. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  611. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  612. tbi = tq->buf_info + tq->tx_ring.next2fill;
  613. tbi->map_type = VMXNET3_MAP_PAGE;
  614. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  615. 0, skb_frag_size(frag),
  616. DMA_TO_DEVICE);
  617. tbi->len = skb_frag_size(frag);
  618. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  619. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  620. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  621. gdesc->dword[2] = cpu_to_le32(dw2 | skb_frag_size(frag));
  622. gdesc->dword[3] = 0;
  623. dev_dbg(&adapter->netdev->dev,
  624. "txd[%u]: 0x%llu %u %u\n",
  625. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  626. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  627. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  628. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  629. }
  630. ctx->eop_txd = gdesc;
  631. /* set the last buf_info for the pkt */
  632. tbi->skb = skb;
  633. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  634. }
  635. /* Init all tx queues */
  636. static void
  637. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  638. {
  639. int i;
  640. for (i = 0; i < adapter->num_tx_queues; i++)
  641. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  642. }
  643. /*
  644. * parse and copy relevant protocol headers:
  645. * For a tso pkt, relevant headers are L2/3/4 including options
  646. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  647. * if it's a TCP/UDP pkt
  648. *
  649. * Returns:
  650. * -1: error happens during parsing
  651. * 0: protocol headers parsed, but too big to be copied
  652. * 1: protocol headers parsed and copied
  653. *
  654. * Other effects:
  655. * 1. related *ctx fields are updated.
  656. * 2. ctx->copy_size is # of bytes copied
  657. * 3. the portion copied is guaranteed to be in the linear part
  658. *
  659. */
  660. static int
  661. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  662. struct vmxnet3_tx_ctx *ctx,
  663. struct vmxnet3_adapter *adapter)
  664. {
  665. struct Vmxnet3_TxDataDesc *tdd;
  666. if (ctx->mss) { /* TSO */
  667. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  668. ctx->l4_hdr_size = tcp_hdrlen(skb);
  669. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  670. } else {
  671. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  672. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  673. if (ctx->ipv4) {
  674. const struct iphdr *iph = ip_hdr(skb);
  675. if (iph->protocol == IPPROTO_TCP)
  676. ctx->l4_hdr_size = tcp_hdrlen(skb);
  677. else if (iph->protocol == IPPROTO_UDP)
  678. /*
  679. * Use tcp header size so that bytes to
  680. * be copied are more than required by
  681. * the device.
  682. */
  683. ctx->l4_hdr_size = sizeof(struct tcphdr);
  684. else
  685. ctx->l4_hdr_size = 0;
  686. } else {
  687. /* for simplicity, don't copy L4 headers */
  688. ctx->l4_hdr_size = 0;
  689. }
  690. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  691. ctx->l4_hdr_size, skb->len);
  692. } else {
  693. ctx->eth_ip_hdr_size = 0;
  694. ctx->l4_hdr_size = 0;
  695. /* copy as much as allowed */
  696. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  697. , skb_headlen(skb));
  698. }
  699. /* make sure headers are accessible directly */
  700. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  701. goto err;
  702. }
  703. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  704. tq->stats.oversized_hdr++;
  705. ctx->copy_size = 0;
  706. return 0;
  707. }
  708. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  709. memcpy(tdd->data, skb->data, ctx->copy_size);
  710. dev_dbg(&adapter->netdev->dev,
  711. "copy %u bytes to dataRing[%u]\n",
  712. ctx->copy_size, tq->tx_ring.next2fill);
  713. return 1;
  714. err:
  715. return -1;
  716. }
  717. static void
  718. vmxnet3_prepare_tso(struct sk_buff *skb,
  719. struct vmxnet3_tx_ctx *ctx)
  720. {
  721. struct tcphdr *tcph = tcp_hdr(skb);
  722. if (ctx->ipv4) {
  723. struct iphdr *iph = ip_hdr(skb);
  724. iph->check = 0;
  725. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  726. IPPROTO_TCP, 0);
  727. } else {
  728. struct ipv6hdr *iph = ipv6_hdr(skb);
  729. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  730. IPPROTO_TCP, 0);
  731. }
  732. }
  733. /*
  734. * Transmits a pkt thru a given tq
  735. * Returns:
  736. * NETDEV_TX_OK: descriptors are setup successfully
  737. * NETDEV_TX_OK: error occurred, the pkt is dropped
  738. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  739. *
  740. * Side-effects:
  741. * 1. tx ring may be changed
  742. * 2. tq stats may be updated accordingly
  743. * 3. shared->txNumDeferred may be updated
  744. */
  745. static int
  746. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  747. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  748. {
  749. int ret;
  750. u32 count;
  751. unsigned long flags;
  752. struct vmxnet3_tx_ctx ctx;
  753. union Vmxnet3_GenericDesc *gdesc;
  754. #ifdef __BIG_ENDIAN_BITFIELD
  755. /* Use temporary descriptor to avoid touching bits multiple times */
  756. union Vmxnet3_GenericDesc tempTxDesc;
  757. #endif
  758. /* conservatively estimate # of descriptors to use */
  759. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  760. skb_shinfo(skb)->nr_frags + 1;
  761. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  762. ctx.mss = skb_shinfo(skb)->gso_size;
  763. if (ctx.mss) {
  764. if (skb_header_cloned(skb)) {
  765. if (unlikely(pskb_expand_head(skb, 0, 0,
  766. GFP_ATOMIC) != 0)) {
  767. tq->stats.drop_tso++;
  768. goto drop_pkt;
  769. }
  770. tq->stats.copy_skb_header++;
  771. }
  772. vmxnet3_prepare_tso(skb, &ctx);
  773. } else {
  774. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  775. /* non-tso pkts must not use more than
  776. * VMXNET3_MAX_TXD_PER_PKT entries
  777. */
  778. if (skb_linearize(skb) != 0) {
  779. tq->stats.drop_too_many_frags++;
  780. goto drop_pkt;
  781. }
  782. tq->stats.linearized++;
  783. /* recalculate the # of descriptors to use */
  784. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  785. }
  786. }
  787. spin_lock_irqsave(&tq->tx_lock, flags);
  788. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  789. tq->stats.tx_ring_full++;
  790. dev_dbg(&adapter->netdev->dev,
  791. "tx queue stopped on %s, next2comp %u"
  792. " next2fill %u\n", adapter->netdev->name,
  793. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  794. vmxnet3_tq_stop(tq, adapter);
  795. spin_unlock_irqrestore(&tq->tx_lock, flags);
  796. return NETDEV_TX_BUSY;
  797. }
  798. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  799. if (ret >= 0) {
  800. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  801. /* hdrs parsed, check against other limits */
  802. if (ctx.mss) {
  803. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  804. VMXNET3_MAX_TX_BUF_SIZE)) {
  805. goto hdr_too_big;
  806. }
  807. } else {
  808. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  809. if (unlikely(ctx.eth_ip_hdr_size +
  810. skb->csum_offset >
  811. VMXNET3_MAX_CSUM_OFFSET)) {
  812. goto hdr_too_big;
  813. }
  814. }
  815. }
  816. } else {
  817. tq->stats.drop_hdr_inspect_err++;
  818. goto unlock_drop_pkt;
  819. }
  820. /* fill tx descs related to addr & len */
  821. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  822. /* setup the EOP desc */
  823. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  824. /* setup the SOP desc */
  825. #ifdef __BIG_ENDIAN_BITFIELD
  826. gdesc = &tempTxDesc;
  827. gdesc->dword[2] = ctx.sop_txd->dword[2];
  828. gdesc->dword[3] = ctx.sop_txd->dword[3];
  829. #else
  830. gdesc = ctx.sop_txd;
  831. #endif
  832. if (ctx.mss) {
  833. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  834. gdesc->txd.om = VMXNET3_OM_TSO;
  835. gdesc->txd.msscof = ctx.mss;
  836. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  837. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  838. } else {
  839. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  840. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  841. gdesc->txd.om = VMXNET3_OM_CSUM;
  842. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  843. skb->csum_offset;
  844. } else {
  845. gdesc->txd.om = 0;
  846. gdesc->txd.msscof = 0;
  847. }
  848. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  849. }
  850. if (vlan_tx_tag_present(skb)) {
  851. gdesc->txd.ti = 1;
  852. gdesc->txd.tci = vlan_tx_tag_get(skb);
  853. }
  854. /* finally flips the GEN bit of the SOP desc. */
  855. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  856. VMXNET3_TXD_GEN);
  857. #ifdef __BIG_ENDIAN_BITFIELD
  858. /* Finished updating in bitfields of Tx Desc, so write them in original
  859. * place.
  860. */
  861. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  862. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  863. gdesc = ctx.sop_txd;
  864. #endif
  865. dev_dbg(&adapter->netdev->dev,
  866. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  867. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  868. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  869. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  870. spin_unlock_irqrestore(&tq->tx_lock, flags);
  871. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  872. le32_to_cpu(tq->shared->txThreshold)) {
  873. tq->shared->txNumDeferred = 0;
  874. VMXNET3_WRITE_BAR0_REG(adapter,
  875. VMXNET3_REG_TXPROD + tq->qid * 8,
  876. tq->tx_ring.next2fill);
  877. }
  878. return NETDEV_TX_OK;
  879. hdr_too_big:
  880. tq->stats.drop_oversized_hdr++;
  881. unlock_drop_pkt:
  882. spin_unlock_irqrestore(&tq->tx_lock, flags);
  883. drop_pkt:
  884. tq->stats.drop_total++;
  885. dev_kfree_skb(skb);
  886. return NETDEV_TX_OK;
  887. }
  888. static netdev_tx_t
  889. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  890. {
  891. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  892. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  893. return vmxnet3_tq_xmit(skb,
  894. &adapter->tx_queue[skb->queue_mapping],
  895. adapter, netdev);
  896. }
  897. static void
  898. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  899. struct sk_buff *skb,
  900. union Vmxnet3_GenericDesc *gdesc)
  901. {
  902. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  903. /* typical case: TCP/UDP over IP and both csums are correct */
  904. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  905. VMXNET3_RCD_CSUM_OK) {
  906. skb->ip_summed = CHECKSUM_UNNECESSARY;
  907. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  908. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  909. BUG_ON(gdesc->rcd.frg);
  910. } else {
  911. if (gdesc->rcd.csum) {
  912. skb->csum = htons(gdesc->rcd.csum);
  913. skb->ip_summed = CHECKSUM_PARTIAL;
  914. } else {
  915. skb_checksum_none_assert(skb);
  916. }
  917. }
  918. } else {
  919. skb_checksum_none_assert(skb);
  920. }
  921. }
  922. static void
  923. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  924. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  925. {
  926. rq->stats.drop_err++;
  927. if (!rcd->fcs)
  928. rq->stats.drop_fcs++;
  929. rq->stats.drop_total++;
  930. /*
  931. * We do not unmap and chain the rx buffer to the skb.
  932. * We basically pretend this buffer is not used and will be recycled
  933. * by vmxnet3_rq_alloc_rx_buf()
  934. */
  935. /*
  936. * ctx->skb may be NULL if this is the first and the only one
  937. * desc for the pkt
  938. */
  939. if (ctx->skb)
  940. dev_kfree_skb_irq(ctx->skb);
  941. ctx->skb = NULL;
  942. }
  943. static int
  944. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  945. struct vmxnet3_adapter *adapter, int quota)
  946. {
  947. static const u32 rxprod_reg[2] = {
  948. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  949. };
  950. u32 num_rxd = 0;
  951. bool skip_page_frags = false;
  952. struct Vmxnet3_RxCompDesc *rcd;
  953. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  954. #ifdef __BIG_ENDIAN_BITFIELD
  955. struct Vmxnet3_RxDesc rxCmdDesc;
  956. struct Vmxnet3_RxCompDesc rxComp;
  957. #endif
  958. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  959. &rxComp);
  960. while (rcd->gen == rq->comp_ring.gen) {
  961. struct vmxnet3_rx_buf_info *rbi;
  962. struct sk_buff *skb, *new_skb = NULL;
  963. struct page *new_page = NULL;
  964. int num_to_alloc;
  965. struct Vmxnet3_RxDesc *rxd;
  966. u32 idx, ring_idx;
  967. struct vmxnet3_cmd_ring *ring = NULL;
  968. if (num_rxd >= quota) {
  969. /* we may stop even before we see the EOP desc of
  970. * the current pkt
  971. */
  972. break;
  973. }
  974. num_rxd++;
  975. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  976. idx = rcd->rxdIdx;
  977. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  978. ring = rq->rx_ring + ring_idx;
  979. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  980. &rxCmdDesc);
  981. rbi = rq->buf_info[ring_idx] + idx;
  982. BUG_ON(rxd->addr != rbi->dma_addr ||
  983. rxd->len != rbi->len);
  984. if (unlikely(rcd->eop && rcd->err)) {
  985. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  986. goto rcd_done;
  987. }
  988. if (rcd->sop) { /* first buf of the pkt */
  989. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  990. rcd->rqID != rq->qid);
  991. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  992. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  993. if (unlikely(rcd->len == 0)) {
  994. /* Pretend the rx buffer is skipped. */
  995. BUG_ON(!(rcd->sop && rcd->eop));
  996. dev_dbg(&adapter->netdev->dev,
  997. "rxRing[%u][%u] 0 length\n",
  998. ring_idx, idx);
  999. goto rcd_done;
  1000. }
  1001. skip_page_frags = false;
  1002. ctx->skb = rbi->skb;
  1003. new_skb = dev_alloc_skb(rbi->len + NET_IP_ALIGN);
  1004. if (new_skb == NULL) {
  1005. /* Skb allocation failed, do not handover this
  1006. * skb to stack. Reuse it. Drop the existing pkt
  1007. */
  1008. rq->stats.rx_buf_alloc_failure++;
  1009. ctx->skb = NULL;
  1010. rq->stats.drop_total++;
  1011. skip_page_frags = true;
  1012. goto rcd_done;
  1013. }
  1014. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1015. PCI_DMA_FROMDEVICE);
  1016. skb_put(ctx->skb, rcd->len);
  1017. /* Immediate refill */
  1018. new_skb->dev = adapter->netdev;
  1019. skb_reserve(new_skb, NET_IP_ALIGN);
  1020. rbi->skb = new_skb;
  1021. rbi->dma_addr = pci_map_single(adapter->pdev,
  1022. rbi->skb->data, rbi->len,
  1023. PCI_DMA_FROMDEVICE);
  1024. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1025. rxd->len = rbi->len;
  1026. } else {
  1027. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1028. /* non SOP buffer must be type 1 in most cases */
  1029. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1030. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1031. /* If an sop buffer was dropped, skip all
  1032. * following non-sop fragments. They will be reused.
  1033. */
  1034. if (skip_page_frags)
  1035. goto rcd_done;
  1036. new_page = alloc_page(GFP_ATOMIC);
  1037. if (unlikely(new_page == NULL)) {
  1038. /* Replacement page frag could not be allocated.
  1039. * Reuse this page. Drop the pkt and free the
  1040. * skb which contained this page as a frag. Skip
  1041. * processing all the following non-sop frags.
  1042. */
  1043. rq->stats.rx_buf_alloc_failure++;
  1044. dev_kfree_skb(ctx->skb);
  1045. ctx->skb = NULL;
  1046. skip_page_frags = true;
  1047. goto rcd_done;
  1048. }
  1049. if (rcd->len) {
  1050. pci_unmap_page(adapter->pdev,
  1051. rbi->dma_addr, rbi->len,
  1052. PCI_DMA_FROMDEVICE);
  1053. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1054. }
  1055. /* Immediate refill */
  1056. rbi->page = new_page;
  1057. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1058. 0, PAGE_SIZE,
  1059. PCI_DMA_FROMDEVICE);
  1060. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1061. rxd->len = rbi->len;
  1062. }
  1063. skb = ctx->skb;
  1064. if (rcd->eop) {
  1065. skb->len += skb->data_len;
  1066. vmxnet3_rx_csum(adapter, skb,
  1067. (union Vmxnet3_GenericDesc *)rcd);
  1068. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1069. if (unlikely(rcd->ts))
  1070. __vlan_hwaccel_put_tag(skb, rcd->tci);
  1071. if (adapter->netdev->features & NETIF_F_LRO)
  1072. netif_receive_skb(skb);
  1073. else
  1074. napi_gro_receive(&rq->napi, skb);
  1075. ctx->skb = NULL;
  1076. }
  1077. rcd_done:
  1078. /* device may have skipped some rx descs */
  1079. ring->next2comp = idx;
  1080. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1081. ring = rq->rx_ring + ring_idx;
  1082. while (num_to_alloc) {
  1083. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1084. &rxCmdDesc);
  1085. BUG_ON(!rxd->addr);
  1086. /* Recv desc is ready to be used by the device */
  1087. rxd->gen = ring->gen;
  1088. vmxnet3_cmd_ring_adv_next2fill(ring);
  1089. num_to_alloc--;
  1090. }
  1091. /* if needed, update the register */
  1092. if (unlikely(rq->shared->updateRxProd)) {
  1093. VMXNET3_WRITE_BAR0_REG(adapter,
  1094. rxprod_reg[ring_idx] + rq->qid * 8,
  1095. ring->next2fill);
  1096. rq->uncommitted[ring_idx] = 0;
  1097. }
  1098. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1099. vmxnet3_getRxComp(rcd,
  1100. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1101. }
  1102. return num_rxd;
  1103. }
  1104. static void
  1105. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1106. struct vmxnet3_adapter *adapter)
  1107. {
  1108. u32 i, ring_idx;
  1109. struct Vmxnet3_RxDesc *rxd;
  1110. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1111. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1112. #ifdef __BIG_ENDIAN_BITFIELD
  1113. struct Vmxnet3_RxDesc rxDesc;
  1114. #endif
  1115. vmxnet3_getRxDesc(rxd,
  1116. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1117. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1118. rq->buf_info[ring_idx][i].skb) {
  1119. pci_unmap_single(adapter->pdev, rxd->addr,
  1120. rxd->len, PCI_DMA_FROMDEVICE);
  1121. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1122. rq->buf_info[ring_idx][i].skb = NULL;
  1123. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1124. rq->buf_info[ring_idx][i].page) {
  1125. pci_unmap_page(adapter->pdev, rxd->addr,
  1126. rxd->len, PCI_DMA_FROMDEVICE);
  1127. put_page(rq->buf_info[ring_idx][i].page);
  1128. rq->buf_info[ring_idx][i].page = NULL;
  1129. }
  1130. }
  1131. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1132. rq->rx_ring[ring_idx].next2fill =
  1133. rq->rx_ring[ring_idx].next2comp = 0;
  1134. rq->uncommitted[ring_idx] = 0;
  1135. }
  1136. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1137. rq->comp_ring.next2proc = 0;
  1138. }
  1139. static void
  1140. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1141. {
  1142. int i;
  1143. for (i = 0; i < adapter->num_rx_queues; i++)
  1144. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1145. }
  1146. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1147. struct vmxnet3_adapter *adapter)
  1148. {
  1149. int i;
  1150. int j;
  1151. /* all rx buffers must have already been freed */
  1152. for (i = 0; i < 2; i++) {
  1153. if (rq->buf_info[i]) {
  1154. for (j = 0; j < rq->rx_ring[i].size; j++)
  1155. BUG_ON(rq->buf_info[i][j].page != NULL);
  1156. }
  1157. }
  1158. kfree(rq->buf_info[0]);
  1159. for (i = 0; i < 2; i++) {
  1160. if (rq->rx_ring[i].base) {
  1161. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1162. * sizeof(struct Vmxnet3_RxDesc),
  1163. rq->rx_ring[i].base,
  1164. rq->rx_ring[i].basePA);
  1165. rq->rx_ring[i].base = NULL;
  1166. }
  1167. rq->buf_info[i] = NULL;
  1168. }
  1169. if (rq->comp_ring.base) {
  1170. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1171. sizeof(struct Vmxnet3_RxCompDesc),
  1172. rq->comp_ring.base, rq->comp_ring.basePA);
  1173. rq->comp_ring.base = NULL;
  1174. }
  1175. }
  1176. static int
  1177. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1178. struct vmxnet3_adapter *adapter)
  1179. {
  1180. int i;
  1181. /* initialize buf_info */
  1182. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1183. /* 1st buf for a pkt is skbuff */
  1184. if (i % adapter->rx_buf_per_pkt == 0) {
  1185. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1186. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1187. } else { /* subsequent bufs for a pkt is frag */
  1188. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1189. rq->buf_info[0][i].len = PAGE_SIZE;
  1190. }
  1191. }
  1192. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1193. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1194. rq->buf_info[1][i].len = PAGE_SIZE;
  1195. }
  1196. /* reset internal state and allocate buffers for both rings */
  1197. for (i = 0; i < 2; i++) {
  1198. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1199. rq->uncommitted[i] = 0;
  1200. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1201. sizeof(struct Vmxnet3_RxDesc));
  1202. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1203. }
  1204. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1205. adapter) == 0) {
  1206. /* at least has 1 rx buffer for the 1st ring */
  1207. return -ENOMEM;
  1208. }
  1209. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1210. /* reset the comp ring */
  1211. rq->comp_ring.next2proc = 0;
  1212. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1213. sizeof(struct Vmxnet3_RxCompDesc));
  1214. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1215. /* reset rxctx */
  1216. rq->rx_ctx.skb = NULL;
  1217. /* stats are not reset */
  1218. return 0;
  1219. }
  1220. static int
  1221. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1222. {
  1223. int i, err = 0;
  1224. for (i = 0; i < adapter->num_rx_queues; i++) {
  1225. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1226. if (unlikely(err)) {
  1227. dev_err(&adapter->netdev->dev, "%s: failed to "
  1228. "initialize rx queue%i\n",
  1229. adapter->netdev->name, i);
  1230. break;
  1231. }
  1232. }
  1233. return err;
  1234. }
  1235. static int
  1236. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1237. {
  1238. int i;
  1239. size_t sz;
  1240. struct vmxnet3_rx_buf_info *bi;
  1241. for (i = 0; i < 2; i++) {
  1242. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1243. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1244. &rq->rx_ring[i].basePA);
  1245. if (!rq->rx_ring[i].base) {
  1246. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1247. adapter->netdev->name, i);
  1248. goto err;
  1249. }
  1250. }
  1251. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1252. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1253. &rq->comp_ring.basePA);
  1254. if (!rq->comp_ring.base) {
  1255. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1256. adapter->netdev->name);
  1257. goto err;
  1258. }
  1259. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1260. rq->rx_ring[1].size);
  1261. bi = kzalloc(sz, GFP_KERNEL);
  1262. if (!bi)
  1263. goto err;
  1264. rq->buf_info[0] = bi;
  1265. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1266. return 0;
  1267. err:
  1268. vmxnet3_rq_destroy(rq, adapter);
  1269. return -ENOMEM;
  1270. }
  1271. static int
  1272. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1273. {
  1274. int i, err = 0;
  1275. for (i = 0; i < adapter->num_rx_queues; i++) {
  1276. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1277. if (unlikely(err)) {
  1278. dev_err(&adapter->netdev->dev,
  1279. "%s: failed to create rx queue%i\n",
  1280. adapter->netdev->name, i);
  1281. goto err_out;
  1282. }
  1283. }
  1284. return err;
  1285. err_out:
  1286. vmxnet3_rq_destroy_all(adapter);
  1287. return err;
  1288. }
  1289. /* Multiple queue aware polling function for tx and rx */
  1290. static int
  1291. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1292. {
  1293. int rcd_done = 0, i;
  1294. if (unlikely(adapter->shared->ecr))
  1295. vmxnet3_process_events(adapter);
  1296. for (i = 0; i < adapter->num_tx_queues; i++)
  1297. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1298. for (i = 0; i < adapter->num_rx_queues; i++)
  1299. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1300. adapter, budget);
  1301. return rcd_done;
  1302. }
  1303. static int
  1304. vmxnet3_poll(struct napi_struct *napi, int budget)
  1305. {
  1306. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1307. struct vmxnet3_rx_queue, napi);
  1308. int rxd_done;
  1309. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1310. if (rxd_done < budget) {
  1311. napi_complete(napi);
  1312. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1313. }
  1314. return rxd_done;
  1315. }
  1316. /*
  1317. * NAPI polling function for MSI-X mode with multiple Rx queues
  1318. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1319. */
  1320. static int
  1321. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1322. {
  1323. struct vmxnet3_rx_queue *rq = container_of(napi,
  1324. struct vmxnet3_rx_queue, napi);
  1325. struct vmxnet3_adapter *adapter = rq->adapter;
  1326. int rxd_done;
  1327. /* When sharing interrupt with corresponding tx queue, process
  1328. * tx completions in that queue as well
  1329. */
  1330. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1331. struct vmxnet3_tx_queue *tq =
  1332. &adapter->tx_queue[rq - adapter->rx_queue];
  1333. vmxnet3_tq_tx_complete(tq, adapter);
  1334. }
  1335. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1336. if (rxd_done < budget) {
  1337. napi_complete(napi);
  1338. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1339. }
  1340. return rxd_done;
  1341. }
  1342. #ifdef CONFIG_PCI_MSI
  1343. /*
  1344. * Handle completion interrupts on tx queues
  1345. * Returns whether or not the intr is handled
  1346. */
  1347. static irqreturn_t
  1348. vmxnet3_msix_tx(int irq, void *data)
  1349. {
  1350. struct vmxnet3_tx_queue *tq = data;
  1351. struct vmxnet3_adapter *adapter = tq->adapter;
  1352. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1353. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1354. /* Handle the case where only one irq is allocate for all tx queues */
  1355. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1356. int i;
  1357. for (i = 0; i < adapter->num_tx_queues; i++) {
  1358. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1359. vmxnet3_tq_tx_complete(txq, adapter);
  1360. }
  1361. } else {
  1362. vmxnet3_tq_tx_complete(tq, adapter);
  1363. }
  1364. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1365. return IRQ_HANDLED;
  1366. }
  1367. /*
  1368. * Handle completion interrupts on rx queues. Returns whether or not the
  1369. * intr is handled
  1370. */
  1371. static irqreturn_t
  1372. vmxnet3_msix_rx(int irq, void *data)
  1373. {
  1374. struct vmxnet3_rx_queue *rq = data;
  1375. struct vmxnet3_adapter *adapter = rq->adapter;
  1376. /* disable intr if needed */
  1377. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1378. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1379. napi_schedule(&rq->napi);
  1380. return IRQ_HANDLED;
  1381. }
  1382. /*
  1383. *----------------------------------------------------------------------------
  1384. *
  1385. * vmxnet3_msix_event --
  1386. *
  1387. * vmxnet3 msix event intr handler
  1388. *
  1389. * Result:
  1390. * whether or not the intr is handled
  1391. *
  1392. *----------------------------------------------------------------------------
  1393. */
  1394. static irqreturn_t
  1395. vmxnet3_msix_event(int irq, void *data)
  1396. {
  1397. struct net_device *dev = data;
  1398. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1399. /* disable intr if needed */
  1400. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1401. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1402. if (adapter->shared->ecr)
  1403. vmxnet3_process_events(adapter);
  1404. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1405. return IRQ_HANDLED;
  1406. }
  1407. #endif /* CONFIG_PCI_MSI */
  1408. /* Interrupt handler for vmxnet3 */
  1409. static irqreturn_t
  1410. vmxnet3_intr(int irq, void *dev_id)
  1411. {
  1412. struct net_device *dev = dev_id;
  1413. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1414. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1415. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1416. if (unlikely(icr == 0))
  1417. /* not ours */
  1418. return IRQ_NONE;
  1419. }
  1420. /* disable intr if needed */
  1421. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1422. vmxnet3_disable_all_intrs(adapter);
  1423. napi_schedule(&adapter->rx_queue[0].napi);
  1424. return IRQ_HANDLED;
  1425. }
  1426. #ifdef CONFIG_NET_POLL_CONTROLLER
  1427. /* netpoll callback. */
  1428. static void
  1429. vmxnet3_netpoll(struct net_device *netdev)
  1430. {
  1431. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1432. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1433. vmxnet3_disable_all_intrs(adapter);
  1434. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1435. vmxnet3_enable_all_intrs(adapter);
  1436. }
  1437. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1438. static int
  1439. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1440. {
  1441. struct vmxnet3_intr *intr = &adapter->intr;
  1442. int err = 0, i;
  1443. int vector = 0;
  1444. #ifdef CONFIG_PCI_MSI
  1445. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1446. for (i = 0; i < adapter->num_tx_queues; i++) {
  1447. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1448. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1449. adapter->netdev->name, vector);
  1450. err = request_irq(
  1451. intr->msix_entries[vector].vector,
  1452. vmxnet3_msix_tx, 0,
  1453. adapter->tx_queue[i].name,
  1454. &adapter->tx_queue[i]);
  1455. } else {
  1456. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1457. adapter->netdev->name, vector);
  1458. }
  1459. if (err) {
  1460. dev_err(&adapter->netdev->dev,
  1461. "Failed to request irq for MSIX, %s, "
  1462. "error %d\n",
  1463. adapter->tx_queue[i].name, err);
  1464. return err;
  1465. }
  1466. /* Handle the case where only 1 MSIx was allocated for
  1467. * all tx queues */
  1468. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1469. for (; i < adapter->num_tx_queues; i++)
  1470. adapter->tx_queue[i].comp_ring.intr_idx
  1471. = vector;
  1472. vector++;
  1473. break;
  1474. } else {
  1475. adapter->tx_queue[i].comp_ring.intr_idx
  1476. = vector++;
  1477. }
  1478. }
  1479. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1480. vector = 0;
  1481. for (i = 0; i < adapter->num_rx_queues; i++) {
  1482. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1483. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1484. adapter->netdev->name, vector);
  1485. else
  1486. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1487. adapter->netdev->name, vector);
  1488. err = request_irq(intr->msix_entries[vector].vector,
  1489. vmxnet3_msix_rx, 0,
  1490. adapter->rx_queue[i].name,
  1491. &(adapter->rx_queue[i]));
  1492. if (err) {
  1493. printk(KERN_ERR "Failed to request irq for MSIX"
  1494. ", %s, error %d\n",
  1495. adapter->rx_queue[i].name, err);
  1496. return err;
  1497. }
  1498. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1499. }
  1500. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1501. adapter->netdev->name, vector);
  1502. err = request_irq(intr->msix_entries[vector].vector,
  1503. vmxnet3_msix_event, 0,
  1504. intr->event_msi_vector_name, adapter->netdev);
  1505. intr->event_intr_idx = vector;
  1506. } else if (intr->type == VMXNET3_IT_MSI) {
  1507. adapter->num_rx_queues = 1;
  1508. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1509. adapter->netdev->name, adapter->netdev);
  1510. } else {
  1511. #endif
  1512. adapter->num_rx_queues = 1;
  1513. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1514. IRQF_SHARED, adapter->netdev->name,
  1515. adapter->netdev);
  1516. #ifdef CONFIG_PCI_MSI
  1517. }
  1518. #endif
  1519. intr->num_intrs = vector + 1;
  1520. if (err) {
  1521. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1522. ":%d\n", adapter->netdev->name, intr->type, err);
  1523. } else {
  1524. /* Number of rx queues will not change after this */
  1525. for (i = 0; i < adapter->num_rx_queues; i++) {
  1526. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1527. rq->qid = i;
  1528. rq->qid2 = i + adapter->num_rx_queues;
  1529. }
  1530. /* init our intr settings */
  1531. for (i = 0; i < intr->num_intrs; i++)
  1532. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1533. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1534. adapter->intr.event_intr_idx = 0;
  1535. for (i = 0; i < adapter->num_tx_queues; i++)
  1536. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1537. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1538. }
  1539. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1540. "allocated\n", adapter->netdev->name, intr->type,
  1541. intr->mask_mode, intr->num_intrs);
  1542. }
  1543. return err;
  1544. }
  1545. static void
  1546. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1547. {
  1548. struct vmxnet3_intr *intr = &adapter->intr;
  1549. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1550. switch (intr->type) {
  1551. #ifdef CONFIG_PCI_MSI
  1552. case VMXNET3_IT_MSIX:
  1553. {
  1554. int i, vector = 0;
  1555. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1556. for (i = 0; i < adapter->num_tx_queues; i++) {
  1557. free_irq(intr->msix_entries[vector++].vector,
  1558. &(adapter->tx_queue[i]));
  1559. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1560. break;
  1561. }
  1562. }
  1563. for (i = 0; i < adapter->num_rx_queues; i++) {
  1564. free_irq(intr->msix_entries[vector++].vector,
  1565. &(adapter->rx_queue[i]));
  1566. }
  1567. free_irq(intr->msix_entries[vector].vector,
  1568. adapter->netdev);
  1569. BUG_ON(vector >= intr->num_intrs);
  1570. break;
  1571. }
  1572. #endif
  1573. case VMXNET3_IT_MSI:
  1574. free_irq(adapter->pdev->irq, adapter->netdev);
  1575. break;
  1576. case VMXNET3_IT_INTX:
  1577. free_irq(adapter->pdev->irq, adapter->netdev);
  1578. break;
  1579. default:
  1580. BUG_ON(true);
  1581. }
  1582. }
  1583. static void
  1584. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1585. {
  1586. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1587. u16 vid;
  1588. /* allow untagged pkts */
  1589. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1590. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1591. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1592. }
  1593. static int
  1594. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1595. {
  1596. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1597. if (!(netdev->flags & IFF_PROMISC)) {
  1598. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1599. unsigned long flags;
  1600. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1601. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1602. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1603. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1604. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1605. }
  1606. set_bit(vid, adapter->active_vlans);
  1607. return 0;
  1608. }
  1609. static int
  1610. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1611. {
  1612. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1613. if (!(netdev->flags & IFF_PROMISC)) {
  1614. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1615. unsigned long flags;
  1616. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1617. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1618. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1619. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1620. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1621. }
  1622. clear_bit(vid, adapter->active_vlans);
  1623. return 0;
  1624. }
  1625. static u8 *
  1626. vmxnet3_copy_mc(struct net_device *netdev)
  1627. {
  1628. u8 *buf = NULL;
  1629. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1630. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1631. if (sz <= 0xffff) {
  1632. /* We may be called with BH disabled */
  1633. buf = kmalloc(sz, GFP_ATOMIC);
  1634. if (buf) {
  1635. struct netdev_hw_addr *ha;
  1636. int i = 0;
  1637. netdev_for_each_mc_addr(ha, netdev)
  1638. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1639. ETH_ALEN);
  1640. }
  1641. }
  1642. return buf;
  1643. }
  1644. static void
  1645. vmxnet3_set_mc(struct net_device *netdev)
  1646. {
  1647. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1648. unsigned long flags;
  1649. struct Vmxnet3_RxFilterConf *rxConf =
  1650. &adapter->shared->devRead.rxFilterConf;
  1651. u8 *new_table = NULL;
  1652. u32 new_mode = VMXNET3_RXM_UCAST;
  1653. if (netdev->flags & IFF_PROMISC) {
  1654. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1655. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1656. new_mode |= VMXNET3_RXM_PROMISC;
  1657. } else {
  1658. vmxnet3_restore_vlan(adapter);
  1659. }
  1660. if (netdev->flags & IFF_BROADCAST)
  1661. new_mode |= VMXNET3_RXM_BCAST;
  1662. if (netdev->flags & IFF_ALLMULTI)
  1663. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1664. else
  1665. if (!netdev_mc_empty(netdev)) {
  1666. new_table = vmxnet3_copy_mc(netdev);
  1667. if (new_table) {
  1668. new_mode |= VMXNET3_RXM_MCAST;
  1669. rxConf->mfTableLen = cpu_to_le16(
  1670. netdev_mc_count(netdev) * ETH_ALEN);
  1671. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1672. new_table));
  1673. } else {
  1674. printk(KERN_INFO "%s: failed to copy mcast list"
  1675. ", setting ALL_MULTI\n", netdev->name);
  1676. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1677. }
  1678. }
  1679. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1680. rxConf->mfTableLen = 0;
  1681. rxConf->mfTablePA = 0;
  1682. }
  1683. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1684. if (new_mode != rxConf->rxMode) {
  1685. rxConf->rxMode = cpu_to_le32(new_mode);
  1686. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1687. VMXNET3_CMD_UPDATE_RX_MODE);
  1688. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1689. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1690. }
  1691. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1692. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1693. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1694. kfree(new_table);
  1695. }
  1696. void
  1697. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1698. {
  1699. int i;
  1700. for (i = 0; i < adapter->num_rx_queues; i++)
  1701. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1702. }
  1703. /*
  1704. * Set up driver_shared based on settings in adapter.
  1705. */
  1706. static void
  1707. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1708. {
  1709. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1710. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1711. struct Vmxnet3_TxQueueConf *tqc;
  1712. struct Vmxnet3_RxQueueConf *rqc;
  1713. int i;
  1714. memset(shared, 0, sizeof(*shared));
  1715. /* driver settings */
  1716. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1717. devRead->misc.driverInfo.version = cpu_to_le32(
  1718. VMXNET3_DRIVER_VERSION_NUM);
  1719. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1720. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1721. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1722. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1723. *((u32 *)&devRead->misc.driverInfo.gos));
  1724. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1725. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1726. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1727. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1728. /* set up feature flags */
  1729. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1730. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1731. if (adapter->netdev->features & NETIF_F_LRO) {
  1732. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1733. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1734. }
  1735. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1736. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1737. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1738. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1739. devRead->misc.queueDescLen = cpu_to_le32(
  1740. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1741. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1742. /* tx queue settings */
  1743. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1744. for (i = 0; i < adapter->num_tx_queues; i++) {
  1745. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1746. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1747. tqc = &adapter->tqd_start[i].conf;
  1748. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1749. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1750. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1751. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1752. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1753. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1754. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1755. tqc->ddLen = cpu_to_le32(
  1756. sizeof(struct vmxnet3_tx_buf_info) *
  1757. tqc->txRingSize);
  1758. tqc->intrIdx = tq->comp_ring.intr_idx;
  1759. }
  1760. /* rx queue settings */
  1761. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1762. for (i = 0; i < adapter->num_rx_queues; i++) {
  1763. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1764. rqc = &adapter->rqd_start[i].conf;
  1765. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1766. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1767. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1768. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1769. rq->buf_info));
  1770. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1771. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1772. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1773. rqc->ddLen = cpu_to_le32(
  1774. sizeof(struct vmxnet3_rx_buf_info) *
  1775. (rqc->rxRingSize[0] +
  1776. rqc->rxRingSize[1]));
  1777. rqc->intrIdx = rq->comp_ring.intr_idx;
  1778. }
  1779. #ifdef VMXNET3_RSS
  1780. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1781. if (adapter->rss) {
  1782. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1783. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1784. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1785. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1786. UPT1_RSS_HASH_TYPE_IPV4 |
  1787. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1788. UPT1_RSS_HASH_TYPE_IPV6;
  1789. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1790. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1791. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1792. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1793. for (i = 0; i < rssConf->indTableSize; i++)
  1794. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1795. i, adapter->num_rx_queues);
  1796. devRead->rssConfDesc.confVer = 1;
  1797. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1798. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1799. }
  1800. #endif /* VMXNET3_RSS */
  1801. /* intr settings */
  1802. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1803. VMXNET3_IMM_AUTO;
  1804. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1805. for (i = 0; i < adapter->intr.num_intrs; i++)
  1806. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1807. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1808. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1809. /* rx filter settings */
  1810. devRead->rxFilterConf.rxMode = 0;
  1811. vmxnet3_restore_vlan(adapter);
  1812. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1813. /* the rest are already zeroed */
  1814. }
  1815. int
  1816. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1817. {
  1818. int err, i;
  1819. u32 ret;
  1820. unsigned long flags;
  1821. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1822. " ring sizes %u %u %u\n", adapter->netdev->name,
  1823. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1824. adapter->tx_queue[0].tx_ring.size,
  1825. adapter->rx_queue[0].rx_ring[0].size,
  1826. adapter->rx_queue[0].rx_ring[1].size);
  1827. vmxnet3_tq_init_all(adapter);
  1828. err = vmxnet3_rq_init_all(adapter);
  1829. if (err) {
  1830. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1831. adapter->netdev->name, err);
  1832. goto rq_err;
  1833. }
  1834. err = vmxnet3_request_irqs(adapter);
  1835. if (err) {
  1836. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1837. adapter->netdev->name, err);
  1838. goto irq_err;
  1839. }
  1840. vmxnet3_setup_driver_shared(adapter);
  1841. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1842. adapter->shared_pa));
  1843. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1844. adapter->shared_pa));
  1845. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1846. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1847. VMXNET3_CMD_ACTIVATE_DEV);
  1848. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1849. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1850. if (ret != 0) {
  1851. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1852. adapter->netdev->name, ret);
  1853. err = -EINVAL;
  1854. goto activate_err;
  1855. }
  1856. for (i = 0; i < adapter->num_rx_queues; i++) {
  1857. VMXNET3_WRITE_BAR0_REG(adapter,
  1858. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1859. adapter->rx_queue[i].rx_ring[0].next2fill);
  1860. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1861. (i * VMXNET3_REG_ALIGN)),
  1862. adapter->rx_queue[i].rx_ring[1].next2fill);
  1863. }
  1864. /* Apply the rx filter settins last. */
  1865. vmxnet3_set_mc(adapter->netdev);
  1866. /*
  1867. * Check link state when first activating device. It will start the
  1868. * tx queue if the link is up.
  1869. */
  1870. vmxnet3_check_link(adapter, true);
  1871. for (i = 0; i < adapter->num_rx_queues; i++)
  1872. napi_enable(&adapter->rx_queue[i].napi);
  1873. vmxnet3_enable_all_intrs(adapter);
  1874. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1875. return 0;
  1876. activate_err:
  1877. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1878. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1879. vmxnet3_free_irqs(adapter);
  1880. irq_err:
  1881. rq_err:
  1882. /* free up buffers we allocated */
  1883. vmxnet3_rq_cleanup_all(adapter);
  1884. return err;
  1885. }
  1886. void
  1887. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1888. {
  1889. unsigned long flags;
  1890. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1891. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1892. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1893. }
  1894. int
  1895. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1896. {
  1897. int i;
  1898. unsigned long flags;
  1899. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1900. return 0;
  1901. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1902. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1903. VMXNET3_CMD_QUIESCE_DEV);
  1904. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1905. vmxnet3_disable_all_intrs(adapter);
  1906. for (i = 0; i < adapter->num_rx_queues; i++)
  1907. napi_disable(&adapter->rx_queue[i].napi);
  1908. netif_tx_disable(adapter->netdev);
  1909. adapter->link_speed = 0;
  1910. netif_carrier_off(adapter->netdev);
  1911. vmxnet3_tq_cleanup_all(adapter);
  1912. vmxnet3_rq_cleanup_all(adapter);
  1913. vmxnet3_free_irqs(adapter);
  1914. return 0;
  1915. }
  1916. static void
  1917. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1918. {
  1919. u32 tmp;
  1920. tmp = *(u32 *)mac;
  1921. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1922. tmp = (mac[5] << 8) | mac[4];
  1923. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1924. }
  1925. static int
  1926. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1927. {
  1928. struct sockaddr *addr = p;
  1929. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1930. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1931. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1932. return 0;
  1933. }
  1934. /* ==================== initialization and cleanup routines ============ */
  1935. static int
  1936. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1937. {
  1938. int err;
  1939. unsigned long mmio_start, mmio_len;
  1940. struct pci_dev *pdev = adapter->pdev;
  1941. err = pci_enable_device(pdev);
  1942. if (err) {
  1943. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1944. pci_name(pdev), err);
  1945. return err;
  1946. }
  1947. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1948. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1949. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1950. "for adapter %s\n", pci_name(pdev));
  1951. err = -EIO;
  1952. goto err_set_mask;
  1953. }
  1954. *dma64 = true;
  1955. } else {
  1956. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1957. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1958. "%s\n", pci_name(pdev));
  1959. err = -EIO;
  1960. goto err_set_mask;
  1961. }
  1962. *dma64 = false;
  1963. }
  1964. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1965. vmxnet3_driver_name);
  1966. if (err) {
  1967. printk(KERN_ERR "Failed to request region for adapter %s: "
  1968. "error %d\n", pci_name(pdev), err);
  1969. goto err_set_mask;
  1970. }
  1971. pci_set_master(pdev);
  1972. mmio_start = pci_resource_start(pdev, 0);
  1973. mmio_len = pci_resource_len(pdev, 0);
  1974. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1975. if (!adapter->hw_addr0) {
  1976. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1977. pci_name(pdev));
  1978. err = -EIO;
  1979. goto err_ioremap;
  1980. }
  1981. mmio_start = pci_resource_start(pdev, 1);
  1982. mmio_len = pci_resource_len(pdev, 1);
  1983. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1984. if (!adapter->hw_addr1) {
  1985. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  1986. pci_name(pdev));
  1987. err = -EIO;
  1988. goto err_bar1;
  1989. }
  1990. return 0;
  1991. err_bar1:
  1992. iounmap(adapter->hw_addr0);
  1993. err_ioremap:
  1994. pci_release_selected_regions(pdev, (1 << 2) - 1);
  1995. err_set_mask:
  1996. pci_disable_device(pdev);
  1997. return err;
  1998. }
  1999. static void
  2000. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2001. {
  2002. BUG_ON(!adapter->pdev);
  2003. iounmap(adapter->hw_addr0);
  2004. iounmap(adapter->hw_addr1);
  2005. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2006. pci_disable_device(adapter->pdev);
  2007. }
  2008. static void
  2009. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2010. {
  2011. size_t sz, i, ring0_size, ring1_size, comp_size;
  2012. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2013. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2014. VMXNET3_MAX_ETH_HDR_SIZE) {
  2015. adapter->skb_buf_size = adapter->netdev->mtu +
  2016. VMXNET3_MAX_ETH_HDR_SIZE;
  2017. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2018. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2019. adapter->rx_buf_per_pkt = 1;
  2020. } else {
  2021. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2022. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2023. VMXNET3_MAX_ETH_HDR_SIZE;
  2024. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2025. }
  2026. /*
  2027. * for simplicity, force the ring0 size to be a multiple of
  2028. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2029. */
  2030. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2031. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2032. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2033. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2034. sz * sz);
  2035. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2036. comp_size = ring0_size + ring1_size;
  2037. for (i = 0; i < adapter->num_rx_queues; i++) {
  2038. rq = &adapter->rx_queue[i];
  2039. rq->rx_ring[0].size = ring0_size;
  2040. rq->rx_ring[1].size = ring1_size;
  2041. rq->comp_ring.size = comp_size;
  2042. }
  2043. }
  2044. int
  2045. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2046. u32 rx_ring_size, u32 rx_ring2_size)
  2047. {
  2048. int err = 0, i;
  2049. for (i = 0; i < adapter->num_tx_queues; i++) {
  2050. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2051. tq->tx_ring.size = tx_ring_size;
  2052. tq->data_ring.size = tx_ring_size;
  2053. tq->comp_ring.size = tx_ring_size;
  2054. tq->shared = &adapter->tqd_start[i].ctrl;
  2055. tq->stopped = true;
  2056. tq->adapter = adapter;
  2057. tq->qid = i;
  2058. err = vmxnet3_tq_create(tq, adapter);
  2059. /*
  2060. * Too late to change num_tx_queues. We cannot do away with
  2061. * lesser number of queues than what we asked for
  2062. */
  2063. if (err)
  2064. goto queue_err;
  2065. }
  2066. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2067. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2068. vmxnet3_adjust_rx_ring_size(adapter);
  2069. for (i = 0; i < adapter->num_rx_queues; i++) {
  2070. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2071. /* qid and qid2 for rx queues will be assigned later when num
  2072. * of rx queues is finalized after allocating intrs */
  2073. rq->shared = &adapter->rqd_start[i].ctrl;
  2074. rq->adapter = adapter;
  2075. err = vmxnet3_rq_create(rq, adapter);
  2076. if (err) {
  2077. if (i == 0) {
  2078. printk(KERN_ERR "Could not allocate any rx"
  2079. "queues. Aborting.\n");
  2080. goto queue_err;
  2081. } else {
  2082. printk(KERN_INFO "Number of rx queues changed "
  2083. "to : %d.\n", i);
  2084. adapter->num_rx_queues = i;
  2085. err = 0;
  2086. break;
  2087. }
  2088. }
  2089. }
  2090. return err;
  2091. queue_err:
  2092. vmxnet3_tq_destroy_all(adapter);
  2093. return err;
  2094. }
  2095. static int
  2096. vmxnet3_open(struct net_device *netdev)
  2097. {
  2098. struct vmxnet3_adapter *adapter;
  2099. int err, i;
  2100. adapter = netdev_priv(netdev);
  2101. for (i = 0; i < adapter->num_tx_queues; i++)
  2102. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2103. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2104. VMXNET3_DEF_RX_RING_SIZE,
  2105. VMXNET3_DEF_RX_RING_SIZE);
  2106. if (err)
  2107. goto queue_err;
  2108. err = vmxnet3_activate_dev(adapter);
  2109. if (err)
  2110. goto activate_err;
  2111. return 0;
  2112. activate_err:
  2113. vmxnet3_rq_destroy_all(adapter);
  2114. vmxnet3_tq_destroy_all(adapter);
  2115. queue_err:
  2116. return err;
  2117. }
  2118. static int
  2119. vmxnet3_close(struct net_device *netdev)
  2120. {
  2121. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2122. /*
  2123. * Reset_work may be in the middle of resetting the device, wait for its
  2124. * completion.
  2125. */
  2126. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2127. msleep(1);
  2128. vmxnet3_quiesce_dev(adapter);
  2129. vmxnet3_rq_destroy_all(adapter);
  2130. vmxnet3_tq_destroy_all(adapter);
  2131. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2132. return 0;
  2133. }
  2134. void
  2135. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2136. {
  2137. int i;
  2138. /*
  2139. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2140. * vmxnet3_close() will deadlock.
  2141. */
  2142. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2143. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2144. for (i = 0; i < adapter->num_rx_queues; i++)
  2145. napi_enable(&adapter->rx_queue[i].napi);
  2146. dev_close(adapter->netdev);
  2147. }
  2148. static int
  2149. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2150. {
  2151. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2152. int err = 0;
  2153. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2154. return -EINVAL;
  2155. netdev->mtu = new_mtu;
  2156. /*
  2157. * Reset_work may be in the middle of resetting the device, wait for its
  2158. * completion.
  2159. */
  2160. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2161. msleep(1);
  2162. if (netif_running(netdev)) {
  2163. vmxnet3_quiesce_dev(adapter);
  2164. vmxnet3_reset_dev(adapter);
  2165. /* we need to re-create the rx queue based on the new mtu */
  2166. vmxnet3_rq_destroy_all(adapter);
  2167. vmxnet3_adjust_rx_ring_size(adapter);
  2168. err = vmxnet3_rq_create_all(adapter);
  2169. if (err) {
  2170. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2171. " error %d. Closing it.\n", netdev->name, err);
  2172. goto out;
  2173. }
  2174. err = vmxnet3_activate_dev(adapter);
  2175. if (err) {
  2176. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2177. "Closing it\n", netdev->name, err);
  2178. goto out;
  2179. }
  2180. }
  2181. out:
  2182. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2183. if (err)
  2184. vmxnet3_force_close(adapter);
  2185. return err;
  2186. }
  2187. static void
  2188. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2189. {
  2190. struct net_device *netdev = adapter->netdev;
  2191. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2192. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2193. NETIF_F_HW_VLAN_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2194. NETIF_F_LRO;
  2195. if (dma64)
  2196. netdev->hw_features |= NETIF_F_HIGHDMA;
  2197. netdev->vlan_features = netdev->hw_features &
  2198. ~(NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2199. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_FILTER;
  2200. netdev_info(adapter->netdev,
  2201. "features: sg csum vlan jf tso tsoIPv6 lro%s\n",
  2202. dma64 ? " highDMA" : "");
  2203. }
  2204. static void
  2205. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2206. {
  2207. u32 tmp;
  2208. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2209. *(u32 *)mac = tmp;
  2210. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2211. mac[4] = tmp & 0xff;
  2212. mac[5] = (tmp >> 8) & 0xff;
  2213. }
  2214. #ifdef CONFIG_PCI_MSI
  2215. /*
  2216. * Enable MSIx vectors.
  2217. * Returns :
  2218. * 0 on successful enabling of required vectors,
  2219. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2220. * could be enabled.
  2221. * number of vectors which can be enabled otherwise (this number is smaller
  2222. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2223. */
  2224. static int
  2225. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2226. int vectors)
  2227. {
  2228. int err = 0, vector_threshold;
  2229. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2230. while (vectors >= vector_threshold) {
  2231. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2232. vectors);
  2233. if (!err) {
  2234. adapter->intr.num_intrs = vectors;
  2235. return 0;
  2236. } else if (err < 0) {
  2237. printk(KERN_ERR "Failed to enable MSI-X for %s, error"
  2238. " %d\n", adapter->netdev->name, err);
  2239. vectors = 0;
  2240. } else if (err < vector_threshold) {
  2241. break;
  2242. } else {
  2243. /* If fails to enable required number of MSI-x vectors
  2244. * try enabling minimum number of vectors required.
  2245. */
  2246. vectors = vector_threshold;
  2247. printk(KERN_ERR "Failed to enable %d MSI-X for %s, try"
  2248. " %d instead\n", vectors, adapter->netdev->name,
  2249. vector_threshold);
  2250. }
  2251. }
  2252. printk(KERN_INFO "Number of MSI-X interrupts which can be allocatedi"
  2253. " are lower than min threshold required.\n");
  2254. return err;
  2255. }
  2256. #endif /* CONFIG_PCI_MSI */
  2257. static void
  2258. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2259. {
  2260. u32 cfg;
  2261. unsigned long flags;
  2262. /* intr settings */
  2263. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2264. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2265. VMXNET3_CMD_GET_CONF_INTR);
  2266. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2267. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2268. adapter->intr.type = cfg & 0x3;
  2269. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2270. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2271. adapter->intr.type = VMXNET3_IT_MSIX;
  2272. }
  2273. #ifdef CONFIG_PCI_MSI
  2274. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2275. int vector, err = 0;
  2276. adapter->intr.num_intrs = (adapter->share_intr ==
  2277. VMXNET3_INTR_TXSHARE) ? 1 :
  2278. adapter->num_tx_queues;
  2279. adapter->intr.num_intrs += (adapter->share_intr ==
  2280. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2281. adapter->num_rx_queues;
  2282. adapter->intr.num_intrs += 1; /* for link event */
  2283. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2284. VMXNET3_LINUX_MIN_MSIX_VECT
  2285. ? adapter->intr.num_intrs :
  2286. VMXNET3_LINUX_MIN_MSIX_VECT);
  2287. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2288. adapter->intr.msix_entries[vector].entry = vector;
  2289. err = vmxnet3_acquire_msix_vectors(adapter,
  2290. adapter->intr.num_intrs);
  2291. /* If we cannot allocate one MSIx vector per queue
  2292. * then limit the number of rx queues to 1
  2293. */
  2294. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2295. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2296. || adapter->num_rx_queues != 1) {
  2297. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2298. printk(KERN_ERR "Number of rx queues : 1\n");
  2299. adapter->num_rx_queues = 1;
  2300. adapter->intr.num_intrs =
  2301. VMXNET3_LINUX_MIN_MSIX_VECT;
  2302. }
  2303. return;
  2304. }
  2305. if (!err)
  2306. return;
  2307. /* If we cannot allocate MSIx vectors use only one rx queue */
  2308. printk(KERN_INFO "Failed to enable MSI-X for %s, error %d."
  2309. "#rx queues : 1, try MSI\n", adapter->netdev->name, err);
  2310. adapter->intr.type = VMXNET3_IT_MSI;
  2311. }
  2312. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2313. int err;
  2314. err = pci_enable_msi(adapter->pdev);
  2315. if (!err) {
  2316. adapter->num_rx_queues = 1;
  2317. adapter->intr.num_intrs = 1;
  2318. return;
  2319. }
  2320. }
  2321. #endif /* CONFIG_PCI_MSI */
  2322. adapter->num_rx_queues = 1;
  2323. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2324. adapter->intr.type = VMXNET3_IT_INTX;
  2325. /* INT-X related setting */
  2326. adapter->intr.num_intrs = 1;
  2327. }
  2328. static void
  2329. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2330. {
  2331. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2332. pci_disable_msix(adapter->pdev);
  2333. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2334. pci_disable_msi(adapter->pdev);
  2335. else
  2336. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2337. }
  2338. static void
  2339. vmxnet3_tx_timeout(struct net_device *netdev)
  2340. {
  2341. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2342. adapter->tx_timeout_count++;
  2343. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2344. schedule_work(&adapter->work);
  2345. netif_wake_queue(adapter->netdev);
  2346. }
  2347. static void
  2348. vmxnet3_reset_work(struct work_struct *data)
  2349. {
  2350. struct vmxnet3_adapter *adapter;
  2351. adapter = container_of(data, struct vmxnet3_adapter, work);
  2352. /* if another thread is resetting the device, no need to proceed */
  2353. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2354. return;
  2355. /* if the device is closed, we must leave it alone */
  2356. rtnl_lock();
  2357. if (netif_running(adapter->netdev)) {
  2358. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2359. vmxnet3_quiesce_dev(adapter);
  2360. vmxnet3_reset_dev(adapter);
  2361. vmxnet3_activate_dev(adapter);
  2362. } else {
  2363. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2364. }
  2365. rtnl_unlock();
  2366. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2367. }
  2368. static int __devinit
  2369. vmxnet3_probe_device(struct pci_dev *pdev,
  2370. const struct pci_device_id *id)
  2371. {
  2372. static const struct net_device_ops vmxnet3_netdev_ops = {
  2373. .ndo_open = vmxnet3_open,
  2374. .ndo_stop = vmxnet3_close,
  2375. .ndo_start_xmit = vmxnet3_xmit_frame,
  2376. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2377. .ndo_change_mtu = vmxnet3_change_mtu,
  2378. .ndo_set_features = vmxnet3_set_features,
  2379. .ndo_get_stats64 = vmxnet3_get_stats64,
  2380. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2381. .ndo_set_rx_mode = vmxnet3_set_mc,
  2382. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2383. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2384. #ifdef CONFIG_NET_POLL_CONTROLLER
  2385. .ndo_poll_controller = vmxnet3_netpoll,
  2386. #endif
  2387. };
  2388. int err;
  2389. bool dma64 = false; /* stupid gcc */
  2390. u32 ver;
  2391. struct net_device *netdev;
  2392. struct vmxnet3_adapter *adapter;
  2393. u8 mac[ETH_ALEN];
  2394. int size;
  2395. int num_tx_queues;
  2396. int num_rx_queues;
  2397. if (!pci_msi_enabled())
  2398. enable_mq = 0;
  2399. #ifdef VMXNET3_RSS
  2400. if (enable_mq)
  2401. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2402. (int)num_online_cpus());
  2403. else
  2404. #endif
  2405. num_rx_queues = 1;
  2406. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2407. if (enable_mq)
  2408. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2409. (int)num_online_cpus());
  2410. else
  2411. num_tx_queues = 1;
  2412. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2413. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2414. max(num_tx_queues, num_rx_queues));
  2415. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2416. num_tx_queues, num_rx_queues);
  2417. if (!netdev)
  2418. return -ENOMEM;
  2419. pci_set_drvdata(pdev, netdev);
  2420. adapter = netdev_priv(netdev);
  2421. adapter->netdev = netdev;
  2422. adapter->pdev = pdev;
  2423. spin_lock_init(&adapter->cmd_lock);
  2424. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2425. sizeof(struct Vmxnet3_DriverShared),
  2426. &adapter->shared_pa);
  2427. if (!adapter->shared) {
  2428. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2429. pci_name(pdev));
  2430. err = -ENOMEM;
  2431. goto err_alloc_shared;
  2432. }
  2433. adapter->num_rx_queues = num_rx_queues;
  2434. adapter->num_tx_queues = num_tx_queues;
  2435. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2436. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2437. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2438. &adapter->queue_desc_pa);
  2439. if (!adapter->tqd_start) {
  2440. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2441. pci_name(pdev));
  2442. err = -ENOMEM;
  2443. goto err_alloc_queue_desc;
  2444. }
  2445. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2446. adapter->num_tx_queues);
  2447. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2448. if (adapter->pm_conf == NULL) {
  2449. err = -ENOMEM;
  2450. goto err_alloc_pm;
  2451. }
  2452. #ifdef VMXNET3_RSS
  2453. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2454. if (adapter->rss_conf == NULL) {
  2455. err = -ENOMEM;
  2456. goto err_alloc_rss;
  2457. }
  2458. #endif /* VMXNET3_RSS */
  2459. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2460. if (err < 0)
  2461. goto err_alloc_pci;
  2462. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2463. if (ver & 1) {
  2464. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2465. } else {
  2466. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2467. " %s\n", ver, pci_name(pdev));
  2468. err = -EBUSY;
  2469. goto err_ver;
  2470. }
  2471. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2472. if (ver & 1) {
  2473. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2474. } else {
  2475. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2476. "adapter %s\n", ver, pci_name(pdev));
  2477. err = -EBUSY;
  2478. goto err_ver;
  2479. }
  2480. SET_NETDEV_DEV(netdev, &pdev->dev);
  2481. vmxnet3_declare_features(adapter, dma64);
  2482. adapter->dev_number = atomic_read(&devices_found);
  2483. adapter->share_intr = irq_share_mode;
  2484. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2485. adapter->num_tx_queues != adapter->num_rx_queues)
  2486. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2487. vmxnet3_alloc_intr_resources(adapter);
  2488. #ifdef VMXNET3_RSS
  2489. if (adapter->num_rx_queues > 1 &&
  2490. adapter->intr.type == VMXNET3_IT_MSIX) {
  2491. adapter->rss = true;
  2492. printk(KERN_INFO "RSS is enabled.\n");
  2493. } else {
  2494. adapter->rss = false;
  2495. }
  2496. #endif
  2497. vmxnet3_read_mac_addr(adapter, mac);
  2498. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2499. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2500. vmxnet3_set_ethtool_ops(netdev);
  2501. netdev->watchdog_timeo = 5 * HZ;
  2502. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2503. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2504. int i;
  2505. for (i = 0; i < adapter->num_rx_queues; i++) {
  2506. netif_napi_add(adapter->netdev,
  2507. &adapter->rx_queue[i].napi,
  2508. vmxnet3_poll_rx_only, 64);
  2509. }
  2510. } else {
  2511. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2512. vmxnet3_poll, 64);
  2513. }
  2514. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2515. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2516. err = register_netdev(netdev);
  2517. if (err) {
  2518. printk(KERN_ERR "Failed to register adapter %s\n",
  2519. pci_name(pdev));
  2520. goto err_register;
  2521. }
  2522. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2523. vmxnet3_check_link(adapter, false);
  2524. atomic_inc(&devices_found);
  2525. return 0;
  2526. err_register:
  2527. vmxnet3_free_intr_resources(adapter);
  2528. err_ver:
  2529. vmxnet3_free_pci_resources(adapter);
  2530. err_alloc_pci:
  2531. #ifdef VMXNET3_RSS
  2532. kfree(adapter->rss_conf);
  2533. err_alloc_rss:
  2534. #endif
  2535. kfree(adapter->pm_conf);
  2536. err_alloc_pm:
  2537. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2538. adapter->queue_desc_pa);
  2539. err_alloc_queue_desc:
  2540. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2541. adapter->shared, adapter->shared_pa);
  2542. err_alloc_shared:
  2543. pci_set_drvdata(pdev, NULL);
  2544. free_netdev(netdev);
  2545. return err;
  2546. }
  2547. static void __devexit
  2548. vmxnet3_remove_device(struct pci_dev *pdev)
  2549. {
  2550. struct net_device *netdev = pci_get_drvdata(pdev);
  2551. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2552. int size = 0;
  2553. int num_rx_queues;
  2554. #ifdef VMXNET3_RSS
  2555. if (enable_mq)
  2556. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2557. (int)num_online_cpus());
  2558. else
  2559. #endif
  2560. num_rx_queues = 1;
  2561. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2562. cancel_work_sync(&adapter->work);
  2563. unregister_netdev(netdev);
  2564. vmxnet3_free_intr_resources(adapter);
  2565. vmxnet3_free_pci_resources(adapter);
  2566. #ifdef VMXNET3_RSS
  2567. kfree(adapter->rss_conf);
  2568. #endif
  2569. kfree(adapter->pm_conf);
  2570. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2571. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2572. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2573. adapter->queue_desc_pa);
  2574. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2575. adapter->shared, adapter->shared_pa);
  2576. free_netdev(netdev);
  2577. }
  2578. #ifdef CONFIG_PM
  2579. static int
  2580. vmxnet3_suspend(struct device *device)
  2581. {
  2582. struct pci_dev *pdev = to_pci_dev(device);
  2583. struct net_device *netdev = pci_get_drvdata(pdev);
  2584. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2585. struct Vmxnet3_PMConf *pmConf;
  2586. struct ethhdr *ehdr;
  2587. struct arphdr *ahdr;
  2588. u8 *arpreq;
  2589. struct in_device *in_dev;
  2590. struct in_ifaddr *ifa;
  2591. unsigned long flags;
  2592. int i = 0;
  2593. if (!netif_running(netdev))
  2594. return 0;
  2595. for (i = 0; i < adapter->num_rx_queues; i++)
  2596. napi_disable(&adapter->rx_queue[i].napi);
  2597. vmxnet3_disable_all_intrs(adapter);
  2598. vmxnet3_free_irqs(adapter);
  2599. vmxnet3_free_intr_resources(adapter);
  2600. netif_device_detach(netdev);
  2601. netif_tx_stop_all_queues(netdev);
  2602. /* Create wake-up filters. */
  2603. pmConf = adapter->pm_conf;
  2604. memset(pmConf, 0, sizeof(*pmConf));
  2605. if (adapter->wol & WAKE_UCAST) {
  2606. pmConf->filters[i].patternSize = ETH_ALEN;
  2607. pmConf->filters[i].maskSize = 1;
  2608. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2609. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2610. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2611. i++;
  2612. }
  2613. if (adapter->wol & WAKE_ARP) {
  2614. in_dev = in_dev_get(netdev);
  2615. if (!in_dev)
  2616. goto skip_arp;
  2617. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2618. if (!ifa)
  2619. goto skip_arp;
  2620. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2621. sizeof(struct arphdr) + /* ARP header */
  2622. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2623. 2 * sizeof(u32); /*2 IPv4 addresses */
  2624. pmConf->filters[i].maskSize =
  2625. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2626. /* ETH_P_ARP in Ethernet header. */
  2627. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2628. ehdr->h_proto = htons(ETH_P_ARP);
  2629. /* ARPOP_REQUEST in ARP header. */
  2630. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2631. ahdr->ar_op = htons(ARPOP_REQUEST);
  2632. arpreq = (u8 *)(ahdr + 1);
  2633. /* The Unicast IPv4 address in 'tip' field. */
  2634. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2635. *(u32 *)arpreq = ifa->ifa_address;
  2636. /* The mask for the relevant bits. */
  2637. pmConf->filters[i].mask[0] = 0x00;
  2638. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2639. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2640. pmConf->filters[i].mask[3] = 0x00;
  2641. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2642. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2643. in_dev_put(in_dev);
  2644. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2645. i++;
  2646. }
  2647. skip_arp:
  2648. if (adapter->wol & WAKE_MAGIC)
  2649. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2650. pmConf->numFilters = i;
  2651. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2652. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2653. *pmConf));
  2654. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2655. pmConf));
  2656. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2657. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2658. VMXNET3_CMD_UPDATE_PMCFG);
  2659. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2660. pci_save_state(pdev);
  2661. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2662. adapter->wol);
  2663. pci_disable_device(pdev);
  2664. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2665. return 0;
  2666. }
  2667. static int
  2668. vmxnet3_resume(struct device *device)
  2669. {
  2670. int err, i = 0;
  2671. unsigned long flags;
  2672. struct pci_dev *pdev = to_pci_dev(device);
  2673. struct net_device *netdev = pci_get_drvdata(pdev);
  2674. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2675. struct Vmxnet3_PMConf *pmConf;
  2676. if (!netif_running(netdev))
  2677. return 0;
  2678. /* Destroy wake-up filters. */
  2679. pmConf = adapter->pm_conf;
  2680. memset(pmConf, 0, sizeof(*pmConf));
  2681. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2682. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2683. *pmConf));
  2684. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2685. pmConf));
  2686. netif_device_attach(netdev);
  2687. pci_set_power_state(pdev, PCI_D0);
  2688. pci_restore_state(pdev);
  2689. err = pci_enable_device_mem(pdev);
  2690. if (err != 0)
  2691. return err;
  2692. pci_enable_wake(pdev, PCI_D0, 0);
  2693. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2694. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2695. VMXNET3_CMD_UPDATE_PMCFG);
  2696. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2697. vmxnet3_alloc_intr_resources(adapter);
  2698. vmxnet3_request_irqs(adapter);
  2699. for (i = 0; i < adapter->num_rx_queues; i++)
  2700. napi_enable(&adapter->rx_queue[i].napi);
  2701. vmxnet3_enable_all_intrs(adapter);
  2702. return 0;
  2703. }
  2704. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2705. .suspend = vmxnet3_suspend,
  2706. .resume = vmxnet3_resume,
  2707. };
  2708. #endif
  2709. static struct pci_driver vmxnet3_driver = {
  2710. .name = vmxnet3_driver_name,
  2711. .id_table = vmxnet3_pciid_table,
  2712. .probe = vmxnet3_probe_device,
  2713. .remove = __devexit_p(vmxnet3_remove_device),
  2714. #ifdef CONFIG_PM
  2715. .driver.pm = &vmxnet3_pm_ops,
  2716. #endif
  2717. };
  2718. static int __init
  2719. vmxnet3_init_module(void)
  2720. {
  2721. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2722. VMXNET3_DRIVER_VERSION_REPORT);
  2723. return pci_register_driver(&vmxnet3_driver);
  2724. }
  2725. module_init(vmxnet3_init_module);
  2726. static void
  2727. vmxnet3_exit_module(void)
  2728. {
  2729. pci_unregister_driver(&vmxnet3_driver);
  2730. }
  2731. module_exit(vmxnet3_exit_module);
  2732. MODULE_AUTHOR("VMware, Inc.");
  2733. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2734. MODULE_LICENSE("GPL v2");
  2735. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);