be.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #ifndef BE_H
  18. #define BE_H
  19. #include <linux/pci.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/delay.h>
  22. #include <net/tcp.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include <linux/if_vlan.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/firmware.h>
  29. #include <linux/slab.h>
  30. #include <linux/u64_stats_sync.h>
  31. #include "be_hw.h"
  32. #define DRV_VER "4.2.116u"
  33. #define DRV_NAME "be2net"
  34. #define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
  35. #define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
  36. #define OC_NAME "Emulex OneConnect 10Gbps NIC"
  37. #define OC_NAME_BE OC_NAME "(be3)"
  38. #define OC_NAME_LANCER OC_NAME "(Lancer)"
  39. #define OC_NAME_SH OC_NAME "(Skyhawk)"
  40. #define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
  41. #define BE_VENDOR_ID 0x19a2
  42. #define EMULEX_VENDOR_ID 0x10df
  43. #define BE_DEVICE_ID1 0x211
  44. #define BE_DEVICE_ID2 0x221
  45. #define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
  46. #define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
  47. #define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
  48. #define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
  49. #define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
  50. static inline char *nic_name(struct pci_dev *pdev)
  51. {
  52. switch (pdev->device) {
  53. case OC_DEVICE_ID1:
  54. return OC_NAME;
  55. case OC_DEVICE_ID2:
  56. return OC_NAME_BE;
  57. case OC_DEVICE_ID3:
  58. case OC_DEVICE_ID4:
  59. return OC_NAME_LANCER;
  60. case BE_DEVICE_ID2:
  61. return BE3_NAME;
  62. case OC_DEVICE_ID5:
  63. return OC_NAME_SH;
  64. default:
  65. return BE_NAME;
  66. }
  67. }
  68. /* Number of bytes of an RX frame that are copied to skb->data */
  69. #define BE_HDR_LEN ((u16) 64)
  70. /* allocate extra space to allow tunneling decapsulation without head reallocation */
  71. #define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
  72. #define BE_MAX_JUMBO_FRAME_SIZE 9018
  73. #define BE_MIN_MTU 256
  74. #define BE_NUM_VLANS_SUPPORTED 64
  75. #define BE_MAX_EQD 96u
  76. #define BE_MAX_TX_FRAG_COUNT 30
  77. #define EVNT_Q_LEN 1024
  78. #define TX_Q_LEN 2048
  79. #define TX_CQ_LEN 1024
  80. #define RX_Q_LEN 1024 /* Does not support any other value */
  81. #define RX_CQ_LEN 1024
  82. #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
  83. #define MCC_CQ_LEN 256
  84. #define BE3_MAX_RSS_QS 8
  85. #define BE2_MAX_RSS_QS 4
  86. #define MAX_RSS_QS BE3_MAX_RSS_QS
  87. #define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
  88. #define MAX_TX_QS 8
  89. #define MAX_MSIX_VECTORS MAX_RSS_QS
  90. #define BE_TX_BUDGET 256
  91. #define BE_NAPI_WEIGHT 64
  92. #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
  93. #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
  94. #define FW_VER_LEN 32
  95. struct be_dma_mem {
  96. void *va;
  97. dma_addr_t dma;
  98. u32 size;
  99. };
  100. struct be_queue_info {
  101. struct be_dma_mem dma_mem;
  102. u16 len;
  103. u16 entry_size; /* Size of an element in the queue */
  104. u16 id;
  105. u16 tail, head;
  106. bool created;
  107. atomic_t used; /* Number of valid elements in the queue */
  108. };
  109. static inline u32 MODULO(u16 val, u16 limit)
  110. {
  111. BUG_ON(limit & (limit - 1));
  112. return val & (limit - 1);
  113. }
  114. static inline void index_adv(u16 *index, u16 val, u16 limit)
  115. {
  116. *index = MODULO((*index + val), limit);
  117. }
  118. static inline void index_inc(u16 *index, u16 limit)
  119. {
  120. *index = MODULO((*index + 1), limit);
  121. }
  122. static inline void *queue_head_node(struct be_queue_info *q)
  123. {
  124. return q->dma_mem.va + q->head * q->entry_size;
  125. }
  126. static inline void *queue_tail_node(struct be_queue_info *q)
  127. {
  128. return q->dma_mem.va + q->tail * q->entry_size;
  129. }
  130. static inline void *queue_index_node(struct be_queue_info *q, u16 index)
  131. {
  132. return q->dma_mem.va + index * q->entry_size;
  133. }
  134. static inline void queue_head_inc(struct be_queue_info *q)
  135. {
  136. index_inc(&q->head, q->len);
  137. }
  138. static inline void queue_tail_inc(struct be_queue_info *q)
  139. {
  140. index_inc(&q->tail, q->len);
  141. }
  142. struct be_eq_obj {
  143. struct be_queue_info q;
  144. char desc[32];
  145. /* Adaptive interrupt coalescing (AIC) info */
  146. bool enable_aic;
  147. u32 min_eqd; /* in usecs */
  148. u32 max_eqd; /* in usecs */
  149. u32 eqd; /* configured val when aic is off */
  150. u32 cur_eqd; /* in usecs */
  151. u8 idx; /* array index */
  152. u16 tx_budget;
  153. struct napi_struct napi;
  154. struct be_adapter *adapter;
  155. } ____cacheline_aligned_in_smp;
  156. struct be_mcc_obj {
  157. struct be_queue_info q;
  158. struct be_queue_info cq;
  159. bool rearm_cq;
  160. };
  161. struct be_tx_stats {
  162. u64 tx_bytes;
  163. u64 tx_pkts;
  164. u64 tx_reqs;
  165. u64 tx_wrbs;
  166. u64 tx_compl;
  167. ulong tx_jiffies;
  168. u32 tx_stops;
  169. struct u64_stats_sync sync;
  170. struct u64_stats_sync sync_compl;
  171. };
  172. struct be_tx_obj {
  173. struct be_queue_info q;
  174. struct be_queue_info cq;
  175. /* Remember the skbs that were transmitted */
  176. struct sk_buff *sent_skb_list[TX_Q_LEN];
  177. struct be_tx_stats stats;
  178. } ____cacheline_aligned_in_smp;
  179. /* Struct to remember the pages posted for rx frags */
  180. struct be_rx_page_info {
  181. struct page *page;
  182. DEFINE_DMA_UNMAP_ADDR(bus);
  183. u16 page_offset;
  184. bool last_page_user;
  185. };
  186. struct be_rx_stats {
  187. u64 rx_bytes;
  188. u64 rx_pkts;
  189. u64 rx_pkts_prev;
  190. ulong rx_jiffies;
  191. u32 rx_drops_no_skbs; /* skb allocation errors */
  192. u32 rx_drops_no_frags; /* HW has no fetched frags */
  193. u32 rx_post_fail; /* page post alloc failures */
  194. u32 rx_compl;
  195. u32 rx_mcast_pkts;
  196. u32 rx_compl_err; /* completions with err set */
  197. u32 rx_pps; /* pkts per second */
  198. struct u64_stats_sync sync;
  199. };
  200. struct be_rx_compl_info {
  201. u32 rss_hash;
  202. u16 vlan_tag;
  203. u16 pkt_size;
  204. u16 rxq_idx;
  205. u16 port;
  206. u8 vlanf;
  207. u8 num_rcvd;
  208. u8 err;
  209. u8 ipf;
  210. u8 tcpf;
  211. u8 udpf;
  212. u8 ip_csum;
  213. u8 l4_csum;
  214. u8 ipv6;
  215. u8 vtm;
  216. u8 pkt_type;
  217. };
  218. struct be_rx_obj {
  219. struct be_adapter *adapter;
  220. struct be_queue_info q;
  221. struct be_queue_info cq;
  222. struct be_rx_compl_info rxcp;
  223. struct be_rx_page_info page_info_tbl[RX_Q_LEN];
  224. struct be_rx_stats stats;
  225. u8 rss_id;
  226. bool rx_post_starved; /* Zero rx frags have been posted to BE */
  227. } ____cacheline_aligned_in_smp;
  228. struct be_drv_stats {
  229. u32 be_on_die_temperature;
  230. u32 eth_red_drops;
  231. u32 rx_drops_no_pbuf;
  232. u32 rx_drops_no_txpb;
  233. u32 rx_drops_no_erx_descr;
  234. u32 rx_drops_no_tpre_descr;
  235. u32 rx_drops_too_many_frags;
  236. u32 forwarded_packets;
  237. u32 rx_drops_mtu;
  238. u32 rx_crc_errors;
  239. u32 rx_alignment_symbol_errors;
  240. u32 rx_pause_frames;
  241. u32 rx_priority_pause_frames;
  242. u32 rx_control_frames;
  243. u32 rx_in_range_errors;
  244. u32 rx_out_range_errors;
  245. u32 rx_frame_too_long;
  246. u32 rx_address_mismatch_drops;
  247. u32 rx_dropped_too_small;
  248. u32 rx_dropped_too_short;
  249. u32 rx_dropped_header_too_small;
  250. u32 rx_dropped_tcp_length;
  251. u32 rx_dropped_runt;
  252. u32 rx_ip_checksum_errs;
  253. u32 rx_tcp_checksum_errs;
  254. u32 rx_udp_checksum_errs;
  255. u32 tx_pauseframes;
  256. u32 tx_priority_pauseframes;
  257. u32 tx_controlframes;
  258. u32 rxpp_fifo_overflow_drop;
  259. u32 rx_input_fifo_overflow_drop;
  260. u32 pmem_fifo_overflow_drop;
  261. u32 jabber_events;
  262. };
  263. struct be_vf_cfg {
  264. unsigned char mac_addr[ETH_ALEN];
  265. int if_handle;
  266. int pmac_id;
  267. u16 vlan_tag;
  268. u32 tx_rate;
  269. };
  270. #define BE_FLAGS_LINK_STATUS_INIT 1
  271. #define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
  272. struct be_adapter {
  273. struct pci_dev *pdev;
  274. struct net_device *netdev;
  275. u8 __iomem *csr;
  276. u8 __iomem *db; /* Door Bell */
  277. struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
  278. struct be_dma_mem mbox_mem;
  279. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  280. * is stored for freeing purpose */
  281. struct be_dma_mem mbox_mem_alloced;
  282. struct be_mcc_obj mcc_obj;
  283. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  284. spinlock_t mcc_cq_lock;
  285. u32 num_msix_vec;
  286. u32 num_evt_qs;
  287. struct be_eq_obj eq_obj[MAX_MSIX_VECTORS];
  288. struct msix_entry msix_entries[MAX_MSIX_VECTORS];
  289. bool isr_registered;
  290. /* TX Rings */
  291. u32 num_tx_qs;
  292. struct be_tx_obj tx_obj[MAX_TX_QS];
  293. /* Rx rings */
  294. u32 num_rx_qs;
  295. struct be_rx_obj rx_obj[MAX_RX_QS];
  296. u32 big_page_size; /* Compounded page size shared by rx wrbs */
  297. u8 eq_next_idx;
  298. struct be_drv_stats drv_stats;
  299. u16 vlans_added;
  300. u16 max_vlans; /* Number of vlans supported */
  301. u8 vlan_tag[VLAN_N_VID];
  302. u8 vlan_prio_bmap; /* Available Priority BitMap */
  303. u16 recommended_prio; /* Recommended Priority */
  304. struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
  305. struct be_dma_mem stats_cmd;
  306. /* Work queue used to perform periodic tasks like getting statistics */
  307. struct delayed_work work;
  308. u16 work_counter;
  309. u32 flags;
  310. /* Ethtool knobs and info */
  311. char fw_ver[FW_VER_LEN];
  312. int if_handle; /* Used to configure filtering */
  313. u32 pmac_id; /* MAC addr handle used by BE card */
  314. u32 beacon_state; /* for set_phys_id */
  315. bool eeh_err;
  316. bool ue_detected;
  317. bool fw_timeout;
  318. u32 port_num;
  319. bool promiscuous;
  320. bool wol;
  321. u32 function_mode;
  322. u32 function_caps;
  323. u32 rx_fc; /* Rx flow control */
  324. u32 tx_fc; /* Tx flow control */
  325. bool stats_cmd_sent;
  326. int link_speed;
  327. u8 port_type;
  328. u8 transceiver;
  329. u8 autoneg;
  330. u8 generation; /* BladeEngine ASIC generation */
  331. u32 flash_status;
  332. struct completion flash_compl;
  333. u32 num_vfs;
  334. u8 is_virtfn;
  335. struct be_vf_cfg *vf_cfg;
  336. bool be3_native;
  337. u32 sli_family;
  338. u8 hba_port_num;
  339. u16 pvid;
  340. };
  341. #define be_physfn(adapter) (!adapter->is_virtfn)
  342. #define sriov_enabled(adapter) (adapter->num_vfs > 0)
  343. #define for_all_vfs(adapter, vf_cfg, i) \
  344. for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
  345. i++, vf_cfg++)
  346. /* BladeEngine Generation numbers */
  347. #define BE_GEN2 2
  348. #define BE_GEN3 3
  349. #define ON 1
  350. #define OFF 0
  351. #define lancer_chip(adapter) ((adapter->pdev->device == OC_DEVICE_ID3) || \
  352. (adapter->pdev->device == OC_DEVICE_ID4))
  353. extern const struct ethtool_ops be_ethtool_ops;
  354. #define msix_enabled(adapter) (adapter->num_msix_vec > 0)
  355. #define num_irqs(adapter) (msix_enabled(adapter) ? \
  356. adapter->num_msix_vec : 1)
  357. #define tx_stats(txo) (&(txo)->stats)
  358. #define rx_stats(rxo) (&(rxo)->stats)
  359. /* The default RXQ is the last RXQ */
  360. #define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
  361. #define for_all_rx_queues(adapter, rxo, i) \
  362. for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
  363. i++, rxo++)
  364. /* Skip the default non-rss queue (last one)*/
  365. #define for_all_rss_queues(adapter, rxo, i) \
  366. for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
  367. i++, rxo++)
  368. #define for_all_tx_queues(adapter, txo, i) \
  369. for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
  370. i++, txo++)
  371. #define for_all_evt_queues(adapter, eqo, i) \
  372. for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
  373. i++, eqo++)
  374. #define is_mcc_eqo(eqo) (eqo->idx == 0)
  375. #define mcc_eqo(adapter) (&adapter->eq_obj[0])
  376. #define PAGE_SHIFT_4K 12
  377. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  378. /* Returns number of pages spanned by the data starting at the given addr */
  379. #define PAGES_4K_SPANNED(_address, size) \
  380. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  381. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  382. /* Returns bit offset within a DWORD of a bitfield */
  383. #define AMAP_BIT_OFFSET(_struct, field) \
  384. (((size_t)&(((_struct *)0)->field))%32)
  385. /* Returns the bit mask of the field that is NOT shifted into location. */
  386. static inline u32 amap_mask(u32 bitsize)
  387. {
  388. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  389. }
  390. static inline void
  391. amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
  392. {
  393. u32 *dw = (u32 *) ptr + dw_offset;
  394. *dw &= ~(mask << offset);
  395. *dw |= (mask & value) << offset;
  396. }
  397. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  398. amap_set(ptr, \
  399. offsetof(_struct, field)/32, \
  400. amap_mask(sizeof(((_struct *)0)->field)), \
  401. AMAP_BIT_OFFSET(_struct, field), \
  402. val)
  403. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  404. {
  405. u32 *dw = (u32 *) ptr;
  406. return mask & (*(dw + dw_offset) >> offset);
  407. }
  408. #define AMAP_GET_BITS(_struct, field, ptr) \
  409. amap_get(ptr, \
  410. offsetof(_struct, field)/32, \
  411. amap_mask(sizeof(((_struct *)0)->field)), \
  412. AMAP_BIT_OFFSET(_struct, field))
  413. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  414. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  415. static inline void swap_dws(void *wrb, int len)
  416. {
  417. #ifdef __BIG_ENDIAN
  418. u32 *dw = wrb;
  419. BUG_ON(len % 4);
  420. do {
  421. *dw = cpu_to_le32(*dw);
  422. dw++;
  423. len -= 4;
  424. } while (len);
  425. #endif /* __BIG_ENDIAN */
  426. }
  427. static inline u8 is_tcp_pkt(struct sk_buff *skb)
  428. {
  429. u8 val = 0;
  430. if (ip_hdr(skb)->version == 4)
  431. val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
  432. else if (ip_hdr(skb)->version == 6)
  433. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
  434. return val;
  435. }
  436. static inline u8 is_udp_pkt(struct sk_buff *skb)
  437. {
  438. u8 val = 0;
  439. if (ip_hdr(skb)->version == 4)
  440. val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
  441. else if (ip_hdr(skb)->version == 6)
  442. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
  443. return val;
  444. }
  445. static inline void be_check_sriov_fn_type(struct be_adapter *adapter)
  446. {
  447. u32 sli_intf;
  448. pci_read_config_dword(adapter->pdev, SLI_INTF_REG_OFFSET, &sli_intf);
  449. adapter->is_virtfn = (sli_intf & SLI_INTF_FT_MASK) ? 1 : 0;
  450. }
  451. static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
  452. {
  453. u32 addr;
  454. addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
  455. mac[5] = (u8)(addr & 0xFF);
  456. mac[4] = (u8)((addr >> 8) & 0xFF);
  457. mac[3] = (u8)((addr >> 16) & 0xFF);
  458. /* Use the OUI from the current MAC address */
  459. memcpy(mac, adapter->netdev->dev_addr, 3);
  460. }
  461. static inline bool be_multi_rxq(const struct be_adapter *adapter)
  462. {
  463. return adapter->num_rx_qs > 1;
  464. }
  465. static inline bool be_error(struct be_adapter *adapter)
  466. {
  467. return adapter->eeh_err || adapter->ue_detected || adapter->fw_timeout;
  468. }
  469. extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
  470. u16 num_popped);
  471. extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
  472. extern void be_parse_stats(struct be_adapter *adapter);
  473. extern int be_load_fw(struct be_adapter *adapter, u8 *func);
  474. #endif /* BE_H */