flexcan.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/platform_device.h>
  37. #define DRV_NAME "flexcan"
  38. /* 8 for RX fifo and 2 error handling */
  39. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  40. /* FLEXCAN module configuration register (CANMCR) bits */
  41. #define FLEXCAN_MCR_MDIS BIT(31)
  42. #define FLEXCAN_MCR_FRZ BIT(30)
  43. #define FLEXCAN_MCR_FEN BIT(29)
  44. #define FLEXCAN_MCR_HALT BIT(28)
  45. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  46. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  47. #define FLEXCAN_MCR_SOFTRST BIT(25)
  48. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  49. #define FLEXCAN_MCR_SUPV BIT(23)
  50. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  51. #define FLEXCAN_MCR_WRN_EN BIT(21)
  52. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  53. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  54. #define FLEXCAN_MCR_DOZE BIT(18)
  55. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  56. #define FLEXCAN_MCR_BCC BIT(16)
  57. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  58. #define FLEXCAN_MCR_AEN BIT(12)
  59. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  60. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  61. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  62. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  63. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  64. /* FLEXCAN control register (CANCTRL) bits */
  65. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  66. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  67. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  68. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  69. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  70. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  71. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  72. #define FLEXCAN_CTRL_LPB BIT(12)
  73. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  74. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  75. #define FLEXCAN_CTRL_SMP BIT(7)
  76. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  77. #define FLEXCAN_CTRL_TSYN BIT(5)
  78. #define FLEXCAN_CTRL_LBUF BIT(4)
  79. #define FLEXCAN_CTRL_LOM BIT(3)
  80. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  81. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  82. #define FLEXCAN_CTRL_ERR_STATE \
  83. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  84. FLEXCAN_CTRL_BOFF_MSK)
  85. #define FLEXCAN_CTRL_ERR_ALL \
  86. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  87. /* FLEXCAN error and status register (ESR) bits */
  88. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  89. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  90. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  91. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  92. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  93. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  94. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  95. #define FLEXCAN_ESR_STF_ERR BIT(10)
  96. #define FLEXCAN_ESR_TX_WRN BIT(9)
  97. #define FLEXCAN_ESR_RX_WRN BIT(8)
  98. #define FLEXCAN_ESR_IDLE BIT(7)
  99. #define FLEXCAN_ESR_TXRX BIT(6)
  100. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  101. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  102. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  103. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  105. #define FLEXCAN_ESR_ERR_INT BIT(1)
  106. #define FLEXCAN_ESR_WAK_INT BIT(0)
  107. #define FLEXCAN_ESR_ERR_BUS \
  108. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  109. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  110. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  111. #define FLEXCAN_ESR_ERR_STATE \
  112. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  113. #define FLEXCAN_ESR_ERR_ALL \
  114. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  115. #define FLEXCAN_ESR_ALL_INT \
  116. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  117. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  118. /* FLEXCAN interrupt flag register (IFLAG) bits */
  119. #define FLEXCAN_TX_BUF_ID 8
  120. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  121. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  122. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  123. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  124. #define FLEXCAN_IFLAG_DEFAULT \
  125. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  126. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  127. /* FLEXCAN message buffers */
  128. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  129. #define FLEXCAN_MB_CNT_SRR BIT(22)
  130. #define FLEXCAN_MB_CNT_IDE BIT(21)
  131. #define FLEXCAN_MB_CNT_RTR BIT(20)
  132. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  133. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  134. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  135. /* Structure of the message buffer */
  136. struct flexcan_mb {
  137. u32 can_ctrl;
  138. u32 can_id;
  139. u32 data[2];
  140. };
  141. /* Structure of the hardware registers */
  142. struct flexcan_regs {
  143. u32 mcr; /* 0x00 */
  144. u32 ctrl; /* 0x04 */
  145. u32 timer; /* 0x08 */
  146. u32 _reserved1; /* 0x0c */
  147. u32 rxgmask; /* 0x10 */
  148. u32 rx14mask; /* 0x14 */
  149. u32 rx15mask; /* 0x18 */
  150. u32 ecr; /* 0x1c */
  151. u32 esr; /* 0x20 */
  152. u32 imask2; /* 0x24 */
  153. u32 imask1; /* 0x28 */
  154. u32 iflag2; /* 0x2c */
  155. u32 iflag1; /* 0x30 */
  156. u32 _reserved2[19];
  157. struct flexcan_mb cantxfg[64];
  158. };
  159. struct flexcan_priv {
  160. struct can_priv can;
  161. struct net_device *dev;
  162. struct napi_struct napi;
  163. void __iomem *base;
  164. u32 reg_esr;
  165. u32 reg_ctrl_default;
  166. struct clk *clk;
  167. struct flexcan_platform_data *pdata;
  168. };
  169. static struct can_bittiming_const flexcan_bittiming_const = {
  170. .name = DRV_NAME,
  171. .tseg1_min = 4,
  172. .tseg1_max = 16,
  173. .tseg2_min = 2,
  174. .tseg2_max = 8,
  175. .sjw_max = 4,
  176. .brp_min = 1,
  177. .brp_max = 256,
  178. .brp_inc = 1,
  179. };
  180. /*
  181. * Abstract off the read/write for arm versus ppc.
  182. */
  183. #if defined(__BIG_ENDIAN)
  184. static inline u32 flexcan_read(void __iomem *addr)
  185. {
  186. return in_be32(addr);
  187. }
  188. static inline void flexcan_write(u32 val, void __iomem *addr)
  189. {
  190. out_be32(addr, val);
  191. }
  192. #else
  193. static inline u32 flexcan_read(void __iomem *addr)
  194. {
  195. return readl(addr);
  196. }
  197. static inline void flexcan_write(u32 val, void __iomem *addr)
  198. {
  199. writel(val, addr);
  200. }
  201. #endif
  202. /*
  203. * Swtich transceiver on or off
  204. */
  205. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  206. {
  207. if (priv->pdata && priv->pdata->transceiver_switch)
  208. priv->pdata->transceiver_switch(on);
  209. }
  210. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  211. u32 reg_esr)
  212. {
  213. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  214. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  215. }
  216. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  217. {
  218. struct flexcan_regs __iomem *regs = priv->base;
  219. u32 reg;
  220. reg = flexcan_read(&regs->mcr);
  221. reg &= ~FLEXCAN_MCR_MDIS;
  222. flexcan_write(reg, &regs->mcr);
  223. udelay(10);
  224. }
  225. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  226. {
  227. struct flexcan_regs __iomem *regs = priv->base;
  228. u32 reg;
  229. reg = flexcan_read(&regs->mcr);
  230. reg |= FLEXCAN_MCR_MDIS;
  231. flexcan_write(reg, &regs->mcr);
  232. }
  233. static int flexcan_get_berr_counter(const struct net_device *dev,
  234. struct can_berr_counter *bec)
  235. {
  236. const struct flexcan_priv *priv = netdev_priv(dev);
  237. struct flexcan_regs __iomem *regs = priv->base;
  238. u32 reg = flexcan_read(&regs->ecr);
  239. bec->txerr = (reg >> 0) & 0xff;
  240. bec->rxerr = (reg >> 8) & 0xff;
  241. return 0;
  242. }
  243. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  244. {
  245. const struct flexcan_priv *priv = netdev_priv(dev);
  246. struct flexcan_regs __iomem *regs = priv->base;
  247. struct can_frame *cf = (struct can_frame *)skb->data;
  248. u32 can_id;
  249. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  250. if (can_dropped_invalid_skb(dev, skb))
  251. return NETDEV_TX_OK;
  252. netif_stop_queue(dev);
  253. if (cf->can_id & CAN_EFF_FLAG) {
  254. can_id = cf->can_id & CAN_EFF_MASK;
  255. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  256. } else {
  257. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  258. }
  259. if (cf->can_id & CAN_RTR_FLAG)
  260. ctrl |= FLEXCAN_MB_CNT_RTR;
  261. if (cf->can_dlc > 0) {
  262. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  263. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  264. }
  265. if (cf->can_dlc > 3) {
  266. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  267. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  268. }
  269. can_put_echo_skb(skb, dev, 0);
  270. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  271. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  272. return NETDEV_TX_OK;
  273. }
  274. static void do_bus_err(struct net_device *dev,
  275. struct can_frame *cf, u32 reg_esr)
  276. {
  277. struct flexcan_priv *priv = netdev_priv(dev);
  278. int rx_errors = 0, tx_errors = 0;
  279. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  280. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  281. netdev_dbg(dev, "BIT1_ERR irq\n");
  282. cf->data[2] |= CAN_ERR_PROT_BIT1;
  283. tx_errors = 1;
  284. }
  285. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  286. netdev_dbg(dev, "BIT0_ERR irq\n");
  287. cf->data[2] |= CAN_ERR_PROT_BIT0;
  288. tx_errors = 1;
  289. }
  290. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  291. netdev_dbg(dev, "ACK_ERR irq\n");
  292. cf->can_id |= CAN_ERR_ACK;
  293. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  294. tx_errors = 1;
  295. }
  296. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  297. netdev_dbg(dev, "CRC_ERR irq\n");
  298. cf->data[2] |= CAN_ERR_PROT_BIT;
  299. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  300. rx_errors = 1;
  301. }
  302. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  303. netdev_dbg(dev, "FRM_ERR irq\n");
  304. cf->data[2] |= CAN_ERR_PROT_FORM;
  305. rx_errors = 1;
  306. }
  307. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  308. netdev_dbg(dev, "STF_ERR irq\n");
  309. cf->data[2] |= CAN_ERR_PROT_STUFF;
  310. rx_errors = 1;
  311. }
  312. priv->can.can_stats.bus_error++;
  313. if (rx_errors)
  314. dev->stats.rx_errors++;
  315. if (tx_errors)
  316. dev->stats.tx_errors++;
  317. }
  318. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  319. {
  320. struct sk_buff *skb;
  321. struct can_frame *cf;
  322. skb = alloc_can_err_skb(dev, &cf);
  323. if (unlikely(!skb))
  324. return 0;
  325. do_bus_err(dev, cf, reg_esr);
  326. netif_receive_skb(skb);
  327. dev->stats.rx_packets++;
  328. dev->stats.rx_bytes += cf->can_dlc;
  329. return 1;
  330. }
  331. static void do_state(struct net_device *dev,
  332. struct can_frame *cf, enum can_state new_state)
  333. {
  334. struct flexcan_priv *priv = netdev_priv(dev);
  335. struct can_berr_counter bec;
  336. flexcan_get_berr_counter(dev, &bec);
  337. switch (priv->can.state) {
  338. case CAN_STATE_ERROR_ACTIVE:
  339. /*
  340. * from: ERROR_ACTIVE
  341. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  342. * => : there was a warning int
  343. */
  344. if (new_state >= CAN_STATE_ERROR_WARNING &&
  345. new_state <= CAN_STATE_BUS_OFF) {
  346. netdev_dbg(dev, "Error Warning IRQ\n");
  347. priv->can.can_stats.error_warning++;
  348. cf->can_id |= CAN_ERR_CRTL;
  349. cf->data[1] = (bec.txerr > bec.rxerr) ?
  350. CAN_ERR_CRTL_TX_WARNING :
  351. CAN_ERR_CRTL_RX_WARNING;
  352. }
  353. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  354. /*
  355. * from: ERROR_ACTIVE, ERROR_WARNING
  356. * to : ERROR_PASSIVE, BUS_OFF
  357. * => : error passive int
  358. */
  359. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  360. new_state <= CAN_STATE_BUS_OFF) {
  361. netdev_dbg(dev, "Error Passive IRQ\n");
  362. priv->can.can_stats.error_passive++;
  363. cf->can_id |= CAN_ERR_CRTL;
  364. cf->data[1] = (bec.txerr > bec.rxerr) ?
  365. CAN_ERR_CRTL_TX_PASSIVE :
  366. CAN_ERR_CRTL_RX_PASSIVE;
  367. }
  368. break;
  369. case CAN_STATE_BUS_OFF:
  370. netdev_err(dev, "BUG! "
  371. "hardware recovered automatically from BUS_OFF\n");
  372. break;
  373. default:
  374. break;
  375. }
  376. /* process state changes depending on the new state */
  377. switch (new_state) {
  378. case CAN_STATE_ERROR_ACTIVE:
  379. netdev_dbg(dev, "Error Active\n");
  380. cf->can_id |= CAN_ERR_PROT;
  381. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  382. break;
  383. case CAN_STATE_BUS_OFF:
  384. cf->can_id |= CAN_ERR_BUSOFF;
  385. can_bus_off(dev);
  386. break;
  387. default:
  388. break;
  389. }
  390. }
  391. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  392. {
  393. struct flexcan_priv *priv = netdev_priv(dev);
  394. struct sk_buff *skb;
  395. struct can_frame *cf;
  396. enum can_state new_state;
  397. int flt;
  398. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  399. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  400. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  401. FLEXCAN_ESR_RX_WRN))))
  402. new_state = CAN_STATE_ERROR_ACTIVE;
  403. else
  404. new_state = CAN_STATE_ERROR_WARNING;
  405. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  406. new_state = CAN_STATE_ERROR_PASSIVE;
  407. else
  408. new_state = CAN_STATE_BUS_OFF;
  409. /* state hasn't changed */
  410. if (likely(new_state == priv->can.state))
  411. return 0;
  412. skb = alloc_can_err_skb(dev, &cf);
  413. if (unlikely(!skb))
  414. return 0;
  415. do_state(dev, cf, new_state);
  416. priv->can.state = new_state;
  417. netif_receive_skb(skb);
  418. dev->stats.rx_packets++;
  419. dev->stats.rx_bytes += cf->can_dlc;
  420. return 1;
  421. }
  422. static void flexcan_read_fifo(const struct net_device *dev,
  423. struct can_frame *cf)
  424. {
  425. const struct flexcan_priv *priv = netdev_priv(dev);
  426. struct flexcan_regs __iomem *regs = priv->base;
  427. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  428. u32 reg_ctrl, reg_id;
  429. reg_ctrl = flexcan_read(&mb->can_ctrl);
  430. reg_id = flexcan_read(&mb->can_id);
  431. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  432. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  433. else
  434. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  435. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  436. cf->can_id |= CAN_RTR_FLAG;
  437. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  438. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  439. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  440. /* mark as read */
  441. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  442. flexcan_read(&regs->timer);
  443. }
  444. static int flexcan_read_frame(struct net_device *dev)
  445. {
  446. struct net_device_stats *stats = &dev->stats;
  447. struct can_frame *cf;
  448. struct sk_buff *skb;
  449. skb = alloc_can_skb(dev, &cf);
  450. if (unlikely(!skb)) {
  451. stats->rx_dropped++;
  452. return 0;
  453. }
  454. flexcan_read_fifo(dev, cf);
  455. netif_receive_skb(skb);
  456. stats->rx_packets++;
  457. stats->rx_bytes += cf->can_dlc;
  458. return 1;
  459. }
  460. static int flexcan_poll(struct napi_struct *napi, int quota)
  461. {
  462. struct net_device *dev = napi->dev;
  463. const struct flexcan_priv *priv = netdev_priv(dev);
  464. struct flexcan_regs __iomem *regs = priv->base;
  465. u32 reg_iflag1, reg_esr;
  466. int work_done = 0;
  467. /*
  468. * The error bits are cleared on read,
  469. * use saved value from irq handler.
  470. */
  471. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  472. /* handle state changes */
  473. work_done += flexcan_poll_state(dev, reg_esr);
  474. /* handle RX-FIFO */
  475. reg_iflag1 = flexcan_read(&regs->iflag1);
  476. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  477. work_done < quota) {
  478. work_done += flexcan_read_frame(dev);
  479. reg_iflag1 = flexcan_read(&regs->iflag1);
  480. }
  481. /* report bus errors */
  482. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  483. work_done += flexcan_poll_bus_err(dev, reg_esr);
  484. if (work_done < quota) {
  485. napi_complete(napi);
  486. /* enable IRQs */
  487. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  488. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  489. }
  490. return work_done;
  491. }
  492. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  493. {
  494. struct net_device *dev = dev_id;
  495. struct net_device_stats *stats = &dev->stats;
  496. struct flexcan_priv *priv = netdev_priv(dev);
  497. struct flexcan_regs __iomem *regs = priv->base;
  498. u32 reg_iflag1, reg_esr;
  499. reg_iflag1 = flexcan_read(&regs->iflag1);
  500. reg_esr = flexcan_read(&regs->esr);
  501. /* ACK all bus error and state change IRQ sources */
  502. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  503. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  504. /*
  505. * schedule NAPI in case of:
  506. * - rx IRQ
  507. * - state change IRQ
  508. * - bus error IRQ and bus error reporting is activated
  509. */
  510. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  511. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  512. flexcan_has_and_handle_berr(priv, reg_esr)) {
  513. /*
  514. * The error bits are cleared on read,
  515. * save them for later use.
  516. */
  517. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  518. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  519. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  520. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  521. &regs->ctrl);
  522. napi_schedule(&priv->napi);
  523. }
  524. /* FIFO overflow */
  525. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  526. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  527. dev->stats.rx_over_errors++;
  528. dev->stats.rx_errors++;
  529. }
  530. /* transmission complete interrupt */
  531. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  532. stats->tx_bytes += can_get_echo_skb(dev, 0);
  533. stats->tx_packets++;
  534. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  535. netif_wake_queue(dev);
  536. }
  537. return IRQ_HANDLED;
  538. }
  539. static void flexcan_set_bittiming(struct net_device *dev)
  540. {
  541. const struct flexcan_priv *priv = netdev_priv(dev);
  542. const struct can_bittiming *bt = &priv->can.bittiming;
  543. struct flexcan_regs __iomem *regs = priv->base;
  544. u32 reg;
  545. reg = flexcan_read(&regs->ctrl);
  546. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  547. FLEXCAN_CTRL_RJW(0x3) |
  548. FLEXCAN_CTRL_PSEG1(0x7) |
  549. FLEXCAN_CTRL_PSEG2(0x7) |
  550. FLEXCAN_CTRL_PROPSEG(0x7) |
  551. FLEXCAN_CTRL_LPB |
  552. FLEXCAN_CTRL_SMP |
  553. FLEXCAN_CTRL_LOM);
  554. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  555. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  556. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  557. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  558. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  559. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  560. reg |= FLEXCAN_CTRL_LPB;
  561. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  562. reg |= FLEXCAN_CTRL_LOM;
  563. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  564. reg |= FLEXCAN_CTRL_SMP;
  565. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  566. flexcan_write(reg, &regs->ctrl);
  567. /* print chip status */
  568. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  569. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  570. }
  571. /*
  572. * flexcan_chip_start
  573. *
  574. * this functions is entered with clocks enabled
  575. *
  576. */
  577. static int flexcan_chip_start(struct net_device *dev)
  578. {
  579. struct flexcan_priv *priv = netdev_priv(dev);
  580. struct flexcan_regs __iomem *regs = priv->base;
  581. unsigned int i;
  582. int err;
  583. u32 reg_mcr, reg_ctrl;
  584. /* enable module */
  585. flexcan_chip_enable(priv);
  586. /* soft reset */
  587. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  588. udelay(10);
  589. reg_mcr = flexcan_read(&regs->mcr);
  590. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  591. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  592. reg_mcr);
  593. err = -ENODEV;
  594. goto out;
  595. }
  596. flexcan_set_bittiming(dev);
  597. /*
  598. * MCR
  599. *
  600. * enable freeze
  601. * enable fifo
  602. * halt now
  603. * only supervisor access
  604. * enable warning int
  605. * choose format C
  606. * disable local echo
  607. *
  608. */
  609. reg_mcr = flexcan_read(&regs->mcr);
  610. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  611. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  612. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS;
  613. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  614. flexcan_write(reg_mcr, &regs->mcr);
  615. /*
  616. * CTRL
  617. *
  618. * disable timer sync feature
  619. *
  620. * disable auto busoff recovery
  621. * transmit lowest buffer first
  622. *
  623. * enable tx and rx warning interrupt
  624. * enable bus off interrupt
  625. * (== FLEXCAN_CTRL_ERR_STATE)
  626. *
  627. * _note_: we enable the "error interrupt"
  628. * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
  629. * warning or bus passive interrupts.
  630. */
  631. reg_ctrl = flexcan_read(&regs->ctrl);
  632. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  633. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  634. FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
  635. /* save for later use */
  636. priv->reg_ctrl_default = reg_ctrl;
  637. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  638. flexcan_write(reg_ctrl, &regs->ctrl);
  639. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  640. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  641. flexcan_write(0, &regs->cantxfg[i].can_id);
  642. flexcan_write(0, &regs->cantxfg[i].data[0]);
  643. flexcan_write(0, &regs->cantxfg[i].data[1]);
  644. /* put MB into rx queue */
  645. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  646. &regs->cantxfg[i].can_ctrl);
  647. }
  648. /* acceptance mask/acceptance code (accept everything) */
  649. flexcan_write(0x0, &regs->rxgmask);
  650. flexcan_write(0x0, &regs->rx14mask);
  651. flexcan_write(0x0, &regs->rx15mask);
  652. flexcan_transceiver_switch(priv, 1);
  653. /* synchronize with the can bus */
  654. reg_mcr = flexcan_read(&regs->mcr);
  655. reg_mcr &= ~FLEXCAN_MCR_HALT;
  656. flexcan_write(reg_mcr, &regs->mcr);
  657. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  658. /* enable FIFO interrupts */
  659. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  660. /* print chip status */
  661. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  662. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  663. return 0;
  664. out:
  665. flexcan_chip_disable(priv);
  666. return err;
  667. }
  668. /*
  669. * flexcan_chip_stop
  670. *
  671. * this functions is entered with clocks enabled
  672. *
  673. */
  674. static void flexcan_chip_stop(struct net_device *dev)
  675. {
  676. struct flexcan_priv *priv = netdev_priv(dev);
  677. struct flexcan_regs __iomem *regs = priv->base;
  678. u32 reg;
  679. /* Disable all interrupts */
  680. flexcan_write(0, &regs->imask1);
  681. /* Disable + halt module */
  682. reg = flexcan_read(&regs->mcr);
  683. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  684. flexcan_write(reg, &regs->mcr);
  685. flexcan_transceiver_switch(priv, 0);
  686. priv->can.state = CAN_STATE_STOPPED;
  687. return;
  688. }
  689. static int flexcan_open(struct net_device *dev)
  690. {
  691. struct flexcan_priv *priv = netdev_priv(dev);
  692. int err;
  693. clk_prepare_enable(priv->clk);
  694. err = open_candev(dev);
  695. if (err)
  696. goto out;
  697. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  698. if (err)
  699. goto out_close;
  700. /* start chip and queuing */
  701. err = flexcan_chip_start(dev);
  702. if (err)
  703. goto out_close;
  704. napi_enable(&priv->napi);
  705. netif_start_queue(dev);
  706. return 0;
  707. out_close:
  708. close_candev(dev);
  709. out:
  710. clk_disable_unprepare(priv->clk);
  711. return err;
  712. }
  713. static int flexcan_close(struct net_device *dev)
  714. {
  715. struct flexcan_priv *priv = netdev_priv(dev);
  716. netif_stop_queue(dev);
  717. napi_disable(&priv->napi);
  718. flexcan_chip_stop(dev);
  719. free_irq(dev->irq, dev);
  720. clk_disable_unprepare(priv->clk);
  721. close_candev(dev);
  722. return 0;
  723. }
  724. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  725. {
  726. int err;
  727. switch (mode) {
  728. case CAN_MODE_START:
  729. err = flexcan_chip_start(dev);
  730. if (err)
  731. return err;
  732. netif_wake_queue(dev);
  733. break;
  734. default:
  735. return -EOPNOTSUPP;
  736. }
  737. return 0;
  738. }
  739. static const struct net_device_ops flexcan_netdev_ops = {
  740. .ndo_open = flexcan_open,
  741. .ndo_stop = flexcan_close,
  742. .ndo_start_xmit = flexcan_start_xmit,
  743. };
  744. static int __devinit register_flexcandev(struct net_device *dev)
  745. {
  746. struct flexcan_priv *priv = netdev_priv(dev);
  747. struct flexcan_regs __iomem *regs = priv->base;
  748. u32 reg, err;
  749. clk_prepare_enable(priv->clk);
  750. /* select "bus clock", chip must be disabled */
  751. flexcan_chip_disable(priv);
  752. reg = flexcan_read(&regs->ctrl);
  753. reg |= FLEXCAN_CTRL_CLK_SRC;
  754. flexcan_write(reg, &regs->ctrl);
  755. flexcan_chip_enable(priv);
  756. /* set freeze, halt and activate FIFO, restrict register access */
  757. reg = flexcan_read(&regs->mcr);
  758. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  759. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  760. flexcan_write(reg, &regs->mcr);
  761. /*
  762. * Currently we only support newer versions of this core
  763. * featuring a RX FIFO. Older cores found on some Coldfire
  764. * derivates are not yet supported.
  765. */
  766. reg = flexcan_read(&regs->mcr);
  767. if (!(reg & FLEXCAN_MCR_FEN)) {
  768. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  769. err = -ENODEV;
  770. goto out;
  771. }
  772. err = register_candev(dev);
  773. out:
  774. /* disable core and turn off clocks */
  775. flexcan_chip_disable(priv);
  776. clk_disable_unprepare(priv->clk);
  777. return err;
  778. }
  779. static void __devexit unregister_flexcandev(struct net_device *dev)
  780. {
  781. unregister_candev(dev);
  782. }
  783. static int __devinit flexcan_probe(struct platform_device *pdev)
  784. {
  785. struct net_device *dev;
  786. struct flexcan_priv *priv;
  787. struct resource *mem;
  788. struct clk *clk = NULL;
  789. void __iomem *base;
  790. resource_size_t mem_size;
  791. int err, irq;
  792. u32 clock_freq = 0;
  793. if (pdev->dev.of_node) {
  794. const u32 *clock_freq_p;
  795. clock_freq_p = of_get_property(pdev->dev.of_node,
  796. "clock-frequency", NULL);
  797. if (clock_freq_p)
  798. clock_freq = *clock_freq_p;
  799. }
  800. if (!clock_freq) {
  801. clk = clk_get(&pdev->dev, NULL);
  802. if (IS_ERR(clk)) {
  803. dev_err(&pdev->dev, "no clock defined\n");
  804. err = PTR_ERR(clk);
  805. goto failed_clock;
  806. }
  807. clock_freq = clk_get_rate(clk);
  808. }
  809. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  810. irq = platform_get_irq(pdev, 0);
  811. if (!mem || irq <= 0) {
  812. err = -ENODEV;
  813. goto failed_get;
  814. }
  815. mem_size = resource_size(mem);
  816. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  817. err = -EBUSY;
  818. goto failed_get;
  819. }
  820. base = ioremap(mem->start, mem_size);
  821. if (!base) {
  822. err = -ENOMEM;
  823. goto failed_map;
  824. }
  825. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  826. if (!dev) {
  827. err = -ENOMEM;
  828. goto failed_alloc;
  829. }
  830. dev->netdev_ops = &flexcan_netdev_ops;
  831. dev->irq = irq;
  832. dev->flags |= IFF_ECHO;
  833. priv = netdev_priv(dev);
  834. priv->can.clock.freq = clock_freq;
  835. priv->can.bittiming_const = &flexcan_bittiming_const;
  836. priv->can.do_set_mode = flexcan_set_mode;
  837. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  838. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  839. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  840. CAN_CTRLMODE_BERR_REPORTING;
  841. priv->base = base;
  842. priv->dev = dev;
  843. priv->clk = clk;
  844. priv->pdata = pdev->dev.platform_data;
  845. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  846. dev_set_drvdata(&pdev->dev, dev);
  847. SET_NETDEV_DEV(dev, &pdev->dev);
  848. err = register_flexcandev(dev);
  849. if (err) {
  850. dev_err(&pdev->dev, "registering netdev failed\n");
  851. goto failed_register;
  852. }
  853. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  854. priv->base, dev->irq);
  855. return 0;
  856. failed_register:
  857. free_candev(dev);
  858. failed_alloc:
  859. iounmap(base);
  860. failed_map:
  861. release_mem_region(mem->start, mem_size);
  862. failed_get:
  863. if (clk)
  864. clk_put(clk);
  865. failed_clock:
  866. return err;
  867. }
  868. static int __devexit flexcan_remove(struct platform_device *pdev)
  869. {
  870. struct net_device *dev = platform_get_drvdata(pdev);
  871. struct flexcan_priv *priv = netdev_priv(dev);
  872. struct resource *mem;
  873. unregister_flexcandev(dev);
  874. platform_set_drvdata(pdev, NULL);
  875. iounmap(priv->base);
  876. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  877. release_mem_region(mem->start, resource_size(mem));
  878. if (priv->clk)
  879. clk_put(priv->clk);
  880. free_candev(dev);
  881. return 0;
  882. }
  883. static struct of_device_id flexcan_of_match[] = {
  884. {
  885. .compatible = "fsl,p1010-flexcan",
  886. },
  887. {},
  888. };
  889. static struct platform_driver flexcan_driver = {
  890. .driver = {
  891. .name = DRV_NAME,
  892. .owner = THIS_MODULE,
  893. .of_match_table = flexcan_of_match,
  894. },
  895. .probe = flexcan_probe,
  896. .remove = __devexit_p(flexcan_remove),
  897. };
  898. module_platform_driver(flexcan_driver);
  899. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  900. "Marc Kleine-Budde <kernel@pengutronix.de>");
  901. MODULE_LICENSE("GPL v2");
  902. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");