i915_drm.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. #include "drm.h"
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. #ifdef __KERNEL__
  33. /* For use by IPS driver */
  34. extern unsigned long i915_read_mch_val(void);
  35. extern bool i915_gpu_raise(void);
  36. extern bool i915_gpu_lower(void);
  37. extern bool i915_gpu_busy(void);
  38. extern bool i915_gpu_turbo_disable(void);
  39. #endif
  40. /* Each region is a minimum of 16k, and there are at most 255 of them.
  41. */
  42. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  43. * of chars for next/prev indices */
  44. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  45. typedef struct _drm_i915_init {
  46. enum {
  47. I915_INIT_DMA = 0x01,
  48. I915_CLEANUP_DMA = 0x02,
  49. I915_RESUME_DMA = 0x03
  50. } func;
  51. unsigned int mmio_offset;
  52. int sarea_priv_offset;
  53. unsigned int ring_start;
  54. unsigned int ring_end;
  55. unsigned int ring_size;
  56. unsigned int front_offset;
  57. unsigned int back_offset;
  58. unsigned int depth_offset;
  59. unsigned int w;
  60. unsigned int h;
  61. unsigned int pitch;
  62. unsigned int pitch_bits;
  63. unsigned int back_pitch;
  64. unsigned int depth_pitch;
  65. unsigned int cpp;
  66. unsigned int chipset;
  67. } drm_i915_init_t;
  68. typedef struct _drm_i915_sarea {
  69. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  70. int last_upload; /* last time texture was uploaded */
  71. int last_enqueue; /* last time a buffer was enqueued */
  72. int last_dispatch; /* age of the most recently dispatched buffer */
  73. int ctxOwner; /* last context to upload state */
  74. int texAge;
  75. int pf_enabled; /* is pageflipping allowed? */
  76. int pf_active;
  77. int pf_current_page; /* which buffer is being displayed? */
  78. int perf_boxes; /* performance boxes to be displayed */
  79. int width, height; /* screen size in pixels */
  80. drm_handle_t front_handle;
  81. int front_offset;
  82. int front_size;
  83. drm_handle_t back_handle;
  84. int back_offset;
  85. int back_size;
  86. drm_handle_t depth_handle;
  87. int depth_offset;
  88. int depth_size;
  89. drm_handle_t tex_handle;
  90. int tex_offset;
  91. int tex_size;
  92. int log_tex_granularity;
  93. int pitch;
  94. int rotation; /* 0, 90, 180 or 270 */
  95. int rotated_offset;
  96. int rotated_size;
  97. int rotated_pitch;
  98. int virtualX, virtualY;
  99. unsigned int front_tiled;
  100. unsigned int back_tiled;
  101. unsigned int depth_tiled;
  102. unsigned int rotated_tiled;
  103. unsigned int rotated2_tiled;
  104. int pipeA_x;
  105. int pipeA_y;
  106. int pipeA_w;
  107. int pipeA_h;
  108. int pipeB_x;
  109. int pipeB_y;
  110. int pipeB_w;
  111. int pipeB_h;
  112. /* fill out some space for old userspace triple buffer */
  113. drm_handle_t unused_handle;
  114. __u32 unused1, unused2, unused3;
  115. /* buffer object handles for static buffers. May change
  116. * over the lifetime of the client.
  117. */
  118. __u32 front_bo_handle;
  119. __u32 back_bo_handle;
  120. __u32 unused_bo_handle;
  121. __u32 depth_bo_handle;
  122. } drm_i915_sarea_t;
  123. /* due to userspace building against these headers we need some compat here */
  124. #define planeA_x pipeA_x
  125. #define planeA_y pipeA_y
  126. #define planeA_w pipeA_w
  127. #define planeA_h pipeA_h
  128. #define planeB_x pipeB_x
  129. #define planeB_y pipeB_y
  130. #define planeB_w pipeB_w
  131. #define planeB_h pipeB_h
  132. /* Flags for perf_boxes
  133. */
  134. #define I915_BOX_RING_EMPTY 0x1
  135. #define I915_BOX_FLIP 0x2
  136. #define I915_BOX_WAIT 0x4
  137. #define I915_BOX_TEXTURE_LOAD 0x8
  138. #define I915_BOX_LOST_CONTEXT 0x10
  139. /* I915 specific ioctls
  140. * The device specific ioctl range is 0x40 to 0x79.
  141. */
  142. #define DRM_I915_INIT 0x00
  143. #define DRM_I915_FLUSH 0x01
  144. #define DRM_I915_FLIP 0x02
  145. #define DRM_I915_BATCHBUFFER 0x03
  146. #define DRM_I915_IRQ_EMIT 0x04
  147. #define DRM_I915_IRQ_WAIT 0x05
  148. #define DRM_I915_GETPARAM 0x06
  149. #define DRM_I915_SETPARAM 0x07
  150. #define DRM_I915_ALLOC 0x08
  151. #define DRM_I915_FREE 0x09
  152. #define DRM_I915_INIT_HEAP 0x0a
  153. #define DRM_I915_CMDBUFFER 0x0b
  154. #define DRM_I915_DESTROY_HEAP 0x0c
  155. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  156. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  157. #define DRM_I915_VBLANK_SWAP 0x0f
  158. #define DRM_I915_HWS_ADDR 0x11
  159. #define DRM_I915_GEM_INIT 0x13
  160. #define DRM_I915_GEM_EXECBUFFER 0x14
  161. #define DRM_I915_GEM_PIN 0x15
  162. #define DRM_I915_GEM_UNPIN 0x16
  163. #define DRM_I915_GEM_BUSY 0x17
  164. #define DRM_I915_GEM_THROTTLE 0x18
  165. #define DRM_I915_GEM_ENTERVT 0x19
  166. #define DRM_I915_GEM_LEAVEVT 0x1a
  167. #define DRM_I915_GEM_CREATE 0x1b
  168. #define DRM_I915_GEM_PREAD 0x1c
  169. #define DRM_I915_GEM_PWRITE 0x1d
  170. #define DRM_I915_GEM_MMAP 0x1e
  171. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  172. #define DRM_I915_GEM_SW_FINISH 0x20
  173. #define DRM_I915_GEM_SET_TILING 0x21
  174. #define DRM_I915_GEM_GET_TILING 0x22
  175. #define DRM_I915_GEM_GET_APERTURE 0x23
  176. #define DRM_I915_GEM_MMAP_GTT 0x24
  177. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  178. #define DRM_I915_GEM_MADVISE 0x26
  179. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  180. #define DRM_I915_OVERLAY_ATTRS 0x28
  181. #define DRM_I915_GEM_EXECBUFFER2 0x29
  182. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  183. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  184. #define DRM_I915_GEM_WAIT 0x2c
  185. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  186. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  187. #define DRM_I915_GEM_SET_CACHEING 0x2f
  188. #define DRM_I915_GEM_GET_CACHEING 0x30
  189. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  190. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  191. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  192. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  193. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  194. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  195. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  196. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  197. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  198. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  199. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  200. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  201. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  202. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  203. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  204. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  205. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  206. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  207. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  208. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  209. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  210. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  211. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  212. #define DRM_IOCTL_I915_GEM_SET_CACHEING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHEING, struct drm_i915_gem_cacheing)
  213. #define DRM_IOCTL_I915_GEM_GET_CACHEING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHEING, struct drm_i915_gem_cacheing)
  214. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  215. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  216. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  217. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  218. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  219. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  220. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  221. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  222. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  223. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  224. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  225. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  226. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  227. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  228. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  229. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  230. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  231. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  232. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  233. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  234. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  235. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  236. /* Allow drivers to submit batchbuffers directly to hardware, relying
  237. * on the security mechanisms provided by hardware.
  238. */
  239. typedef struct drm_i915_batchbuffer {
  240. int start; /* agp offset */
  241. int used; /* nr bytes in use */
  242. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  243. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  244. int num_cliprects; /* mulitpass with multiple cliprects? */
  245. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  246. } drm_i915_batchbuffer_t;
  247. /* As above, but pass a pointer to userspace buffer which can be
  248. * validated by the kernel prior to sending to hardware.
  249. */
  250. typedef struct _drm_i915_cmdbuffer {
  251. char __user *buf; /* pointer to userspace command buffer */
  252. int sz; /* nr bytes in buf */
  253. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  254. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  255. int num_cliprects; /* mulitpass with multiple cliprects? */
  256. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  257. } drm_i915_cmdbuffer_t;
  258. /* Userspace can request & wait on irq's:
  259. */
  260. typedef struct drm_i915_irq_emit {
  261. int __user *irq_seq;
  262. } drm_i915_irq_emit_t;
  263. typedef struct drm_i915_irq_wait {
  264. int irq_seq;
  265. } drm_i915_irq_wait_t;
  266. /* Ioctl to query kernel params:
  267. */
  268. #define I915_PARAM_IRQ_ACTIVE 1
  269. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  270. #define I915_PARAM_LAST_DISPATCH 3
  271. #define I915_PARAM_CHIPSET_ID 4
  272. #define I915_PARAM_HAS_GEM 5
  273. #define I915_PARAM_NUM_FENCES_AVAIL 6
  274. #define I915_PARAM_HAS_OVERLAY 7
  275. #define I915_PARAM_HAS_PAGEFLIPPING 8
  276. #define I915_PARAM_HAS_EXECBUF2 9
  277. #define I915_PARAM_HAS_BSD 10
  278. #define I915_PARAM_HAS_BLT 11
  279. #define I915_PARAM_HAS_RELAXED_FENCING 12
  280. #define I915_PARAM_HAS_COHERENT_RINGS 13
  281. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  282. #define I915_PARAM_HAS_RELAXED_DELTA 15
  283. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  284. #define I915_PARAM_HAS_LLC 17
  285. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  286. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  287. typedef struct drm_i915_getparam {
  288. int param;
  289. int __user *value;
  290. } drm_i915_getparam_t;
  291. /* Ioctl to set kernel params:
  292. */
  293. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  294. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  295. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  296. #define I915_SETPARAM_NUM_USED_FENCES 4
  297. typedef struct drm_i915_setparam {
  298. int param;
  299. int value;
  300. } drm_i915_setparam_t;
  301. /* A memory manager for regions of shared memory:
  302. */
  303. #define I915_MEM_REGION_AGP 1
  304. typedef struct drm_i915_mem_alloc {
  305. int region;
  306. int alignment;
  307. int size;
  308. int __user *region_offset; /* offset from start of fb or agp */
  309. } drm_i915_mem_alloc_t;
  310. typedef struct drm_i915_mem_free {
  311. int region;
  312. int region_offset;
  313. } drm_i915_mem_free_t;
  314. typedef struct drm_i915_mem_init_heap {
  315. int region;
  316. int size;
  317. int start;
  318. } drm_i915_mem_init_heap_t;
  319. /* Allow memory manager to be torn down and re-initialized (eg on
  320. * rotate):
  321. */
  322. typedef struct drm_i915_mem_destroy_heap {
  323. int region;
  324. } drm_i915_mem_destroy_heap_t;
  325. /* Allow X server to configure which pipes to monitor for vblank signals
  326. */
  327. #define DRM_I915_VBLANK_PIPE_A 1
  328. #define DRM_I915_VBLANK_PIPE_B 2
  329. typedef struct drm_i915_vblank_pipe {
  330. int pipe;
  331. } drm_i915_vblank_pipe_t;
  332. /* Schedule buffer swap at given vertical blank:
  333. */
  334. typedef struct drm_i915_vblank_swap {
  335. drm_drawable_t drawable;
  336. enum drm_vblank_seq_type seqtype;
  337. unsigned int sequence;
  338. } drm_i915_vblank_swap_t;
  339. typedef struct drm_i915_hws_addr {
  340. __u64 addr;
  341. } drm_i915_hws_addr_t;
  342. struct drm_i915_gem_init {
  343. /**
  344. * Beginning offset in the GTT to be managed by the DRM memory
  345. * manager.
  346. */
  347. __u64 gtt_start;
  348. /**
  349. * Ending offset in the GTT to be managed by the DRM memory
  350. * manager.
  351. */
  352. __u64 gtt_end;
  353. };
  354. struct drm_i915_gem_create {
  355. /**
  356. * Requested size for the object.
  357. *
  358. * The (page-aligned) allocated size for the object will be returned.
  359. */
  360. __u64 size;
  361. /**
  362. * Returned handle for the object.
  363. *
  364. * Object handles are nonzero.
  365. */
  366. __u32 handle;
  367. __u32 pad;
  368. };
  369. struct drm_i915_gem_pread {
  370. /** Handle for the object being read. */
  371. __u32 handle;
  372. __u32 pad;
  373. /** Offset into the object to read from */
  374. __u64 offset;
  375. /** Length of data to read */
  376. __u64 size;
  377. /**
  378. * Pointer to write the data into.
  379. *
  380. * This is a fixed-size type for 32/64 compatibility.
  381. */
  382. __u64 data_ptr;
  383. };
  384. struct drm_i915_gem_pwrite {
  385. /** Handle for the object being written to. */
  386. __u32 handle;
  387. __u32 pad;
  388. /** Offset into the object to write to */
  389. __u64 offset;
  390. /** Length of data to write */
  391. __u64 size;
  392. /**
  393. * Pointer to read the data from.
  394. *
  395. * This is a fixed-size type for 32/64 compatibility.
  396. */
  397. __u64 data_ptr;
  398. };
  399. struct drm_i915_gem_mmap {
  400. /** Handle for the object being mapped. */
  401. __u32 handle;
  402. __u32 pad;
  403. /** Offset in the object to map. */
  404. __u64 offset;
  405. /**
  406. * Length of data to map.
  407. *
  408. * The value will be page-aligned.
  409. */
  410. __u64 size;
  411. /**
  412. * Returned pointer the data was mapped at.
  413. *
  414. * This is a fixed-size type for 32/64 compatibility.
  415. */
  416. __u64 addr_ptr;
  417. };
  418. struct drm_i915_gem_mmap_gtt {
  419. /** Handle for the object being mapped. */
  420. __u32 handle;
  421. __u32 pad;
  422. /**
  423. * Fake offset to use for subsequent mmap call
  424. *
  425. * This is a fixed-size type for 32/64 compatibility.
  426. */
  427. __u64 offset;
  428. };
  429. struct drm_i915_gem_set_domain {
  430. /** Handle for the object */
  431. __u32 handle;
  432. /** New read domains */
  433. __u32 read_domains;
  434. /** New write domain */
  435. __u32 write_domain;
  436. };
  437. struct drm_i915_gem_sw_finish {
  438. /** Handle for the object */
  439. __u32 handle;
  440. };
  441. struct drm_i915_gem_relocation_entry {
  442. /**
  443. * Handle of the buffer being pointed to by this relocation entry.
  444. *
  445. * It's appealing to make this be an index into the mm_validate_entry
  446. * list to refer to the buffer, but this allows the driver to create
  447. * a relocation list for state buffers and not re-write it per
  448. * exec using the buffer.
  449. */
  450. __u32 target_handle;
  451. /**
  452. * Value to be added to the offset of the target buffer to make up
  453. * the relocation entry.
  454. */
  455. __u32 delta;
  456. /** Offset in the buffer the relocation entry will be written into */
  457. __u64 offset;
  458. /**
  459. * Offset value of the target buffer that the relocation entry was last
  460. * written as.
  461. *
  462. * If the buffer has the same offset as last time, we can skip syncing
  463. * and writing the relocation. This value is written back out by
  464. * the execbuffer ioctl when the relocation is written.
  465. */
  466. __u64 presumed_offset;
  467. /**
  468. * Target memory domains read by this operation.
  469. */
  470. __u32 read_domains;
  471. /**
  472. * Target memory domains written by this operation.
  473. *
  474. * Note that only one domain may be written by the whole
  475. * execbuffer operation, so that where there are conflicts,
  476. * the application will get -EINVAL back.
  477. */
  478. __u32 write_domain;
  479. };
  480. /** @{
  481. * Intel memory domains
  482. *
  483. * Most of these just align with the various caches in
  484. * the system and are used to flush and invalidate as
  485. * objects end up cached in different domains.
  486. */
  487. /** CPU cache */
  488. #define I915_GEM_DOMAIN_CPU 0x00000001
  489. /** Render cache, used by 2D and 3D drawing */
  490. #define I915_GEM_DOMAIN_RENDER 0x00000002
  491. /** Sampler cache, used by texture engine */
  492. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  493. /** Command queue, used to load batch buffers */
  494. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  495. /** Instruction cache, used by shader programs */
  496. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  497. /** Vertex address cache */
  498. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  499. /** GTT domain - aperture and scanout */
  500. #define I915_GEM_DOMAIN_GTT 0x00000040
  501. /** @} */
  502. struct drm_i915_gem_exec_object {
  503. /**
  504. * User's handle for a buffer to be bound into the GTT for this
  505. * operation.
  506. */
  507. __u32 handle;
  508. /** Number of relocations to be performed on this buffer */
  509. __u32 relocation_count;
  510. /**
  511. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  512. * the relocations to be performed in this buffer.
  513. */
  514. __u64 relocs_ptr;
  515. /** Required alignment in graphics aperture */
  516. __u64 alignment;
  517. /**
  518. * Returned value of the updated offset of the object, for future
  519. * presumed_offset writes.
  520. */
  521. __u64 offset;
  522. };
  523. struct drm_i915_gem_execbuffer {
  524. /**
  525. * List of buffers to be validated with their relocations to be
  526. * performend on them.
  527. *
  528. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  529. *
  530. * These buffers must be listed in an order such that all relocations
  531. * a buffer is performing refer to buffers that have already appeared
  532. * in the validate list.
  533. */
  534. __u64 buffers_ptr;
  535. __u32 buffer_count;
  536. /** Offset in the batchbuffer to start execution from. */
  537. __u32 batch_start_offset;
  538. /** Bytes used in batchbuffer from batch_start_offset */
  539. __u32 batch_len;
  540. __u32 DR1;
  541. __u32 DR4;
  542. __u32 num_cliprects;
  543. /** This is a struct drm_clip_rect *cliprects */
  544. __u64 cliprects_ptr;
  545. };
  546. struct drm_i915_gem_exec_object2 {
  547. /**
  548. * User's handle for a buffer to be bound into the GTT for this
  549. * operation.
  550. */
  551. __u32 handle;
  552. /** Number of relocations to be performed on this buffer */
  553. __u32 relocation_count;
  554. /**
  555. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  556. * the relocations to be performed in this buffer.
  557. */
  558. __u64 relocs_ptr;
  559. /** Required alignment in graphics aperture */
  560. __u64 alignment;
  561. /**
  562. * Returned value of the updated offset of the object, for future
  563. * presumed_offset writes.
  564. */
  565. __u64 offset;
  566. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  567. __u64 flags;
  568. __u64 rsvd1;
  569. __u64 rsvd2;
  570. };
  571. struct drm_i915_gem_execbuffer2 {
  572. /**
  573. * List of gem_exec_object2 structs
  574. */
  575. __u64 buffers_ptr;
  576. __u32 buffer_count;
  577. /** Offset in the batchbuffer to start execution from. */
  578. __u32 batch_start_offset;
  579. /** Bytes used in batchbuffer from batch_start_offset */
  580. __u32 batch_len;
  581. __u32 DR1;
  582. __u32 DR4;
  583. __u32 num_cliprects;
  584. /** This is a struct drm_clip_rect *cliprects */
  585. __u64 cliprects_ptr;
  586. #define I915_EXEC_RING_MASK (7<<0)
  587. #define I915_EXEC_DEFAULT (0<<0)
  588. #define I915_EXEC_RENDER (1<<0)
  589. #define I915_EXEC_BSD (2<<0)
  590. #define I915_EXEC_BLT (3<<0)
  591. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  592. * Gen6+ only supports relative addressing to dynamic state (default) and
  593. * absolute addressing.
  594. *
  595. * These flags are ignored for the BSD and BLT rings.
  596. */
  597. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  598. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  599. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  600. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  601. __u64 flags;
  602. __u64 rsvd1; /* now used for context info */
  603. __u64 rsvd2;
  604. };
  605. /** Resets the SO write offset registers for transform feedback on gen7. */
  606. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  607. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  608. #define i915_execbuffer2_set_context_id(eb2, context) \
  609. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  610. #define i915_execbuffer2_get_context_id(eb2) \
  611. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  612. struct drm_i915_gem_pin {
  613. /** Handle of the buffer to be pinned. */
  614. __u32 handle;
  615. __u32 pad;
  616. /** alignment required within the aperture */
  617. __u64 alignment;
  618. /** Returned GTT offset of the buffer. */
  619. __u64 offset;
  620. };
  621. struct drm_i915_gem_unpin {
  622. /** Handle of the buffer to be unpinned. */
  623. __u32 handle;
  624. __u32 pad;
  625. };
  626. struct drm_i915_gem_busy {
  627. /** Handle of the buffer to check for busy */
  628. __u32 handle;
  629. /** Return busy status (1 if busy, 0 if idle) */
  630. __u32 busy;
  631. };
  632. #define I915_CACHEING_NONE 0
  633. #define I915_CACHEING_CACHED 1
  634. struct drm_i915_gem_cacheing {
  635. /** Handle of the buffer to check for busy */
  636. __u32 handle;
  637. /** Cacheing level to apply or return value */
  638. __u32 cacheing;
  639. };
  640. #define I915_TILING_NONE 0
  641. #define I915_TILING_X 1
  642. #define I915_TILING_Y 2
  643. #define I915_BIT_6_SWIZZLE_NONE 0
  644. #define I915_BIT_6_SWIZZLE_9 1
  645. #define I915_BIT_6_SWIZZLE_9_10 2
  646. #define I915_BIT_6_SWIZZLE_9_11 3
  647. #define I915_BIT_6_SWIZZLE_9_10_11 4
  648. /* Not seen by userland */
  649. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  650. /* Seen by userland. */
  651. #define I915_BIT_6_SWIZZLE_9_17 6
  652. #define I915_BIT_6_SWIZZLE_9_10_17 7
  653. struct drm_i915_gem_set_tiling {
  654. /** Handle of the buffer to have its tiling state updated */
  655. __u32 handle;
  656. /**
  657. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  658. * I915_TILING_Y).
  659. *
  660. * This value is to be set on request, and will be updated by the
  661. * kernel on successful return with the actual chosen tiling layout.
  662. *
  663. * The tiling mode may be demoted to I915_TILING_NONE when the system
  664. * has bit 6 swizzling that can't be managed correctly by GEM.
  665. *
  666. * Buffer contents become undefined when changing tiling_mode.
  667. */
  668. __u32 tiling_mode;
  669. /**
  670. * Stride in bytes for the object when in I915_TILING_X or
  671. * I915_TILING_Y.
  672. */
  673. __u32 stride;
  674. /**
  675. * Returned address bit 6 swizzling required for CPU access through
  676. * mmap mapping.
  677. */
  678. __u32 swizzle_mode;
  679. };
  680. struct drm_i915_gem_get_tiling {
  681. /** Handle of the buffer to get tiling state for. */
  682. __u32 handle;
  683. /**
  684. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  685. * I915_TILING_Y).
  686. */
  687. __u32 tiling_mode;
  688. /**
  689. * Returned address bit 6 swizzling required for CPU access through
  690. * mmap mapping.
  691. */
  692. __u32 swizzle_mode;
  693. };
  694. struct drm_i915_gem_get_aperture {
  695. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  696. __u64 aper_size;
  697. /**
  698. * Available space in the aperture used by i915_gem_execbuffer, in
  699. * bytes
  700. */
  701. __u64 aper_available_size;
  702. };
  703. struct drm_i915_get_pipe_from_crtc_id {
  704. /** ID of CRTC being requested **/
  705. __u32 crtc_id;
  706. /** pipe of requested CRTC **/
  707. __u32 pipe;
  708. };
  709. #define I915_MADV_WILLNEED 0
  710. #define I915_MADV_DONTNEED 1
  711. #define __I915_MADV_PURGED 2 /* internal state */
  712. struct drm_i915_gem_madvise {
  713. /** Handle of the buffer to change the backing store advice */
  714. __u32 handle;
  715. /* Advice: either the buffer will be needed again in the near future,
  716. * or wont be and could be discarded under memory pressure.
  717. */
  718. __u32 madv;
  719. /** Whether the backing store still exists. */
  720. __u32 retained;
  721. };
  722. /* flags */
  723. #define I915_OVERLAY_TYPE_MASK 0xff
  724. #define I915_OVERLAY_YUV_PLANAR 0x01
  725. #define I915_OVERLAY_YUV_PACKED 0x02
  726. #define I915_OVERLAY_RGB 0x03
  727. #define I915_OVERLAY_DEPTH_MASK 0xff00
  728. #define I915_OVERLAY_RGB24 0x1000
  729. #define I915_OVERLAY_RGB16 0x2000
  730. #define I915_OVERLAY_RGB15 0x3000
  731. #define I915_OVERLAY_YUV422 0x0100
  732. #define I915_OVERLAY_YUV411 0x0200
  733. #define I915_OVERLAY_YUV420 0x0300
  734. #define I915_OVERLAY_YUV410 0x0400
  735. #define I915_OVERLAY_SWAP_MASK 0xff0000
  736. #define I915_OVERLAY_NO_SWAP 0x000000
  737. #define I915_OVERLAY_UV_SWAP 0x010000
  738. #define I915_OVERLAY_Y_SWAP 0x020000
  739. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  740. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  741. #define I915_OVERLAY_ENABLE 0x01000000
  742. struct drm_intel_overlay_put_image {
  743. /* various flags and src format description */
  744. __u32 flags;
  745. /* source picture description */
  746. __u32 bo_handle;
  747. /* stride values and offsets are in bytes, buffer relative */
  748. __u16 stride_Y; /* stride for packed formats */
  749. __u16 stride_UV;
  750. __u32 offset_Y; /* offset for packet formats */
  751. __u32 offset_U;
  752. __u32 offset_V;
  753. /* in pixels */
  754. __u16 src_width;
  755. __u16 src_height;
  756. /* to compensate the scaling factors for partially covered surfaces */
  757. __u16 src_scan_width;
  758. __u16 src_scan_height;
  759. /* output crtc description */
  760. __u32 crtc_id;
  761. __u16 dst_x;
  762. __u16 dst_y;
  763. __u16 dst_width;
  764. __u16 dst_height;
  765. };
  766. /* flags */
  767. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  768. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  769. struct drm_intel_overlay_attrs {
  770. __u32 flags;
  771. __u32 color_key;
  772. __s32 brightness;
  773. __u32 contrast;
  774. __u32 saturation;
  775. __u32 gamma0;
  776. __u32 gamma1;
  777. __u32 gamma2;
  778. __u32 gamma3;
  779. __u32 gamma4;
  780. __u32 gamma5;
  781. };
  782. /*
  783. * Intel sprite handling
  784. *
  785. * Color keying works with a min/mask/max tuple. Both source and destination
  786. * color keying is allowed.
  787. *
  788. * Source keying:
  789. * Sprite pixels within the min & max values, masked against the color channels
  790. * specified in the mask field, will be transparent. All other pixels will
  791. * be displayed on top of the primary plane. For RGB surfaces, only the min
  792. * and mask fields will be used; ranged compares are not allowed.
  793. *
  794. * Destination keying:
  795. * Primary plane pixels that match the min value, masked against the color
  796. * channels specified in the mask field, will be replaced by corresponding
  797. * pixels from the sprite plane.
  798. *
  799. * Note that source & destination keying are exclusive; only one can be
  800. * active on a given plane.
  801. */
  802. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  803. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  804. #define I915_SET_COLORKEY_SOURCE (1<<2)
  805. struct drm_intel_sprite_colorkey {
  806. __u32 plane_id;
  807. __u32 min_value;
  808. __u32 channel_mask;
  809. __u32 max_value;
  810. __u32 flags;
  811. };
  812. struct drm_i915_gem_wait {
  813. /** Handle of BO we shall wait on */
  814. __u32 bo_handle;
  815. __u32 flags;
  816. /** Number of nanoseconds to wait, Returns time remaining. */
  817. __s64 timeout_ns;
  818. };
  819. struct drm_i915_gem_context_create {
  820. /* output: id of new context*/
  821. __u32 ctx_id;
  822. __u32 pad;
  823. };
  824. struct drm_i915_gem_context_destroy {
  825. __u32 ctx_id;
  826. __u32 pad;
  827. };
  828. #endif /* _I915_DRM_H_ */