wm_adsp.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff_ctl {
  202. const char *name;
  203. struct wm_adsp_alg_region region;
  204. struct wm_coeff_ctl_ops ops;
  205. struct wm_adsp *adsp;
  206. void *private;
  207. unsigned int enabled:1;
  208. struct list_head list;
  209. void *cache;
  210. size_t len;
  211. unsigned int set:1;
  212. struct snd_kcontrol *kcontrol;
  213. };
  214. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  218. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  219. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  220. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  221. return 0;
  222. }
  223. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  224. struct snd_ctl_elem_value *ucontrol)
  225. {
  226. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  227. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  228. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  229. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  230. return 0;
  231. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  232. return -EINVAL;
  233. if (adsp[e->shift_l].running)
  234. return -EBUSY;
  235. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  236. return 0;
  237. }
  238. static const struct soc_enum wm_adsp_fw_enum[] = {
  239. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  240. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  241. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  242. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  243. };
  244. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  245. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  246. wm_adsp_fw_get, wm_adsp_fw_put),
  247. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  248. wm_adsp_fw_get, wm_adsp_fw_put),
  249. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  250. wm_adsp_fw_get, wm_adsp_fw_put),
  251. };
  252. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  253. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  254. static const struct soc_enum wm_adsp2_rate_enum[] = {
  255. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  256. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  257. ARIZONA_RATE_ENUM_SIZE,
  258. arizona_rate_text, arizona_rate_val),
  259. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  260. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  261. ARIZONA_RATE_ENUM_SIZE,
  262. arizona_rate_text, arizona_rate_val),
  263. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  264. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  265. ARIZONA_RATE_ENUM_SIZE,
  266. arizona_rate_text, arizona_rate_val),
  267. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
  268. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  269. ARIZONA_RATE_ENUM_SIZE,
  270. arizona_rate_text, arizona_rate_val),
  271. };
  272. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  273. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  274. wm_adsp_fw_get, wm_adsp_fw_put),
  275. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  276. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  277. wm_adsp_fw_get, wm_adsp_fw_put),
  278. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  279. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  282. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  285. };
  286. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  287. #endif
  288. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  289. int type)
  290. {
  291. int i;
  292. for (i = 0; i < dsp->num_mems; i++)
  293. if (dsp->mem[i].type == type)
  294. return &dsp->mem[i];
  295. return NULL;
  296. }
  297. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  298. unsigned int offset)
  299. {
  300. if (WARN_ON(!region))
  301. return offset;
  302. switch (region->type) {
  303. case WMFW_ADSP1_PM:
  304. return region->base + (offset * 3);
  305. case WMFW_ADSP1_DM:
  306. return region->base + (offset * 2);
  307. case WMFW_ADSP2_XM:
  308. return region->base + (offset * 2);
  309. case WMFW_ADSP2_YM:
  310. return region->base + (offset * 2);
  311. case WMFW_ADSP1_ZM:
  312. return region->base + (offset * 2);
  313. default:
  314. WARN(1, "Unknown memory region type");
  315. return offset;
  316. }
  317. }
  318. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  319. struct snd_ctl_elem_info *uinfo)
  320. {
  321. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  322. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  323. uinfo->count = ctl->len;
  324. return 0;
  325. }
  326. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  327. const void *buf, size_t len)
  328. {
  329. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  330. struct wm_adsp_alg_region *region = &ctl->region;
  331. const struct wm_adsp_region *mem;
  332. struct wm_adsp *adsp = ctl->adsp;
  333. void *scratch;
  334. int ret;
  335. unsigned int reg;
  336. mem = wm_adsp_find_region(adsp, region->type);
  337. if (!mem) {
  338. adsp_err(adsp, "No base for region %x\n",
  339. region->type);
  340. return -EINVAL;
  341. }
  342. reg = ctl->region.base;
  343. reg = wm_adsp_region_to_reg(mem, reg);
  344. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  345. if (!scratch)
  346. return -ENOMEM;
  347. ret = regmap_raw_write(adsp->regmap, reg, scratch,
  348. ctl->len);
  349. if (ret) {
  350. adsp_err(adsp, "Failed to write %zu bytes to %x: %d\n",
  351. ctl->len, reg, ret);
  352. kfree(scratch);
  353. return ret;
  354. }
  355. adsp_dbg(adsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
  356. kfree(scratch);
  357. return 0;
  358. }
  359. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  360. struct snd_ctl_elem_value *ucontrol)
  361. {
  362. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  363. char *p = ucontrol->value.bytes.data;
  364. memcpy(ctl->cache, p, ctl->len);
  365. if (!ctl->enabled) {
  366. ctl->set = 1;
  367. return 0;
  368. }
  369. return wm_coeff_write_control(kcontrol, p, ctl->len);
  370. }
  371. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  372. void *buf, size_t len)
  373. {
  374. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  375. struct wm_adsp_alg_region *region = &ctl->region;
  376. const struct wm_adsp_region *mem;
  377. struct wm_adsp *adsp = ctl->adsp;
  378. void *scratch;
  379. int ret;
  380. unsigned int reg;
  381. mem = wm_adsp_find_region(adsp, region->type);
  382. if (!mem) {
  383. adsp_err(adsp, "No base for region %x\n",
  384. region->type);
  385. return -EINVAL;
  386. }
  387. reg = ctl->region.base;
  388. reg = wm_adsp_region_to_reg(mem, reg);
  389. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  390. if (!scratch)
  391. return -ENOMEM;
  392. ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
  393. if (ret) {
  394. adsp_err(adsp, "Failed to read %zu bytes from %x: %d\n",
  395. ctl->len, reg, ret);
  396. kfree(scratch);
  397. return ret;
  398. }
  399. adsp_dbg(adsp, "Read %zu bytes from %x\n", ctl->len, reg);
  400. memcpy(buf, scratch, ctl->len);
  401. kfree(scratch);
  402. return 0;
  403. }
  404. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  405. struct snd_ctl_elem_value *ucontrol)
  406. {
  407. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  408. char *p = ucontrol->value.bytes.data;
  409. memcpy(p, ctl->cache, ctl->len);
  410. return 0;
  411. }
  412. struct wmfw_ctl_work {
  413. struct wm_adsp *adsp;
  414. struct wm_coeff_ctl *ctl;
  415. struct work_struct work;
  416. };
  417. static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
  418. {
  419. struct snd_kcontrol_new *kcontrol;
  420. int ret;
  421. if (!ctl || !ctl->name)
  422. return -EINVAL;
  423. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  424. if (!kcontrol)
  425. return -ENOMEM;
  426. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  427. kcontrol->name = ctl->name;
  428. kcontrol->info = wm_coeff_info;
  429. kcontrol->get = wm_coeff_get;
  430. kcontrol->put = wm_coeff_put;
  431. kcontrol->private_value = (unsigned long)ctl;
  432. ret = snd_soc_add_card_controls(adsp->card,
  433. kcontrol, 1);
  434. if (ret < 0)
  435. goto err_kcontrol;
  436. kfree(kcontrol);
  437. ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
  438. ctl->name);
  439. list_add(&ctl->list, &adsp->ctl_list);
  440. return 0;
  441. err_kcontrol:
  442. kfree(kcontrol);
  443. return ret;
  444. }
  445. static int wm_adsp_load(struct wm_adsp *dsp)
  446. {
  447. LIST_HEAD(buf_list);
  448. const struct firmware *firmware;
  449. struct regmap *regmap = dsp->regmap;
  450. unsigned int pos = 0;
  451. const struct wmfw_header *header;
  452. const struct wmfw_adsp1_sizes *adsp1_sizes;
  453. const struct wmfw_adsp2_sizes *adsp2_sizes;
  454. const struct wmfw_footer *footer;
  455. const struct wmfw_region *region;
  456. const struct wm_adsp_region *mem;
  457. const char *region_name;
  458. char *file, *text;
  459. struct wm_adsp_buf *buf;
  460. unsigned int reg;
  461. int regions = 0;
  462. int ret, offset, type, sizes;
  463. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  464. if (file == NULL)
  465. return -ENOMEM;
  466. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  467. wm_adsp_fw[dsp->fw].file);
  468. file[PAGE_SIZE - 1] = '\0';
  469. ret = request_firmware(&firmware, file, dsp->dev);
  470. if (ret != 0) {
  471. adsp_err(dsp, "Failed to request '%s'\n", file);
  472. goto out;
  473. }
  474. ret = -EINVAL;
  475. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  476. if (pos >= firmware->size) {
  477. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  478. file, firmware->size);
  479. goto out_fw;
  480. }
  481. header = (void*)&firmware->data[0];
  482. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  483. adsp_err(dsp, "%s: invalid magic\n", file);
  484. goto out_fw;
  485. }
  486. if (header->ver != 0) {
  487. adsp_err(dsp, "%s: unknown file format %d\n",
  488. file, header->ver);
  489. goto out_fw;
  490. }
  491. adsp_info(dsp, "Firmware version: %d\n", header->ver);
  492. if (header->core != dsp->type) {
  493. adsp_err(dsp, "%s: invalid core %d != %d\n",
  494. file, header->core, dsp->type);
  495. goto out_fw;
  496. }
  497. switch (dsp->type) {
  498. case WMFW_ADSP1:
  499. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  500. adsp1_sizes = (void *)&(header[1]);
  501. footer = (void *)&(adsp1_sizes[1]);
  502. sizes = sizeof(*adsp1_sizes);
  503. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  504. file, le32_to_cpu(adsp1_sizes->dm),
  505. le32_to_cpu(adsp1_sizes->pm),
  506. le32_to_cpu(adsp1_sizes->zm));
  507. break;
  508. case WMFW_ADSP2:
  509. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  510. adsp2_sizes = (void *)&(header[1]);
  511. footer = (void *)&(adsp2_sizes[1]);
  512. sizes = sizeof(*adsp2_sizes);
  513. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  514. file, le32_to_cpu(adsp2_sizes->xm),
  515. le32_to_cpu(adsp2_sizes->ym),
  516. le32_to_cpu(adsp2_sizes->pm),
  517. le32_to_cpu(adsp2_sizes->zm));
  518. break;
  519. default:
  520. WARN(1, "Unknown DSP type");
  521. goto out_fw;
  522. }
  523. if (le32_to_cpu(header->len) != sizeof(*header) +
  524. sizes + sizeof(*footer)) {
  525. adsp_err(dsp, "%s: unexpected header length %d\n",
  526. file, le32_to_cpu(header->len));
  527. goto out_fw;
  528. }
  529. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  530. le64_to_cpu(footer->timestamp));
  531. while (pos < firmware->size &&
  532. pos - firmware->size > sizeof(*region)) {
  533. region = (void *)&(firmware->data[pos]);
  534. region_name = "Unknown";
  535. reg = 0;
  536. text = NULL;
  537. offset = le32_to_cpu(region->offset) & 0xffffff;
  538. type = be32_to_cpu(region->type) & 0xff;
  539. mem = wm_adsp_find_region(dsp, type);
  540. switch (type) {
  541. case WMFW_NAME_TEXT:
  542. region_name = "Firmware name";
  543. text = kzalloc(le32_to_cpu(region->len) + 1,
  544. GFP_KERNEL);
  545. break;
  546. case WMFW_INFO_TEXT:
  547. region_name = "Information";
  548. text = kzalloc(le32_to_cpu(region->len) + 1,
  549. GFP_KERNEL);
  550. break;
  551. case WMFW_ABSOLUTE:
  552. region_name = "Absolute";
  553. reg = offset;
  554. break;
  555. case WMFW_ADSP1_PM:
  556. region_name = "PM";
  557. reg = wm_adsp_region_to_reg(mem, offset);
  558. break;
  559. case WMFW_ADSP1_DM:
  560. region_name = "DM";
  561. reg = wm_adsp_region_to_reg(mem, offset);
  562. break;
  563. case WMFW_ADSP2_XM:
  564. region_name = "XM";
  565. reg = wm_adsp_region_to_reg(mem, offset);
  566. break;
  567. case WMFW_ADSP2_YM:
  568. region_name = "YM";
  569. reg = wm_adsp_region_to_reg(mem, offset);
  570. break;
  571. case WMFW_ADSP1_ZM:
  572. region_name = "ZM";
  573. reg = wm_adsp_region_to_reg(mem, offset);
  574. break;
  575. default:
  576. adsp_warn(dsp,
  577. "%s.%d: Unknown region type %x at %d(%x)\n",
  578. file, regions, type, pos, pos);
  579. break;
  580. }
  581. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  582. regions, le32_to_cpu(region->len), offset,
  583. region_name);
  584. if (text) {
  585. memcpy(text, region->data, le32_to_cpu(region->len));
  586. adsp_info(dsp, "%s: %s\n", file, text);
  587. kfree(text);
  588. }
  589. if (reg) {
  590. buf = wm_adsp_buf_alloc(region->data,
  591. le32_to_cpu(region->len),
  592. &buf_list);
  593. if (!buf) {
  594. adsp_err(dsp, "Out of memory\n");
  595. ret = -ENOMEM;
  596. goto out_fw;
  597. }
  598. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  599. le32_to_cpu(region->len));
  600. if (ret != 0) {
  601. adsp_err(dsp,
  602. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  603. file, regions,
  604. le32_to_cpu(region->len), offset,
  605. region_name, ret);
  606. goto out_fw;
  607. }
  608. }
  609. pos += le32_to_cpu(region->len) + sizeof(*region);
  610. regions++;
  611. }
  612. ret = regmap_async_complete(regmap);
  613. if (ret != 0) {
  614. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  615. goto out_fw;
  616. }
  617. if (pos > firmware->size)
  618. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  619. file, regions, pos - firmware->size);
  620. out_fw:
  621. regmap_async_complete(regmap);
  622. wm_adsp_buf_free(&buf_list);
  623. release_firmware(firmware);
  624. out:
  625. kfree(file);
  626. return ret;
  627. }
  628. static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
  629. {
  630. struct wm_coeff_ctl *ctl;
  631. int ret;
  632. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  633. if (!ctl->enabled || ctl->set)
  634. continue;
  635. ret = wm_coeff_read_control(ctl->kcontrol,
  636. ctl->cache,
  637. ctl->len);
  638. if (ret < 0)
  639. return ret;
  640. }
  641. return 0;
  642. }
  643. static int wm_coeff_sync_controls(struct wm_adsp *adsp)
  644. {
  645. struct wm_coeff_ctl *ctl;
  646. int ret;
  647. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  648. if (!ctl->enabled)
  649. continue;
  650. if (ctl->set) {
  651. ret = wm_coeff_write_control(ctl->kcontrol,
  652. ctl->cache,
  653. ctl->len);
  654. if (ret < 0)
  655. return ret;
  656. }
  657. }
  658. return 0;
  659. }
  660. static void wm_adsp_ctl_work(struct work_struct *work)
  661. {
  662. struct wmfw_ctl_work *ctl_work = container_of(work,
  663. struct wmfw_ctl_work,
  664. work);
  665. wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
  666. kfree(ctl_work);
  667. }
  668. static int wm_adsp_create_control(struct wm_adsp *dsp,
  669. const struct wm_adsp_alg_region *region)
  670. {
  671. struct wm_coeff_ctl *ctl;
  672. struct wmfw_ctl_work *ctl_work;
  673. char *name;
  674. char *region_name;
  675. int ret;
  676. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  677. if (!name)
  678. return -ENOMEM;
  679. switch (region->type) {
  680. case WMFW_ADSP1_PM:
  681. region_name = "PM";
  682. break;
  683. case WMFW_ADSP1_DM:
  684. region_name = "DM";
  685. break;
  686. case WMFW_ADSP2_XM:
  687. region_name = "XM";
  688. break;
  689. case WMFW_ADSP2_YM:
  690. region_name = "YM";
  691. break;
  692. case WMFW_ADSP1_ZM:
  693. region_name = "ZM";
  694. break;
  695. default:
  696. ret = -EINVAL;
  697. goto err_name;
  698. }
  699. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  700. dsp->num, region_name, region->alg);
  701. list_for_each_entry(ctl, &dsp->ctl_list,
  702. list) {
  703. if (!strcmp(ctl->name, name)) {
  704. if (!ctl->enabled)
  705. ctl->enabled = 1;
  706. goto found;
  707. }
  708. }
  709. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  710. if (!ctl) {
  711. ret = -ENOMEM;
  712. goto err_name;
  713. }
  714. ctl->region = *region;
  715. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  716. if (!ctl->name) {
  717. ret = -ENOMEM;
  718. goto err_ctl;
  719. }
  720. ctl->enabled = 1;
  721. ctl->set = 0;
  722. ctl->ops.xget = wm_coeff_get;
  723. ctl->ops.xput = wm_coeff_put;
  724. ctl->adsp = dsp;
  725. ctl->len = region->len;
  726. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  727. if (!ctl->cache) {
  728. ret = -ENOMEM;
  729. goto err_ctl_name;
  730. }
  731. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  732. if (!ctl_work) {
  733. ret = -ENOMEM;
  734. goto err_ctl_cache;
  735. }
  736. ctl_work->adsp = dsp;
  737. ctl_work->ctl = ctl;
  738. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  739. schedule_work(&ctl_work->work);
  740. found:
  741. kfree(name);
  742. return 0;
  743. err_ctl_cache:
  744. kfree(ctl->cache);
  745. err_ctl_name:
  746. kfree(ctl->name);
  747. err_ctl:
  748. kfree(ctl);
  749. err_name:
  750. kfree(name);
  751. return ret;
  752. }
  753. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  754. {
  755. struct regmap *regmap = dsp->regmap;
  756. struct wmfw_adsp1_id_hdr adsp1_id;
  757. struct wmfw_adsp2_id_hdr adsp2_id;
  758. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  759. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  760. void *alg, *buf;
  761. struct wm_adsp_alg_region *region;
  762. const struct wm_adsp_region *mem;
  763. unsigned int pos, term;
  764. size_t algs, buf_size;
  765. __be32 val;
  766. int i, ret;
  767. switch (dsp->type) {
  768. case WMFW_ADSP1:
  769. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  770. break;
  771. case WMFW_ADSP2:
  772. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  773. break;
  774. default:
  775. mem = NULL;
  776. break;
  777. }
  778. if (WARN_ON(!mem))
  779. return -EINVAL;
  780. switch (dsp->type) {
  781. case WMFW_ADSP1:
  782. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  783. sizeof(adsp1_id));
  784. if (ret != 0) {
  785. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  786. ret);
  787. return ret;
  788. }
  789. buf = &adsp1_id;
  790. buf_size = sizeof(adsp1_id);
  791. algs = be32_to_cpu(adsp1_id.algs);
  792. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  793. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  794. dsp->fw_id,
  795. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  796. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  797. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  798. algs);
  799. region = kzalloc(sizeof(*region), GFP_KERNEL);
  800. if (!region)
  801. return -ENOMEM;
  802. region->type = WMFW_ADSP1_ZM;
  803. region->alg = be32_to_cpu(adsp1_id.fw.id);
  804. region->base = be32_to_cpu(adsp1_id.zm);
  805. list_add_tail(&region->list, &dsp->alg_regions);
  806. region = kzalloc(sizeof(*region), GFP_KERNEL);
  807. if (!region)
  808. return -ENOMEM;
  809. region->type = WMFW_ADSP1_DM;
  810. region->alg = be32_to_cpu(adsp1_id.fw.id);
  811. region->base = be32_to_cpu(adsp1_id.dm);
  812. list_add_tail(&region->list, &dsp->alg_regions);
  813. pos = sizeof(adsp1_id) / 2;
  814. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  815. break;
  816. case WMFW_ADSP2:
  817. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  818. sizeof(adsp2_id));
  819. if (ret != 0) {
  820. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  821. ret);
  822. return ret;
  823. }
  824. buf = &adsp2_id;
  825. buf_size = sizeof(adsp2_id);
  826. algs = be32_to_cpu(adsp2_id.algs);
  827. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  828. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  829. dsp->fw_id,
  830. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  831. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  832. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  833. algs);
  834. region = kzalloc(sizeof(*region), GFP_KERNEL);
  835. if (!region)
  836. return -ENOMEM;
  837. region->type = WMFW_ADSP2_XM;
  838. region->alg = be32_to_cpu(adsp2_id.fw.id);
  839. region->base = be32_to_cpu(adsp2_id.xm);
  840. list_add_tail(&region->list, &dsp->alg_regions);
  841. region = kzalloc(sizeof(*region), GFP_KERNEL);
  842. if (!region)
  843. return -ENOMEM;
  844. region->type = WMFW_ADSP2_YM;
  845. region->alg = be32_to_cpu(adsp2_id.fw.id);
  846. region->base = be32_to_cpu(adsp2_id.ym);
  847. list_add_tail(&region->list, &dsp->alg_regions);
  848. region = kzalloc(sizeof(*region), GFP_KERNEL);
  849. if (!region)
  850. return -ENOMEM;
  851. region->type = WMFW_ADSP2_ZM;
  852. region->alg = be32_to_cpu(adsp2_id.fw.id);
  853. region->base = be32_to_cpu(adsp2_id.zm);
  854. list_add_tail(&region->list, &dsp->alg_regions);
  855. pos = sizeof(adsp2_id) / 2;
  856. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  857. break;
  858. default:
  859. WARN(1, "Unknown DSP type");
  860. return -EINVAL;
  861. }
  862. if (algs == 0) {
  863. adsp_err(dsp, "No algorithms\n");
  864. return -EINVAL;
  865. }
  866. if (algs > 1024) {
  867. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  868. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  869. buf, buf_size);
  870. return -EINVAL;
  871. }
  872. /* Read the terminator first to validate the length */
  873. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  874. if (ret != 0) {
  875. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  876. ret);
  877. return ret;
  878. }
  879. if (be32_to_cpu(val) != 0xbedead)
  880. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  881. term, be32_to_cpu(val));
  882. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  883. if (!alg)
  884. return -ENOMEM;
  885. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  886. if (ret != 0) {
  887. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  888. ret);
  889. goto out;
  890. }
  891. adsp1_alg = alg;
  892. adsp2_alg = alg;
  893. for (i = 0; i < algs; i++) {
  894. switch (dsp->type) {
  895. case WMFW_ADSP1:
  896. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  897. i, be32_to_cpu(adsp1_alg[i].alg.id),
  898. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  899. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  900. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  901. be32_to_cpu(adsp1_alg[i].dm),
  902. be32_to_cpu(adsp1_alg[i].zm));
  903. region = kzalloc(sizeof(*region), GFP_KERNEL);
  904. if (!region)
  905. return -ENOMEM;
  906. region->type = WMFW_ADSP1_DM;
  907. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  908. region->base = be32_to_cpu(adsp1_alg[i].dm);
  909. region->len = 0;
  910. list_add_tail(&region->list, &dsp->alg_regions);
  911. if (i + 1 < algs) {
  912. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  913. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  914. region->len *= 4;
  915. wm_adsp_create_control(dsp, region);
  916. } else {
  917. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  918. be32_to_cpu(adsp1_alg[i].alg.id));
  919. }
  920. region = kzalloc(sizeof(*region), GFP_KERNEL);
  921. if (!region)
  922. return -ENOMEM;
  923. region->type = WMFW_ADSP1_ZM;
  924. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  925. region->base = be32_to_cpu(adsp1_alg[i].zm);
  926. region->len = 0;
  927. list_add_tail(&region->list, &dsp->alg_regions);
  928. if (i + 1 < algs) {
  929. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  930. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  931. region->len *= 4;
  932. wm_adsp_create_control(dsp, region);
  933. } else {
  934. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  935. be32_to_cpu(adsp1_alg[i].alg.id));
  936. }
  937. break;
  938. case WMFW_ADSP2:
  939. adsp_info(dsp,
  940. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  941. i, be32_to_cpu(adsp2_alg[i].alg.id),
  942. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  943. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  944. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  945. be32_to_cpu(adsp2_alg[i].xm),
  946. be32_to_cpu(adsp2_alg[i].ym),
  947. be32_to_cpu(adsp2_alg[i].zm));
  948. region = kzalloc(sizeof(*region), GFP_KERNEL);
  949. if (!region)
  950. return -ENOMEM;
  951. region->type = WMFW_ADSP2_XM;
  952. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  953. region->base = be32_to_cpu(adsp2_alg[i].xm);
  954. region->len = 0;
  955. list_add_tail(&region->list, &dsp->alg_regions);
  956. if (i + 1 < algs) {
  957. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  958. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  959. region->len *= 4;
  960. wm_adsp_create_control(dsp, region);
  961. } else {
  962. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  963. be32_to_cpu(adsp2_alg[i].alg.id));
  964. }
  965. region = kzalloc(sizeof(*region), GFP_KERNEL);
  966. if (!region)
  967. return -ENOMEM;
  968. region->type = WMFW_ADSP2_YM;
  969. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  970. region->base = be32_to_cpu(adsp2_alg[i].ym);
  971. region->len = 0;
  972. list_add_tail(&region->list, &dsp->alg_regions);
  973. if (i + 1 < algs) {
  974. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  975. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  976. region->len *= 4;
  977. wm_adsp_create_control(dsp, region);
  978. } else {
  979. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  980. be32_to_cpu(adsp2_alg[i].alg.id));
  981. }
  982. region = kzalloc(sizeof(*region), GFP_KERNEL);
  983. if (!region)
  984. return -ENOMEM;
  985. region->type = WMFW_ADSP2_ZM;
  986. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  987. region->base = be32_to_cpu(adsp2_alg[i].zm);
  988. region->len = 0;
  989. list_add_tail(&region->list, &dsp->alg_regions);
  990. if (i + 1 < algs) {
  991. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  992. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  993. region->len *= 4;
  994. wm_adsp_create_control(dsp, region);
  995. } else {
  996. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  997. be32_to_cpu(adsp2_alg[i].alg.id));
  998. }
  999. break;
  1000. }
  1001. }
  1002. out:
  1003. kfree(alg);
  1004. return ret;
  1005. }
  1006. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1007. {
  1008. LIST_HEAD(buf_list);
  1009. struct regmap *regmap = dsp->regmap;
  1010. struct wmfw_coeff_hdr *hdr;
  1011. struct wmfw_coeff_item *blk;
  1012. const struct firmware *firmware;
  1013. const struct wm_adsp_region *mem;
  1014. struct wm_adsp_alg_region *alg_region;
  1015. const char *region_name;
  1016. int ret, pos, blocks, type, offset, reg;
  1017. char *file;
  1018. struct wm_adsp_buf *buf;
  1019. int tmp;
  1020. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1021. if (file == NULL)
  1022. return -ENOMEM;
  1023. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1024. wm_adsp_fw[dsp->fw].file);
  1025. file[PAGE_SIZE - 1] = '\0';
  1026. ret = request_firmware(&firmware, file, dsp->dev);
  1027. if (ret != 0) {
  1028. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1029. ret = 0;
  1030. goto out;
  1031. }
  1032. ret = -EINVAL;
  1033. if (sizeof(*hdr) >= firmware->size) {
  1034. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1035. file, firmware->size);
  1036. goto out_fw;
  1037. }
  1038. hdr = (void*)&firmware->data[0];
  1039. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1040. adsp_err(dsp, "%s: invalid magic\n", file);
  1041. goto out_fw;
  1042. }
  1043. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1044. case 1:
  1045. break;
  1046. default:
  1047. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1048. file, be32_to_cpu(hdr->rev) & 0xff);
  1049. ret = -EINVAL;
  1050. goto out_fw;
  1051. }
  1052. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1053. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1054. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1055. le32_to_cpu(hdr->ver) & 0xff);
  1056. pos = le32_to_cpu(hdr->len);
  1057. blocks = 0;
  1058. while (pos < firmware->size &&
  1059. pos - firmware->size > sizeof(*blk)) {
  1060. blk = (void*)(&firmware->data[pos]);
  1061. type = le16_to_cpu(blk->type);
  1062. offset = le16_to_cpu(blk->offset);
  1063. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1064. file, blocks, le32_to_cpu(blk->id),
  1065. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1066. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1067. le32_to_cpu(blk->ver) & 0xff);
  1068. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1069. file, blocks, le32_to_cpu(blk->len), offset, type);
  1070. reg = 0;
  1071. region_name = "Unknown";
  1072. switch (type) {
  1073. case (WMFW_NAME_TEXT << 8):
  1074. case (WMFW_INFO_TEXT << 8):
  1075. break;
  1076. case (WMFW_ABSOLUTE << 8):
  1077. /*
  1078. * Old files may use this for global
  1079. * coefficients.
  1080. */
  1081. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1082. offset == 0) {
  1083. region_name = "global coefficients";
  1084. mem = wm_adsp_find_region(dsp, type);
  1085. if (!mem) {
  1086. adsp_err(dsp, "No ZM\n");
  1087. break;
  1088. }
  1089. reg = wm_adsp_region_to_reg(mem, 0);
  1090. } else {
  1091. region_name = "register";
  1092. reg = offset;
  1093. }
  1094. break;
  1095. case WMFW_ADSP1_DM:
  1096. case WMFW_ADSP1_ZM:
  1097. case WMFW_ADSP2_XM:
  1098. case WMFW_ADSP2_YM:
  1099. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1100. file, blocks, le32_to_cpu(blk->len),
  1101. type, le32_to_cpu(blk->id));
  1102. mem = wm_adsp_find_region(dsp, type);
  1103. if (!mem) {
  1104. adsp_err(dsp, "No base for region %x\n", type);
  1105. break;
  1106. }
  1107. reg = 0;
  1108. list_for_each_entry(alg_region,
  1109. &dsp->alg_regions, list) {
  1110. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1111. type == alg_region->type) {
  1112. reg = alg_region->base;
  1113. reg = wm_adsp_region_to_reg(mem,
  1114. reg);
  1115. reg += offset;
  1116. }
  1117. }
  1118. if (reg == 0)
  1119. adsp_err(dsp, "No %x for algorithm %x\n",
  1120. type, le32_to_cpu(blk->id));
  1121. break;
  1122. default:
  1123. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1124. file, blocks, type, pos);
  1125. break;
  1126. }
  1127. if (reg) {
  1128. buf = wm_adsp_buf_alloc(blk->data,
  1129. le32_to_cpu(blk->len),
  1130. &buf_list);
  1131. if (!buf) {
  1132. adsp_err(dsp, "Out of memory\n");
  1133. ret = -ENOMEM;
  1134. goto out_fw;
  1135. }
  1136. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1137. file, blocks, le32_to_cpu(blk->len),
  1138. reg);
  1139. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1140. le32_to_cpu(blk->len));
  1141. if (ret != 0) {
  1142. adsp_err(dsp,
  1143. "%s.%d: Failed to write to %x in %s: %d\n",
  1144. file, blocks, reg, region_name, ret);
  1145. }
  1146. }
  1147. tmp = le32_to_cpu(blk->len) % 4;
  1148. if (tmp)
  1149. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1150. else
  1151. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1152. blocks++;
  1153. }
  1154. ret = regmap_async_complete(regmap);
  1155. if (ret != 0)
  1156. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1157. if (pos > firmware->size)
  1158. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1159. file, blocks, pos - firmware->size);
  1160. out_fw:
  1161. release_firmware(firmware);
  1162. wm_adsp_buf_free(&buf_list);
  1163. out:
  1164. kfree(file);
  1165. return ret;
  1166. }
  1167. int wm_adsp1_init(struct wm_adsp *adsp)
  1168. {
  1169. INIT_LIST_HEAD(&adsp->alg_regions);
  1170. return 0;
  1171. }
  1172. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1173. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1174. struct snd_kcontrol *kcontrol,
  1175. int event)
  1176. {
  1177. struct snd_soc_codec *codec = w->codec;
  1178. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1179. struct wm_adsp *dsp = &dsps[w->shift];
  1180. struct wm_adsp_alg_region *alg_region;
  1181. struct wm_coeff_ctl *ctl;
  1182. int ret;
  1183. int val;
  1184. dsp->card = codec->card;
  1185. switch (event) {
  1186. case SND_SOC_DAPM_POST_PMU:
  1187. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1188. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1189. /*
  1190. * For simplicity set the DSP clock rate to be the
  1191. * SYSCLK rate rather than making it configurable.
  1192. */
  1193. if(dsp->sysclk_reg) {
  1194. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1195. if (ret != 0) {
  1196. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1197. ret);
  1198. return ret;
  1199. }
  1200. val = (val & dsp->sysclk_mask)
  1201. >> dsp->sysclk_shift;
  1202. ret = regmap_update_bits(dsp->regmap,
  1203. dsp->base + ADSP1_CONTROL_31,
  1204. ADSP1_CLK_SEL_MASK, val);
  1205. if (ret != 0) {
  1206. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1207. ret);
  1208. return ret;
  1209. }
  1210. }
  1211. ret = wm_adsp_load(dsp);
  1212. if (ret != 0)
  1213. goto err;
  1214. ret = wm_adsp_setup_algs(dsp);
  1215. if (ret != 0)
  1216. goto err;
  1217. ret = wm_adsp_load_coeff(dsp);
  1218. if (ret != 0)
  1219. goto err;
  1220. /* Initialize caches for enabled and unset controls */
  1221. ret = wm_coeff_init_control_caches(dsp);
  1222. if (ret != 0)
  1223. goto err;
  1224. /* Sync set controls */
  1225. ret = wm_coeff_sync_controls(dsp);
  1226. if (ret != 0)
  1227. goto err;
  1228. /* Start the core running */
  1229. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1230. ADSP1_CORE_ENA | ADSP1_START,
  1231. ADSP1_CORE_ENA | ADSP1_START);
  1232. break;
  1233. case SND_SOC_DAPM_PRE_PMD:
  1234. /* Halt the core */
  1235. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1236. ADSP1_CORE_ENA | ADSP1_START, 0);
  1237. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1238. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1239. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1240. ADSP1_SYS_ENA, 0);
  1241. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1242. ctl->enabled = 0;
  1243. while (!list_empty(&dsp->alg_regions)) {
  1244. alg_region = list_first_entry(&dsp->alg_regions,
  1245. struct wm_adsp_alg_region,
  1246. list);
  1247. list_del(&alg_region->list);
  1248. kfree(alg_region);
  1249. }
  1250. break;
  1251. default:
  1252. break;
  1253. }
  1254. return 0;
  1255. err:
  1256. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1257. ADSP1_SYS_ENA, 0);
  1258. return ret;
  1259. }
  1260. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1261. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1262. {
  1263. unsigned int val;
  1264. int ret, count;
  1265. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1266. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1267. if (ret != 0)
  1268. return ret;
  1269. /* Wait for the RAM to start, should be near instantaneous */
  1270. count = 0;
  1271. do {
  1272. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1273. &val);
  1274. if (ret != 0)
  1275. return ret;
  1276. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  1277. if (!(val & ADSP2_RAM_RDY)) {
  1278. adsp_err(dsp, "Failed to start DSP RAM\n");
  1279. return -EBUSY;
  1280. }
  1281. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1282. adsp_info(dsp, "RAM ready after %d polls\n", count);
  1283. return 0;
  1284. }
  1285. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1286. struct snd_kcontrol *kcontrol, int event)
  1287. {
  1288. struct snd_soc_codec *codec = w->codec;
  1289. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1290. struct wm_adsp *dsp = &dsps[w->shift];
  1291. struct wm_adsp_alg_region *alg_region;
  1292. struct wm_coeff_ctl *ctl;
  1293. unsigned int val;
  1294. int ret;
  1295. dsp->card = codec->card;
  1296. switch (event) {
  1297. case SND_SOC_DAPM_POST_PMU:
  1298. /*
  1299. * For simplicity set the DSP clock rate to be the
  1300. * SYSCLK rate rather than making it configurable.
  1301. */
  1302. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1303. if (ret != 0) {
  1304. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1305. ret);
  1306. return ret;
  1307. }
  1308. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1309. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1310. ret = regmap_update_bits(dsp->regmap,
  1311. dsp->base + ADSP2_CLOCKING,
  1312. ADSP2_CLK_SEL_MASK, val);
  1313. if (ret != 0) {
  1314. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1315. ret);
  1316. return ret;
  1317. }
  1318. if (dsp->dvfs) {
  1319. ret = regmap_read(dsp->regmap,
  1320. dsp->base + ADSP2_CLOCKING, &val);
  1321. if (ret != 0) {
  1322. dev_err(dsp->dev,
  1323. "Failed to read clocking: %d\n", ret);
  1324. return ret;
  1325. }
  1326. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1327. ret = regulator_enable(dsp->dvfs);
  1328. if (ret != 0) {
  1329. dev_err(dsp->dev,
  1330. "Failed to enable supply: %d\n",
  1331. ret);
  1332. return ret;
  1333. }
  1334. ret = regulator_set_voltage(dsp->dvfs,
  1335. 1800000,
  1336. 1800000);
  1337. if (ret != 0) {
  1338. dev_err(dsp->dev,
  1339. "Failed to raise supply: %d\n",
  1340. ret);
  1341. return ret;
  1342. }
  1343. }
  1344. }
  1345. ret = wm_adsp2_ena(dsp);
  1346. if (ret != 0)
  1347. return ret;
  1348. ret = wm_adsp_load(dsp);
  1349. if (ret != 0)
  1350. goto err;
  1351. ret = wm_adsp_setup_algs(dsp);
  1352. if (ret != 0)
  1353. goto err;
  1354. ret = wm_adsp_load_coeff(dsp);
  1355. if (ret != 0)
  1356. goto err;
  1357. /* Initialize caches for enabled and unset controls */
  1358. ret = wm_coeff_init_control_caches(dsp);
  1359. if (ret != 0)
  1360. goto err;
  1361. /* Sync set controls */
  1362. ret = wm_coeff_sync_controls(dsp);
  1363. if (ret != 0)
  1364. goto err;
  1365. ret = regmap_update_bits(dsp->regmap,
  1366. dsp->base + ADSP2_CONTROL,
  1367. ADSP2_CORE_ENA | ADSP2_START,
  1368. ADSP2_CORE_ENA | ADSP2_START);
  1369. if (ret != 0)
  1370. goto err;
  1371. dsp->running = true;
  1372. break;
  1373. case SND_SOC_DAPM_PRE_PMD:
  1374. dsp->running = false;
  1375. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1376. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1377. ADSP2_START, 0);
  1378. /* Make sure DMAs are quiesced */
  1379. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1380. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1381. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1382. if (dsp->dvfs) {
  1383. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1384. 1800000);
  1385. if (ret != 0)
  1386. dev_warn(dsp->dev,
  1387. "Failed to lower supply: %d\n",
  1388. ret);
  1389. ret = regulator_disable(dsp->dvfs);
  1390. if (ret != 0)
  1391. dev_err(dsp->dev,
  1392. "Failed to enable supply: %d\n",
  1393. ret);
  1394. }
  1395. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1396. ctl->enabled = 0;
  1397. while (!list_empty(&dsp->alg_regions)) {
  1398. alg_region = list_first_entry(&dsp->alg_regions,
  1399. struct wm_adsp_alg_region,
  1400. list);
  1401. list_del(&alg_region->list);
  1402. kfree(alg_region);
  1403. }
  1404. break;
  1405. default:
  1406. break;
  1407. }
  1408. return 0;
  1409. err:
  1410. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1411. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1412. return ret;
  1413. }
  1414. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1415. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1416. {
  1417. int ret;
  1418. /*
  1419. * Disable the DSP memory by default when in reset for a small
  1420. * power saving.
  1421. */
  1422. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1423. ADSP2_MEM_ENA, 0);
  1424. if (ret != 0) {
  1425. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1426. return ret;
  1427. }
  1428. INIT_LIST_HEAD(&adsp->alg_regions);
  1429. INIT_LIST_HEAD(&adsp->ctl_list);
  1430. if (dvfs) {
  1431. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1432. if (IS_ERR(adsp->dvfs)) {
  1433. ret = PTR_ERR(adsp->dvfs);
  1434. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1435. return ret;
  1436. }
  1437. ret = regulator_enable(adsp->dvfs);
  1438. if (ret != 0) {
  1439. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1440. ret);
  1441. return ret;
  1442. }
  1443. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1444. if (ret != 0) {
  1445. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1446. ret);
  1447. return ret;
  1448. }
  1449. ret = regulator_disable(adsp->dvfs);
  1450. if (ret != 0) {
  1451. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1452. ret);
  1453. return ret;
  1454. }
  1455. }
  1456. return 0;
  1457. }
  1458. EXPORT_SYMBOL_GPL(wm_adsp2_init);