pgtable_64.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /*
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <linux/compiler.h>
  13. #include <linux/const.h>
  14. #include <asm/types.h>
  15. #include <asm/spitfire.h>
  16. #include <asm/asi.h>
  17. #include <asm/page.h>
  18. #include <asm/processor.h>
  19. #include <asm-generic/pgtable-nopud.h>
  20. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  21. * The page copy blockops can use 0x6000000 to 0x8000000.
  22. * The TSB is mapped in the 0x8000000 to 0xa000000 range.
  23. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  24. * The vmalloc area spans 0x100000000 to 0x200000000.
  25. * Since modules need to be in the lowest 32-bits of the address space,
  26. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  27. * There is a single static kernel PMD which maps from 0x0 to address
  28. * 0x400000000.
  29. */
  30. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  31. #define TSBMAP_BASE _AC(0x0000000008000000,UL)
  32. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  33. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  34. #define MODULES_END _AC(0x00000000f0000000,UL)
  35. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  36. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  37. #define VMALLOC_START _AC(0x0000000100000000,UL)
  38. #define VMALLOC_END _AC(0x0000010000000000,UL)
  39. #define VMEMMAP_BASE _AC(0x0000010000000000,UL)
  40. #define vmemmap ((struct page *)VMEMMAP_BASE)
  41. /* PMD_SHIFT determines the size of the area a second-level page
  42. * table can map
  43. */
  44. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  45. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  46. #define PMD_MASK (~(PMD_SIZE-1))
  47. #define PMD_BITS (PAGE_SHIFT - 3)
  48. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  49. #define PGDIR_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3) + PMD_BITS)
  50. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  51. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  52. #define PGDIR_BITS (PAGE_SHIFT - 3)
  53. #if (PGDIR_SHIFT + PGDIR_BITS) != 43
  54. #error Page table parameters do not cover virtual address space properly.
  55. #endif
  56. #if (PMD_SHIFT != HPAGE_SHIFT)
  57. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  58. #endif
  59. /* PMDs point to PTE tables which are 4K aligned. */
  60. #define PMD_PADDR _AC(0xfffffffe,UL)
  61. #define PMD_PADDR_SHIFT _AC(11,UL)
  62. #define PMD_ISHUGE _AC(0x00000001,UL)
  63. /* This is the PMD layout when PMD_ISHUGE is set. With 4MB huge
  64. * pages, this frees up a bunch of bits in the layout that we can
  65. * use for the protection settings and software metadata.
  66. */
  67. #define PMD_HUGE_PADDR _AC(0xfffff800,UL)
  68. #define PMD_HUGE_PROTBITS _AC(0x000007ff,UL)
  69. #define PMD_HUGE_PRESENT _AC(0x00000400,UL)
  70. #define PMD_HUGE_WRITE _AC(0x00000200,UL)
  71. #define PMD_HUGE_DIRTY _AC(0x00000100,UL)
  72. #define PMD_HUGE_ACCESSED _AC(0x00000080,UL)
  73. #define PMD_HUGE_EXEC _AC(0x00000040,UL)
  74. #define PMD_HUGE_SPLITTING _AC(0x00000020,UL)
  75. /* PGDs point to PMD tables which are 8K aligned. */
  76. #define PGD_PADDR _AC(0xfffffffc,UL)
  77. #define PGD_PADDR_SHIFT _AC(11,UL)
  78. #ifndef __ASSEMBLY__
  79. #include <linux/sched.h>
  80. /* Entries per page directory level. */
  81. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  82. #define PTRS_PER_PMD (1UL << PMD_BITS)
  83. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  84. /* Kernel has a separate 44bit address space. */
  85. #define FIRST_USER_ADDRESS 0
  86. #define pte_ERROR(e) __builtin_trap()
  87. #define pmd_ERROR(e) __builtin_trap()
  88. #define pgd_ERROR(e) __builtin_trap()
  89. #endif /* !(__ASSEMBLY__) */
  90. /* PTE bits which are the same in SUN4U and SUN4V format. */
  91. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  92. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  93. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  94. /* Advertise support for _PAGE_SPECIAL */
  95. #define __HAVE_ARCH_PTE_SPECIAL
  96. /* SUN4U pte bits... */
  97. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  98. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  99. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  100. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  101. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  102. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  103. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  104. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  105. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  106. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  107. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  108. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  109. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  110. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  111. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  112. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  113. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  114. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  115. #define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
  116. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  117. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  118. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  119. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  120. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  121. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  122. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  123. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  124. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  125. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  126. /* SUN4V pte bits... */
  127. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  128. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  129. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  130. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  131. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  132. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  133. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  134. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  135. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  136. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  137. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  138. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  139. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  140. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  141. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  142. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  143. #define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
  144. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  145. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  146. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  147. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  148. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  149. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  150. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  151. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  152. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  153. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  154. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  155. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  156. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  157. #if REAL_HPAGE_SHIFT != 22
  158. #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
  159. #endif
  160. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  161. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  162. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  163. #define __P000 __pgprot(0)
  164. #define __P001 __pgprot(0)
  165. #define __P010 __pgprot(0)
  166. #define __P011 __pgprot(0)
  167. #define __P100 __pgprot(0)
  168. #define __P101 __pgprot(0)
  169. #define __P110 __pgprot(0)
  170. #define __P111 __pgprot(0)
  171. #define __S000 __pgprot(0)
  172. #define __S001 __pgprot(0)
  173. #define __S010 __pgprot(0)
  174. #define __S011 __pgprot(0)
  175. #define __S100 __pgprot(0)
  176. #define __S101 __pgprot(0)
  177. #define __S110 __pgprot(0)
  178. #define __S111 __pgprot(0)
  179. #ifndef __ASSEMBLY__
  180. extern pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  181. extern unsigned long pte_sz_bits(unsigned long size);
  182. extern pgprot_t PAGE_KERNEL;
  183. extern pgprot_t PAGE_KERNEL_LOCKED;
  184. extern pgprot_t PAGE_COPY;
  185. extern pgprot_t PAGE_SHARED;
  186. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  187. extern unsigned long _PAGE_IE;
  188. extern unsigned long _PAGE_E;
  189. extern unsigned long _PAGE_CACHE;
  190. extern unsigned long pg_iobits;
  191. extern unsigned long _PAGE_ALL_SZ_BITS;
  192. extern struct page *mem_map_zero;
  193. #define ZERO_PAGE(vaddr) (mem_map_zero)
  194. /* PFNs are real physical page numbers. However, mem_map only begins to record
  195. * per-page information starting at pfn_base. This is to handle systems where
  196. * the first physical page in the machine is at some huge physical address,
  197. * such as 4GB. This is common on a partitioned E10000, for example.
  198. */
  199. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  200. {
  201. unsigned long paddr = pfn << PAGE_SHIFT;
  202. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  203. return __pte(paddr | pgprot_val(prot));
  204. }
  205. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  206. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  207. extern pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot);
  208. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  209. extern pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot);
  210. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  211. {
  212. /* Do nothing, mk_pmd() does this part. */
  213. return pmd;
  214. }
  215. #endif
  216. /* This one can be done with two shifts. */
  217. static inline unsigned long pte_pfn(pte_t pte)
  218. {
  219. unsigned long ret;
  220. __asm__ __volatile__(
  221. "\n661: sllx %1, %2, %0\n"
  222. " srlx %0, %3, %0\n"
  223. " .section .sun4v_2insn_patch, \"ax\"\n"
  224. " .word 661b\n"
  225. " sllx %1, %4, %0\n"
  226. " srlx %0, %5, %0\n"
  227. " .previous\n"
  228. : "=r" (ret)
  229. : "r" (pte_val(pte)),
  230. "i" (21), "i" (21 + PAGE_SHIFT),
  231. "i" (8), "i" (8 + PAGE_SHIFT));
  232. return ret;
  233. }
  234. #define pte_page(x) pfn_to_page(pte_pfn(x))
  235. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  236. {
  237. unsigned long mask, tmp;
  238. /* SUN4U: 0x600307ffffffecb8 (negated == 0x9ffcf80000001347)
  239. * SUN4V: 0x30ffffffffffee17 (negated == 0xcf000000000011e8)
  240. *
  241. * Even if we use negation tricks the result is still a 6
  242. * instruction sequence, so don't try to play fancy and just
  243. * do the most straightforward implementation.
  244. *
  245. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  246. */
  247. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  248. __asm__ __volatile__(
  249. "\n661: sethi %%uhi(%2), %1\n"
  250. " sethi %%hi(%2), %0\n"
  251. "\n662: or %1, %%ulo(%2), %1\n"
  252. " or %0, %%lo(%2), %0\n"
  253. "\n663: sllx %1, 32, %1\n"
  254. " or %0, %1, %0\n"
  255. " .section .sun4v_2insn_patch, \"ax\"\n"
  256. " .word 661b\n"
  257. " sethi %%uhi(%3), %1\n"
  258. " sethi %%hi(%3), %0\n"
  259. " .word 662b\n"
  260. " or %1, %%ulo(%3), %1\n"
  261. " or %0, %%lo(%3), %0\n"
  262. " .word 663b\n"
  263. " sllx %1, 32, %1\n"
  264. " or %0, %1, %0\n"
  265. " .previous\n"
  266. : "=r" (mask), "=r" (tmp)
  267. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  268. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U | _PAGE_PRESENT_4U |
  269. _PAGE_SPECIAL),
  270. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  271. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V | _PAGE_PRESENT_4V |
  272. _PAGE_SPECIAL));
  273. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  274. }
  275. static inline pte_t pgoff_to_pte(unsigned long off)
  276. {
  277. off <<= PAGE_SHIFT;
  278. __asm__ __volatile__(
  279. "\n661: or %0, %2, %0\n"
  280. " .section .sun4v_1insn_patch, \"ax\"\n"
  281. " .word 661b\n"
  282. " or %0, %3, %0\n"
  283. " .previous\n"
  284. : "=r" (off)
  285. : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  286. return __pte(off);
  287. }
  288. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  289. {
  290. unsigned long val = pgprot_val(prot);
  291. __asm__ __volatile__(
  292. "\n661: andn %0, %2, %0\n"
  293. " or %0, %3, %0\n"
  294. " .section .sun4v_2insn_patch, \"ax\"\n"
  295. " .word 661b\n"
  296. " andn %0, %4, %0\n"
  297. " or %0, %5, %0\n"
  298. " .previous\n"
  299. : "=r" (val)
  300. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  301. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
  302. return __pgprot(val);
  303. }
  304. /* Various pieces of code check for platform support by ifdef testing
  305. * on "pgprot_noncached". That's broken and should be fixed, but for
  306. * now...
  307. */
  308. #define pgprot_noncached pgprot_noncached
  309. #ifdef CONFIG_HUGETLB_PAGE
  310. static inline pte_t pte_mkhuge(pte_t pte)
  311. {
  312. unsigned long mask;
  313. __asm__ __volatile__(
  314. "\n661: sethi %%uhi(%1), %0\n"
  315. " sllx %0, 32, %0\n"
  316. " .section .sun4v_2insn_patch, \"ax\"\n"
  317. " .word 661b\n"
  318. " mov %2, %0\n"
  319. " nop\n"
  320. " .previous\n"
  321. : "=r" (mask)
  322. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  323. return __pte(pte_val(pte) | mask);
  324. }
  325. #endif
  326. static inline pte_t pte_mkdirty(pte_t pte)
  327. {
  328. unsigned long val = pte_val(pte), tmp;
  329. __asm__ __volatile__(
  330. "\n661: or %0, %3, %0\n"
  331. " nop\n"
  332. "\n662: nop\n"
  333. " nop\n"
  334. " .section .sun4v_2insn_patch, \"ax\"\n"
  335. " .word 661b\n"
  336. " sethi %%uhi(%4), %1\n"
  337. " sllx %1, 32, %1\n"
  338. " .word 662b\n"
  339. " or %1, %%lo(%4), %1\n"
  340. " or %0, %1, %0\n"
  341. " .previous\n"
  342. : "=r" (val), "=r" (tmp)
  343. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  344. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  345. return __pte(val);
  346. }
  347. static inline pte_t pte_mkclean(pte_t pte)
  348. {
  349. unsigned long val = pte_val(pte), tmp;
  350. __asm__ __volatile__(
  351. "\n661: andn %0, %3, %0\n"
  352. " nop\n"
  353. "\n662: nop\n"
  354. " nop\n"
  355. " .section .sun4v_2insn_patch, \"ax\"\n"
  356. " .word 661b\n"
  357. " sethi %%uhi(%4), %1\n"
  358. " sllx %1, 32, %1\n"
  359. " .word 662b\n"
  360. " or %1, %%lo(%4), %1\n"
  361. " andn %0, %1, %0\n"
  362. " .previous\n"
  363. : "=r" (val), "=r" (tmp)
  364. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  365. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  366. return __pte(val);
  367. }
  368. static inline pte_t pte_mkwrite(pte_t pte)
  369. {
  370. unsigned long val = pte_val(pte), mask;
  371. __asm__ __volatile__(
  372. "\n661: mov %1, %0\n"
  373. " nop\n"
  374. " .section .sun4v_2insn_patch, \"ax\"\n"
  375. " .word 661b\n"
  376. " sethi %%uhi(%2), %0\n"
  377. " sllx %0, 32, %0\n"
  378. " .previous\n"
  379. : "=r" (mask)
  380. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  381. return __pte(val | mask);
  382. }
  383. static inline pte_t pte_wrprotect(pte_t pte)
  384. {
  385. unsigned long val = pte_val(pte), tmp;
  386. __asm__ __volatile__(
  387. "\n661: andn %0, %3, %0\n"
  388. " nop\n"
  389. "\n662: nop\n"
  390. " nop\n"
  391. " .section .sun4v_2insn_patch, \"ax\"\n"
  392. " .word 661b\n"
  393. " sethi %%uhi(%4), %1\n"
  394. " sllx %1, 32, %1\n"
  395. " .word 662b\n"
  396. " or %1, %%lo(%4), %1\n"
  397. " andn %0, %1, %0\n"
  398. " .previous\n"
  399. : "=r" (val), "=r" (tmp)
  400. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  401. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  402. return __pte(val);
  403. }
  404. static inline pte_t pte_mkold(pte_t pte)
  405. {
  406. unsigned long mask;
  407. __asm__ __volatile__(
  408. "\n661: mov %1, %0\n"
  409. " nop\n"
  410. " .section .sun4v_2insn_patch, \"ax\"\n"
  411. " .word 661b\n"
  412. " sethi %%uhi(%2), %0\n"
  413. " sllx %0, 32, %0\n"
  414. " .previous\n"
  415. : "=r" (mask)
  416. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  417. mask |= _PAGE_R;
  418. return __pte(pte_val(pte) & ~mask);
  419. }
  420. static inline pte_t pte_mkyoung(pte_t pte)
  421. {
  422. unsigned long mask;
  423. __asm__ __volatile__(
  424. "\n661: mov %1, %0\n"
  425. " nop\n"
  426. " .section .sun4v_2insn_patch, \"ax\"\n"
  427. " .word 661b\n"
  428. " sethi %%uhi(%2), %0\n"
  429. " sllx %0, 32, %0\n"
  430. " .previous\n"
  431. : "=r" (mask)
  432. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  433. mask |= _PAGE_R;
  434. return __pte(pte_val(pte) | mask);
  435. }
  436. static inline pte_t pte_mkspecial(pte_t pte)
  437. {
  438. pte_val(pte) |= _PAGE_SPECIAL;
  439. return pte;
  440. }
  441. static inline unsigned long pte_young(pte_t pte)
  442. {
  443. unsigned long mask;
  444. __asm__ __volatile__(
  445. "\n661: mov %1, %0\n"
  446. " nop\n"
  447. " .section .sun4v_2insn_patch, \"ax\"\n"
  448. " .word 661b\n"
  449. " sethi %%uhi(%2), %0\n"
  450. " sllx %0, 32, %0\n"
  451. " .previous\n"
  452. : "=r" (mask)
  453. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  454. return (pte_val(pte) & mask);
  455. }
  456. static inline unsigned long pte_dirty(pte_t pte)
  457. {
  458. unsigned long mask;
  459. __asm__ __volatile__(
  460. "\n661: mov %1, %0\n"
  461. " nop\n"
  462. " .section .sun4v_2insn_patch, \"ax\"\n"
  463. " .word 661b\n"
  464. " sethi %%uhi(%2), %0\n"
  465. " sllx %0, 32, %0\n"
  466. " .previous\n"
  467. : "=r" (mask)
  468. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  469. return (pte_val(pte) & mask);
  470. }
  471. static inline unsigned long pte_write(pte_t pte)
  472. {
  473. unsigned long mask;
  474. __asm__ __volatile__(
  475. "\n661: mov %1, %0\n"
  476. " nop\n"
  477. " .section .sun4v_2insn_patch, \"ax\"\n"
  478. " .word 661b\n"
  479. " sethi %%uhi(%2), %0\n"
  480. " sllx %0, 32, %0\n"
  481. " .previous\n"
  482. : "=r" (mask)
  483. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  484. return (pte_val(pte) & mask);
  485. }
  486. static inline unsigned long pte_exec(pte_t pte)
  487. {
  488. unsigned long mask;
  489. __asm__ __volatile__(
  490. "\n661: sethi %%hi(%1), %0\n"
  491. " .section .sun4v_1insn_patch, \"ax\"\n"
  492. " .word 661b\n"
  493. " mov %2, %0\n"
  494. " .previous\n"
  495. : "=r" (mask)
  496. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  497. return (pte_val(pte) & mask);
  498. }
  499. static inline unsigned long pte_file(pte_t pte)
  500. {
  501. unsigned long val = pte_val(pte);
  502. __asm__ __volatile__(
  503. "\n661: and %0, %2, %0\n"
  504. " .section .sun4v_1insn_patch, \"ax\"\n"
  505. " .word 661b\n"
  506. " and %0, %3, %0\n"
  507. " .previous\n"
  508. : "=r" (val)
  509. : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  510. return val;
  511. }
  512. static inline unsigned long pte_present(pte_t pte)
  513. {
  514. unsigned long val = pte_val(pte);
  515. __asm__ __volatile__(
  516. "\n661: and %0, %2, %0\n"
  517. " .section .sun4v_1insn_patch, \"ax\"\n"
  518. " .word 661b\n"
  519. " and %0, %3, %0\n"
  520. " .previous\n"
  521. : "=r" (val)
  522. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  523. return val;
  524. }
  525. #define pte_accessible pte_accessible
  526. static inline unsigned long pte_accessible(pte_t a)
  527. {
  528. return pte_val(a) & _PAGE_VALID;
  529. }
  530. static inline unsigned long pte_special(pte_t pte)
  531. {
  532. return pte_val(pte) & _PAGE_SPECIAL;
  533. }
  534. static inline int pmd_large(pmd_t pmd)
  535. {
  536. return (pmd_val(pmd) & (PMD_ISHUGE | PMD_HUGE_PRESENT)) ==
  537. (PMD_ISHUGE | PMD_HUGE_PRESENT);
  538. }
  539. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  540. static inline int pmd_young(pmd_t pmd)
  541. {
  542. return pmd_val(pmd) & PMD_HUGE_ACCESSED;
  543. }
  544. static inline int pmd_write(pmd_t pmd)
  545. {
  546. return pmd_val(pmd) & PMD_HUGE_WRITE;
  547. }
  548. static inline unsigned long pmd_pfn(pmd_t pmd)
  549. {
  550. unsigned long val = pmd_val(pmd) & PMD_HUGE_PADDR;
  551. return val >> (PAGE_SHIFT - PMD_PADDR_SHIFT);
  552. }
  553. static inline int pmd_trans_splitting(pmd_t pmd)
  554. {
  555. return (pmd_val(pmd) & (PMD_ISHUGE|PMD_HUGE_SPLITTING)) ==
  556. (PMD_ISHUGE|PMD_HUGE_SPLITTING);
  557. }
  558. static inline int pmd_trans_huge(pmd_t pmd)
  559. {
  560. return pmd_val(pmd) & PMD_ISHUGE;
  561. }
  562. #define has_transparent_hugepage() 1
  563. static inline pmd_t pmd_mkold(pmd_t pmd)
  564. {
  565. pmd_val(pmd) &= ~PMD_HUGE_ACCESSED;
  566. return pmd;
  567. }
  568. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  569. {
  570. pmd_val(pmd) &= ~PMD_HUGE_WRITE;
  571. return pmd;
  572. }
  573. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  574. {
  575. pmd_val(pmd) |= PMD_HUGE_DIRTY;
  576. return pmd;
  577. }
  578. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  579. {
  580. pmd_val(pmd) |= PMD_HUGE_ACCESSED;
  581. return pmd;
  582. }
  583. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  584. {
  585. pmd_val(pmd) |= PMD_HUGE_WRITE;
  586. return pmd;
  587. }
  588. static inline pmd_t pmd_mknotpresent(pmd_t pmd)
  589. {
  590. pmd_val(pmd) &= ~PMD_HUGE_PRESENT;
  591. return pmd;
  592. }
  593. static inline pmd_t pmd_mksplitting(pmd_t pmd)
  594. {
  595. pmd_val(pmd) |= PMD_HUGE_SPLITTING;
  596. return pmd;
  597. }
  598. extern pgprot_t pmd_pgprot(pmd_t entry);
  599. #endif
  600. static inline int pmd_present(pmd_t pmd)
  601. {
  602. return pmd_val(pmd) != 0UL;
  603. }
  604. #define pmd_none(pmd) (!pmd_val(pmd))
  605. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  606. extern void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  607. pmd_t *pmdp, pmd_t pmd);
  608. #else
  609. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  610. pmd_t *pmdp, pmd_t pmd)
  611. {
  612. *pmdp = pmd;
  613. }
  614. #endif
  615. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  616. {
  617. unsigned long val = __pa((unsigned long) (ptep)) >> PMD_PADDR_SHIFT;
  618. pmd_val(*pmdp) = val;
  619. }
  620. #define pud_set(pudp, pmdp) \
  621. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp)) >> PGD_PADDR_SHIFT))
  622. static inline unsigned long __pmd_page(pmd_t pmd)
  623. {
  624. unsigned long paddr = pmd_val(pmd);
  625. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  626. if (pmd_val(pmd) & PMD_ISHUGE)
  627. paddr &= PMD_HUGE_PADDR;
  628. #endif
  629. paddr <<= PMD_PADDR_SHIFT;
  630. return ((unsigned long) __va(paddr));
  631. }
  632. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  633. #define pud_page_vaddr(pud) \
  634. ((unsigned long) __va((pud_val(pud)<<PGD_PADDR_SHIFT)))
  635. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  636. #define pmd_bad(pmd) (0)
  637. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
  638. #define pud_none(pud) (!pud_val(pud))
  639. #define pud_bad(pud) (0)
  640. #define pud_present(pud) (pud_val(pud) != 0U)
  641. #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
  642. /* Same in both SUN4V and SUN4U. */
  643. #define pte_none(pte) (!pte_val(pte))
  644. /* to find an entry in a page-table-directory. */
  645. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  646. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  647. /* to find an entry in a kernel page-table-directory */
  648. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  649. /* Find an entry in the second-level page table.. */
  650. #define pmd_offset(pudp, address) \
  651. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  652. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  653. /* Find an entry in the third-level page table.. */
  654. #define pte_index(dir, address) \
  655. ((pte_t *) __pmd_page(*(dir)) + \
  656. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  657. #define pte_offset_kernel pte_index
  658. #define pte_offset_map pte_index
  659. #define pte_unmap(pte) do { } while (0)
  660. /* Actual page table PTE updates. */
  661. extern void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  662. pte_t *ptep, pte_t orig, int fullmm);
  663. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  664. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  665. unsigned long addr,
  666. pmd_t *pmdp)
  667. {
  668. pmd_t pmd = *pmdp;
  669. set_pmd_at(mm, addr, pmdp, __pmd(0UL));
  670. return pmd;
  671. }
  672. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  673. pte_t *ptep, pte_t pte, int fullmm)
  674. {
  675. pte_t orig = *ptep;
  676. *ptep = pte;
  677. /* It is more efficient to let flush_tlb_kernel_range()
  678. * handle init_mm tlb flushes.
  679. *
  680. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  681. * and SUN4V pte layout, so this inline test is fine.
  682. */
  683. if (likely(mm != &init_mm) && pte_accessible(orig))
  684. tlb_batch_add(mm, addr, ptep, orig, fullmm);
  685. }
  686. #define set_pte_at(mm,addr,ptep,pte) \
  687. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  688. #define pte_clear(mm,addr,ptep) \
  689. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  690. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  691. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  692. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  693. #ifdef DCACHE_ALIASING_POSSIBLE
  694. #define __HAVE_ARCH_MOVE_PTE
  695. #define move_pte(pte, prot, old_addr, new_addr) \
  696. ({ \
  697. pte_t newpte = (pte); \
  698. if (tlb_type != hypervisor && pte_present(pte)) { \
  699. unsigned long this_pfn = pte_pfn(pte); \
  700. \
  701. if (pfn_valid(this_pfn) && \
  702. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  703. flush_dcache_page_all(current->mm, \
  704. pfn_to_page(this_pfn)); \
  705. } \
  706. newpte; \
  707. })
  708. #endif
  709. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  710. extern pmd_t swapper_low_pmd_dir[PTRS_PER_PMD];
  711. extern void paging_init(void);
  712. extern unsigned long find_ecache_flush_span(unsigned long size);
  713. struct seq_file;
  714. extern void mmu_info(struct seq_file *);
  715. struct vm_area_struct;
  716. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  717. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  718. extern void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  719. pmd_t *pmd);
  720. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  721. extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
  722. pgtable_t pgtable);
  723. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  724. extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
  725. #endif
  726. /* Encode and de-code a swap entry */
  727. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  728. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  729. #define __swp_entry(type, offset) \
  730. ( (swp_entry_t) \
  731. { \
  732. (((long)(type) << PAGE_SHIFT) | \
  733. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  734. } )
  735. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  736. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  737. /* File offset in PTE support. */
  738. extern unsigned long pte_file(pte_t);
  739. #define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
  740. extern pte_t pgoff_to_pte(unsigned long);
  741. #define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
  742. extern unsigned long sparc64_valid_addr_bitmap[];
  743. /* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
  744. static inline bool kern_addr_valid(unsigned long addr)
  745. {
  746. unsigned long paddr = __pa(addr);
  747. if ((paddr >> 41UL) != 0UL)
  748. return false;
  749. return test_bit(paddr >> 22, sparc64_valid_addr_bitmap);
  750. }
  751. extern int page_in_phys_avail(unsigned long paddr);
  752. /*
  753. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  754. * its high 4 bits. These macros/functions put it there or get it from there.
  755. */
  756. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  757. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  758. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  759. extern int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  760. unsigned long, pgprot_t);
  761. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  762. unsigned long from, unsigned long pfn,
  763. unsigned long size, pgprot_t prot)
  764. {
  765. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  766. int space = GET_IOSPACE(pfn);
  767. unsigned long phys_base;
  768. phys_base = offset | (((unsigned long) space) << 32UL);
  769. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  770. }
  771. #define io_remap_pfn_range io_remap_pfn_range
  772. #include <asm/tlbflush.h>
  773. #include <asm-generic/pgtable.h>
  774. /* We provide our own get_unmapped_area to cope with VA holes and
  775. * SHM area cache aliasing for userland.
  776. */
  777. #define HAVE_ARCH_UNMAPPED_AREA
  778. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  779. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  780. * the largest alignment possible such that larget PTEs can be used.
  781. */
  782. extern unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  783. unsigned long, unsigned long,
  784. unsigned long);
  785. #define HAVE_ARCH_FB_UNMAPPED_AREA
  786. extern void pgtable_cache_init(void);
  787. extern void sun4v_register_fault_status(void);
  788. extern void sun4v_ktsb_register(void);
  789. extern void __init cheetah_ecache_flush_init(void);
  790. extern void sun4v_patch_tlb_handlers(void);
  791. extern unsigned long cmdline_memory_size;
  792. extern asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  793. #endif /* !(__ASSEMBLY__) */
  794. #endif /* !(_SPARC64_PGTABLE_H) */