intel_ringbuffer.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. static u32 i915_gem_get_seqno(struct drm_device *dev)
  35. {
  36. drm_i915_private_t *dev_priv = dev->dev_private;
  37. u32 seqno;
  38. seqno = dev_priv->next_seqno;
  39. /* reserve 0 for non-seqno */
  40. if (++dev_priv->next_seqno == 0)
  41. dev_priv->next_seqno = 1;
  42. return seqno;
  43. }
  44. static void
  45. render_ring_flush(struct drm_device *dev,
  46. struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. u32 cmd;
  52. #if WATCH_EXEC
  53. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  54. invalidate_domains, flush_domains);
  55. #endif
  56. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  57. invalidate_domains, flush_domains);
  58. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (!IS_I965G(dev)) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. #if WATCH_EXEC
  101. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  102. #endif
  103. intel_ring_begin(dev, ring, 2);
  104. intel_ring_emit(dev, ring, cmd);
  105. intel_ring_emit(dev, ring, MI_NOOP);
  106. intel_ring_advance(dev, ring);
  107. }
  108. i915_gem_process_flushing_list(dev, flush_domains, ring);
  109. }
  110. static unsigned int render_ring_get_head(struct drm_device *dev,
  111. struct intel_ring_buffer *ring)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  115. }
  116. static unsigned int render_ring_get_tail(struct drm_device *dev,
  117. struct intel_ring_buffer *ring)
  118. {
  119. drm_i915_private_t *dev_priv = dev->dev_private;
  120. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  121. }
  122. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  123. struct intel_ring_buffer *ring)
  124. {
  125. drm_i915_private_t *dev_priv = dev->dev_private;
  126. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  127. return I915_READ(acthd_reg);
  128. }
  129. static void render_ring_advance_ring(struct drm_device *dev,
  130. struct intel_ring_buffer *ring)
  131. {
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. I915_WRITE(PRB0_TAIL, ring->tail);
  134. }
  135. static int init_ring_common(struct drm_device *dev,
  136. struct intel_ring_buffer *ring)
  137. {
  138. u32 head;
  139. drm_i915_private_t *dev_priv = dev->dev_private;
  140. struct drm_i915_gem_object *obj_priv;
  141. obj_priv = to_intel_bo(ring->gem_object);
  142. /* Stop the ring if it's running. */
  143. I915_WRITE(ring->regs.ctl, 0);
  144. I915_WRITE(ring->regs.head, 0);
  145. I915_WRITE(ring->regs.tail, 0);
  146. /* Initialize the ring. */
  147. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  148. head = ring->get_head(dev, ring);
  149. /* G45 ring initialization fails to reset head to zero */
  150. if (head != 0) {
  151. DRM_ERROR("%s head not reset to zero "
  152. "ctl %08x head %08x tail %08x start %08x\n",
  153. ring->name,
  154. I915_READ(ring->regs.ctl),
  155. I915_READ(ring->regs.head),
  156. I915_READ(ring->regs.tail),
  157. I915_READ(ring->regs.start));
  158. I915_WRITE(ring->regs.head, 0);
  159. DRM_ERROR("%s head forced to zero "
  160. "ctl %08x head %08x tail %08x start %08x\n",
  161. ring->name,
  162. I915_READ(ring->regs.ctl),
  163. I915_READ(ring->regs.head),
  164. I915_READ(ring->regs.tail),
  165. I915_READ(ring->regs.start));
  166. }
  167. I915_WRITE(ring->regs.ctl,
  168. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  169. | RING_NO_REPORT | RING_VALID);
  170. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  171. /* If the head is still not zero, the ring is dead */
  172. if (head != 0) {
  173. DRM_ERROR("%s initialization failed "
  174. "ctl %08x head %08x tail %08x start %08x\n",
  175. ring->name,
  176. I915_READ(ring->regs.ctl),
  177. I915_READ(ring->regs.head),
  178. I915_READ(ring->regs.tail),
  179. I915_READ(ring->regs.start));
  180. return -EIO;
  181. }
  182. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  183. i915_kernel_lost_context(dev);
  184. else {
  185. ring->head = ring->get_head(dev, ring);
  186. ring->tail = ring->get_tail(dev, ring);
  187. ring->space = ring->head - (ring->tail + 8);
  188. if (ring->space < 0)
  189. ring->space += ring->size;
  190. }
  191. return 0;
  192. }
  193. static int init_render_ring(struct drm_device *dev,
  194. struct intel_ring_buffer *ring)
  195. {
  196. drm_i915_private_t *dev_priv = dev->dev_private;
  197. int ret = init_ring_common(dev, ring);
  198. int mode;
  199. if (IS_I9XX(dev) && !IS_GEN3(dev)) {
  200. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  201. if (IS_GEN6(dev))
  202. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  203. I915_WRITE(MI_MODE, mode);
  204. }
  205. return ret;
  206. }
  207. #define PIPE_CONTROL_FLUSH(addr) \
  208. do { \
  209. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  210. PIPE_CONTROL_DEPTH_STALL | 2); \
  211. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  212. OUT_RING(0); \
  213. OUT_RING(0); \
  214. } while (0)
  215. /**
  216. * Creates a new sequence number, emitting a write of it to the status page
  217. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  218. *
  219. * Must be called with struct_lock held.
  220. *
  221. * Returned sequence numbers are nonzero on success.
  222. */
  223. static u32
  224. render_ring_add_request(struct drm_device *dev,
  225. struct intel_ring_buffer *ring,
  226. struct drm_file *file_priv,
  227. u32 flush_domains)
  228. {
  229. drm_i915_private_t *dev_priv = dev->dev_private;
  230. u32 seqno;
  231. seqno = i915_gem_get_seqno(dev);
  232. if (IS_GEN6(dev)) {
  233. BEGIN_LP_RING(6);
  234. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  235. OUT_RING(PIPE_CONTROL_QW_WRITE |
  236. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  237. PIPE_CONTROL_NOTIFY);
  238. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  239. OUT_RING(seqno);
  240. OUT_RING(0);
  241. OUT_RING(0);
  242. ADVANCE_LP_RING();
  243. } else if (HAS_PIPE_CONTROL(dev)) {
  244. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  245. /*
  246. * Workaround qword write incoherence by flushing the
  247. * PIPE_NOTIFY buffers out to memory before requesting
  248. * an interrupt.
  249. */
  250. BEGIN_LP_RING(32);
  251. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  252. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  253. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  254. OUT_RING(seqno);
  255. OUT_RING(0);
  256. PIPE_CONTROL_FLUSH(scratch_addr);
  257. scratch_addr += 128; /* write to separate cachelines */
  258. PIPE_CONTROL_FLUSH(scratch_addr);
  259. scratch_addr += 128;
  260. PIPE_CONTROL_FLUSH(scratch_addr);
  261. scratch_addr += 128;
  262. PIPE_CONTROL_FLUSH(scratch_addr);
  263. scratch_addr += 128;
  264. PIPE_CONTROL_FLUSH(scratch_addr);
  265. scratch_addr += 128;
  266. PIPE_CONTROL_FLUSH(scratch_addr);
  267. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  268. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  269. PIPE_CONTROL_NOTIFY);
  270. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  271. OUT_RING(seqno);
  272. OUT_RING(0);
  273. ADVANCE_LP_RING();
  274. } else {
  275. BEGIN_LP_RING(4);
  276. OUT_RING(MI_STORE_DWORD_INDEX);
  277. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  278. OUT_RING(seqno);
  279. OUT_RING(MI_USER_INTERRUPT);
  280. ADVANCE_LP_RING();
  281. }
  282. return seqno;
  283. }
  284. static u32
  285. render_ring_get_gem_seqno(struct drm_device *dev,
  286. struct intel_ring_buffer *ring)
  287. {
  288. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  289. if (HAS_PIPE_CONTROL(dev))
  290. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  291. else
  292. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  293. }
  294. static void
  295. render_ring_get_user_irq(struct drm_device *dev,
  296. struct intel_ring_buffer *ring)
  297. {
  298. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  299. unsigned long irqflags;
  300. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  301. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  302. if (HAS_PCH_SPLIT(dev))
  303. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  304. else
  305. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  306. }
  307. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  308. }
  309. static void
  310. render_ring_put_user_irq(struct drm_device *dev,
  311. struct intel_ring_buffer *ring)
  312. {
  313. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  314. unsigned long irqflags;
  315. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  316. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  317. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  318. if (HAS_PCH_SPLIT(dev))
  319. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  320. else
  321. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  322. }
  323. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  324. }
  325. static void render_setup_status_page(struct drm_device *dev,
  326. struct intel_ring_buffer *ring)
  327. {
  328. drm_i915_private_t *dev_priv = dev->dev_private;
  329. if (IS_GEN6(dev)) {
  330. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  331. I915_READ(HWS_PGA_GEN6); /* posting read */
  332. } else {
  333. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  334. I915_READ(HWS_PGA); /* posting read */
  335. }
  336. }
  337. void
  338. bsd_ring_flush(struct drm_device *dev,
  339. struct intel_ring_buffer *ring,
  340. u32 invalidate_domains,
  341. u32 flush_domains)
  342. {
  343. intel_ring_begin(dev, ring, 2);
  344. intel_ring_emit(dev, ring, MI_FLUSH);
  345. intel_ring_emit(dev, ring, MI_NOOP);
  346. intel_ring_advance(dev, ring);
  347. i915_gem_process_flushing_list(dev, flush_domains, ring);
  348. }
  349. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  350. struct intel_ring_buffer *ring)
  351. {
  352. drm_i915_private_t *dev_priv = dev->dev_private;
  353. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  354. }
  355. static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
  356. struct intel_ring_buffer *ring)
  357. {
  358. drm_i915_private_t *dev_priv = dev->dev_private;
  359. return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
  360. }
  361. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  362. struct intel_ring_buffer *ring)
  363. {
  364. drm_i915_private_t *dev_priv = dev->dev_private;
  365. return I915_READ(BSD_RING_ACTHD);
  366. }
  367. static inline void bsd_ring_advance_ring(struct drm_device *dev,
  368. struct intel_ring_buffer *ring)
  369. {
  370. drm_i915_private_t *dev_priv = dev->dev_private;
  371. I915_WRITE(BSD_RING_TAIL, ring->tail);
  372. }
  373. static int init_bsd_ring(struct drm_device *dev,
  374. struct intel_ring_buffer *ring)
  375. {
  376. return init_ring_common(dev, ring);
  377. }
  378. static u32
  379. bsd_ring_add_request(struct drm_device *dev,
  380. struct intel_ring_buffer *ring,
  381. struct drm_file *file_priv,
  382. u32 flush_domains)
  383. {
  384. u32 seqno;
  385. seqno = i915_gem_get_seqno(dev);
  386. intel_ring_begin(dev, ring, 4);
  387. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  388. intel_ring_emit(dev, ring,
  389. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  390. intel_ring_emit(dev, ring, seqno);
  391. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  392. intel_ring_advance(dev, ring);
  393. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  394. return seqno;
  395. }
  396. static void bsd_setup_status_page(struct drm_device *dev,
  397. struct intel_ring_buffer *ring)
  398. {
  399. drm_i915_private_t *dev_priv = dev->dev_private;
  400. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  401. I915_READ(BSD_HWS_PGA);
  402. }
  403. static void
  404. bsd_ring_get_user_irq(struct drm_device *dev,
  405. struct intel_ring_buffer *ring)
  406. {
  407. /* do nothing */
  408. }
  409. static void
  410. bsd_ring_put_user_irq(struct drm_device *dev,
  411. struct intel_ring_buffer *ring)
  412. {
  413. /* do nothing */
  414. }
  415. static u32
  416. bsd_ring_get_gem_seqno(struct drm_device *dev,
  417. struct intel_ring_buffer *ring)
  418. {
  419. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  420. }
  421. static int
  422. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  423. struct intel_ring_buffer *ring,
  424. struct drm_i915_gem_execbuffer2 *exec,
  425. struct drm_clip_rect *cliprects,
  426. uint64_t exec_offset)
  427. {
  428. uint32_t exec_start;
  429. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  430. intel_ring_begin(dev, ring, 2);
  431. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  432. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  433. intel_ring_emit(dev, ring, exec_start);
  434. intel_ring_advance(dev, ring);
  435. return 0;
  436. }
  437. static int
  438. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  439. struct intel_ring_buffer *ring,
  440. struct drm_i915_gem_execbuffer2 *exec,
  441. struct drm_clip_rect *cliprects,
  442. uint64_t exec_offset)
  443. {
  444. drm_i915_private_t *dev_priv = dev->dev_private;
  445. int nbox = exec->num_cliprects;
  446. int i = 0, count;
  447. uint32_t exec_start, exec_len;
  448. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  449. exec_len = (uint32_t) exec->batch_len;
  450. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  451. count = nbox ? nbox : 1;
  452. for (i = 0; i < count; i++) {
  453. if (i < nbox) {
  454. int ret = i915_emit_box(dev, cliprects, i,
  455. exec->DR1, exec->DR4);
  456. if (ret)
  457. return ret;
  458. }
  459. if (IS_I830(dev) || IS_845G(dev)) {
  460. intel_ring_begin(dev, ring, 4);
  461. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  462. intel_ring_emit(dev, ring,
  463. exec_start | MI_BATCH_NON_SECURE);
  464. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  465. intel_ring_emit(dev, ring, 0);
  466. } else {
  467. intel_ring_begin(dev, ring, 4);
  468. if (IS_I965G(dev)) {
  469. intel_ring_emit(dev, ring,
  470. MI_BATCH_BUFFER_START | (2 << 6)
  471. | MI_BATCH_NON_SECURE_I965);
  472. intel_ring_emit(dev, ring, exec_start);
  473. } else {
  474. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  475. | (2 << 6));
  476. intel_ring_emit(dev, ring, exec_start |
  477. MI_BATCH_NON_SECURE);
  478. }
  479. }
  480. intel_ring_advance(dev, ring);
  481. }
  482. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  483. intel_ring_begin(dev, ring, 2);
  484. intel_ring_emit(dev, ring, MI_FLUSH |
  485. MI_NO_WRITE_FLUSH |
  486. MI_INVALIDATE_ISP );
  487. intel_ring_emit(dev, ring, MI_NOOP);
  488. intel_ring_advance(dev, ring);
  489. }
  490. /* XXX breadcrumb */
  491. return 0;
  492. }
  493. static void cleanup_status_page(struct drm_device *dev,
  494. struct intel_ring_buffer *ring)
  495. {
  496. drm_i915_private_t *dev_priv = dev->dev_private;
  497. struct drm_gem_object *obj;
  498. struct drm_i915_gem_object *obj_priv;
  499. obj = ring->status_page.obj;
  500. if (obj == NULL)
  501. return;
  502. obj_priv = to_intel_bo(obj);
  503. kunmap(obj_priv->pages[0]);
  504. i915_gem_object_unpin(obj);
  505. drm_gem_object_unreference(obj);
  506. ring->status_page.obj = NULL;
  507. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  508. }
  509. static int init_status_page(struct drm_device *dev,
  510. struct intel_ring_buffer *ring)
  511. {
  512. drm_i915_private_t *dev_priv = dev->dev_private;
  513. struct drm_gem_object *obj;
  514. struct drm_i915_gem_object *obj_priv;
  515. int ret;
  516. obj = i915_gem_alloc_object(dev, 4096);
  517. if (obj == NULL) {
  518. DRM_ERROR("Failed to allocate status page\n");
  519. ret = -ENOMEM;
  520. goto err;
  521. }
  522. obj_priv = to_intel_bo(obj);
  523. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  524. ret = i915_gem_object_pin(obj, 4096);
  525. if (ret != 0) {
  526. goto err_unref;
  527. }
  528. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  529. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  530. if (ring->status_page.page_addr == NULL) {
  531. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  532. goto err_unpin;
  533. }
  534. ring->status_page.obj = obj;
  535. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  536. ring->setup_status_page(dev, ring);
  537. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  538. ring->name, ring->status_page.gfx_addr);
  539. return 0;
  540. err_unpin:
  541. i915_gem_object_unpin(obj);
  542. err_unref:
  543. drm_gem_object_unreference(obj);
  544. err:
  545. return ret;
  546. }
  547. int intel_init_ring_buffer(struct drm_device *dev,
  548. struct intel_ring_buffer *ring)
  549. {
  550. struct drm_i915_gem_object *obj_priv;
  551. struct drm_gem_object *obj;
  552. int ret;
  553. ring->dev = dev;
  554. if (I915_NEED_GFX_HWS(dev)) {
  555. ret = init_status_page(dev, ring);
  556. if (ret)
  557. return ret;
  558. }
  559. obj = i915_gem_alloc_object(dev, ring->size);
  560. if (obj == NULL) {
  561. DRM_ERROR("Failed to allocate ringbuffer\n");
  562. ret = -ENOMEM;
  563. goto err_hws;
  564. }
  565. ring->gem_object = obj;
  566. ret = i915_gem_object_pin(obj, ring->alignment);
  567. if (ret)
  568. goto err_unref;
  569. obj_priv = to_intel_bo(obj);
  570. ring->map.size = ring->size;
  571. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  572. ring->map.type = 0;
  573. ring->map.flags = 0;
  574. ring->map.mtrr = 0;
  575. drm_core_ioremap_wc(&ring->map, dev);
  576. if (ring->map.handle == NULL) {
  577. DRM_ERROR("Failed to map ringbuffer.\n");
  578. ret = -EINVAL;
  579. goto err_unpin;
  580. }
  581. ring->virtual_start = ring->map.handle;
  582. ret = ring->init(dev, ring);
  583. if (ret)
  584. goto err_unmap;
  585. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  586. i915_kernel_lost_context(dev);
  587. else {
  588. ring->head = ring->get_head(dev, ring);
  589. ring->tail = ring->get_tail(dev, ring);
  590. ring->space = ring->head - (ring->tail + 8);
  591. if (ring->space < 0)
  592. ring->space += ring->size;
  593. }
  594. INIT_LIST_HEAD(&ring->active_list);
  595. INIT_LIST_HEAD(&ring->request_list);
  596. return ret;
  597. err_unmap:
  598. drm_core_ioremapfree(&ring->map, dev);
  599. err_unpin:
  600. i915_gem_object_unpin(obj);
  601. err_unref:
  602. drm_gem_object_unreference(obj);
  603. ring->gem_object = NULL;
  604. err_hws:
  605. cleanup_status_page(dev, ring);
  606. return ret;
  607. }
  608. void intel_cleanup_ring_buffer(struct drm_device *dev,
  609. struct intel_ring_buffer *ring)
  610. {
  611. if (ring->gem_object == NULL)
  612. return;
  613. drm_core_ioremapfree(&ring->map, dev);
  614. i915_gem_object_unpin(ring->gem_object);
  615. drm_gem_object_unreference(ring->gem_object);
  616. ring->gem_object = NULL;
  617. cleanup_status_page(dev, ring);
  618. }
  619. int intel_wrap_ring_buffer(struct drm_device *dev,
  620. struct intel_ring_buffer *ring)
  621. {
  622. unsigned int *virt;
  623. int rem;
  624. rem = ring->size - ring->tail;
  625. if (ring->space < rem) {
  626. int ret = intel_wait_ring_buffer(dev, ring, rem);
  627. if (ret)
  628. return ret;
  629. }
  630. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  631. rem /= 8;
  632. while (rem--) {
  633. *virt++ = MI_NOOP;
  634. *virt++ = MI_NOOP;
  635. }
  636. ring->tail = 0;
  637. ring->space = ring->head - 8;
  638. return 0;
  639. }
  640. int intel_wait_ring_buffer(struct drm_device *dev,
  641. struct intel_ring_buffer *ring, int n)
  642. {
  643. unsigned long end;
  644. trace_i915_ring_wait_begin (dev);
  645. end = jiffies + 3 * HZ;
  646. do {
  647. ring->head = ring->get_head(dev, ring);
  648. ring->space = ring->head - (ring->tail + 8);
  649. if (ring->space < 0)
  650. ring->space += ring->size;
  651. if (ring->space >= n) {
  652. trace_i915_ring_wait_end (dev);
  653. return 0;
  654. }
  655. if (dev->primary->master) {
  656. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  657. if (master_priv->sarea_priv)
  658. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  659. }
  660. yield();
  661. } while (!time_after(jiffies, end));
  662. trace_i915_ring_wait_end (dev);
  663. return -EBUSY;
  664. }
  665. void intel_ring_begin(struct drm_device *dev,
  666. struct intel_ring_buffer *ring, int num_dwords)
  667. {
  668. int n = 4*num_dwords;
  669. if (unlikely(ring->tail + n > ring->size))
  670. intel_wrap_ring_buffer(dev, ring);
  671. if (unlikely(ring->space < n))
  672. intel_wait_ring_buffer(dev, ring, n);
  673. ring->space -= n;
  674. }
  675. void intel_ring_advance(struct drm_device *dev,
  676. struct intel_ring_buffer *ring)
  677. {
  678. ring->tail &= ring->size - 1;
  679. ring->advance_ring(dev, ring);
  680. }
  681. void intel_fill_struct(struct drm_device *dev,
  682. struct intel_ring_buffer *ring,
  683. void *data,
  684. unsigned int len)
  685. {
  686. unsigned int *virt = ring->virtual_start + ring->tail;
  687. BUG_ON((len&~(4-1)) != 0);
  688. intel_ring_begin(dev, ring, len/4);
  689. memcpy(virt, data, len);
  690. ring->tail += len;
  691. ring->tail &= ring->size - 1;
  692. ring->space -= len;
  693. intel_ring_advance(dev, ring);
  694. }
  695. struct intel_ring_buffer render_ring = {
  696. .name = "render ring",
  697. .regs = {
  698. .ctl = PRB0_CTL,
  699. .head = PRB0_HEAD,
  700. .tail = PRB0_TAIL,
  701. .start = PRB0_START
  702. },
  703. .size = 32 * PAGE_SIZE,
  704. .alignment = PAGE_SIZE,
  705. .virtual_start = NULL,
  706. .dev = NULL,
  707. .gem_object = NULL,
  708. .head = 0,
  709. .tail = 0,
  710. .space = 0,
  711. .user_irq_refcount = 0,
  712. .irq_gem_seqno = 0,
  713. .waiting_gem_seqno = 0,
  714. .setup_status_page = render_setup_status_page,
  715. .init = init_render_ring,
  716. .get_head = render_ring_get_head,
  717. .get_tail = render_ring_get_tail,
  718. .get_active_head = render_ring_get_active_head,
  719. .advance_ring = render_ring_advance_ring,
  720. .flush = render_ring_flush,
  721. .add_request = render_ring_add_request,
  722. .get_gem_seqno = render_ring_get_gem_seqno,
  723. .user_irq_get = render_ring_get_user_irq,
  724. .user_irq_put = render_ring_put_user_irq,
  725. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  726. .status_page = {NULL, 0, NULL},
  727. .map = {0,}
  728. };
  729. /* ring buffer for bit-stream decoder */
  730. struct intel_ring_buffer bsd_ring = {
  731. .name = "bsd ring",
  732. .regs = {
  733. .ctl = BSD_RING_CTL,
  734. .head = BSD_RING_HEAD,
  735. .tail = BSD_RING_TAIL,
  736. .start = BSD_RING_START
  737. },
  738. .size = 32 * PAGE_SIZE,
  739. .alignment = PAGE_SIZE,
  740. .virtual_start = NULL,
  741. .dev = NULL,
  742. .gem_object = NULL,
  743. .head = 0,
  744. .tail = 0,
  745. .space = 0,
  746. .user_irq_refcount = 0,
  747. .irq_gem_seqno = 0,
  748. .waiting_gem_seqno = 0,
  749. .setup_status_page = bsd_setup_status_page,
  750. .init = init_bsd_ring,
  751. .get_head = bsd_ring_get_head,
  752. .get_tail = bsd_ring_get_tail,
  753. .get_active_head = bsd_ring_get_active_head,
  754. .advance_ring = bsd_ring_advance_ring,
  755. .flush = bsd_ring_flush,
  756. .add_request = bsd_ring_add_request,
  757. .get_gem_seqno = bsd_ring_get_gem_seqno,
  758. .user_irq_get = bsd_ring_get_user_irq,
  759. .user_irq_put = bsd_ring_put_user_irq,
  760. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  761. .status_page = {NULL, 0, NULL},
  762. .map = {0,}
  763. };