ar9002_mac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #define AR_BufLen 0x00000fff
  18. static void ar9002_hw_rx_enable(struct ath_hw *ah)
  19. {
  20. REG_WRITE(ah, AR_CR, AR_CR_RXE);
  21. }
  22. static void ar9002_hw_set_desc_link(void *ds, u32 ds_link)
  23. {
  24. ((struct ath_desc*) ds)->ds_link = ds_link;
  25. }
  26. static bool ar9002_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
  27. {
  28. u32 isr = 0;
  29. u32 mask2 = 0;
  30. struct ath9k_hw_capabilities *pCap = &ah->caps;
  31. u32 sync_cause = 0;
  32. bool fatal_int = false;
  33. struct ath_common *common = ath9k_hw_common(ah);
  34. if (!AR_SREV_9100(ah)) {
  35. if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
  36. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  37. == AR_RTC_STATUS_ON) {
  38. isr = REG_READ(ah, AR_ISR);
  39. }
  40. }
  41. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
  42. AR_INTR_SYNC_DEFAULT;
  43. *masked = 0;
  44. if (!isr && !sync_cause)
  45. return false;
  46. } else {
  47. *masked = 0;
  48. isr = REG_READ(ah, AR_ISR);
  49. }
  50. if (isr) {
  51. if (isr & AR_ISR_BCNMISC) {
  52. u32 isr2;
  53. isr2 = REG_READ(ah, AR_ISR_S2);
  54. if (isr2 & AR_ISR_S2_TIM)
  55. mask2 |= ATH9K_INT_TIM;
  56. if (isr2 & AR_ISR_S2_DTIM)
  57. mask2 |= ATH9K_INT_DTIM;
  58. if (isr2 & AR_ISR_S2_DTIMSYNC)
  59. mask2 |= ATH9K_INT_DTIMSYNC;
  60. if (isr2 & (AR_ISR_S2_CABEND))
  61. mask2 |= ATH9K_INT_CABEND;
  62. if (isr2 & AR_ISR_S2_GTT)
  63. mask2 |= ATH9K_INT_GTT;
  64. if (isr2 & AR_ISR_S2_CST)
  65. mask2 |= ATH9K_INT_CST;
  66. if (isr2 & AR_ISR_S2_TSFOOR)
  67. mask2 |= ATH9K_INT_TSFOOR;
  68. }
  69. isr = REG_READ(ah, AR_ISR_RAC);
  70. if (isr == 0xffffffff) {
  71. *masked = 0;
  72. return false;
  73. }
  74. *masked = isr & ATH9K_INT_COMMON;
  75. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM |
  76. AR_ISR_RXOK | AR_ISR_RXERR))
  77. *masked |= ATH9K_INT_RX;
  78. if (isr &
  79. (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
  80. AR_ISR_TXEOL)) {
  81. u32 s0_s, s1_s;
  82. *masked |= ATH9K_INT_TX;
  83. s0_s = REG_READ(ah, AR_ISR_S0_S);
  84. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
  85. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
  86. s1_s = REG_READ(ah, AR_ISR_S1_S);
  87. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
  88. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
  89. }
  90. if (isr & AR_ISR_RXORN) {
  91. ath_dbg(common, ATH_DBG_INTERRUPT,
  92. "receive FIFO overrun interrupt\n");
  93. }
  94. *masked |= mask2;
  95. }
  96. if (AR_SREV_9100(ah))
  97. return true;
  98. if (isr & AR_ISR_GENTMR) {
  99. u32 s5_s;
  100. s5_s = REG_READ(ah, AR_ISR_S5_S);
  101. ah->intr_gen_timer_trigger =
  102. MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
  103. ah->intr_gen_timer_thresh =
  104. MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
  105. if (ah->intr_gen_timer_trigger)
  106. *masked |= ATH9K_INT_GENTIMER;
  107. if ((s5_s & AR_ISR_S5_TIM_TIMER) &&
  108. !(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  109. *masked |= ATH9K_INT_TIM_TIMER;
  110. }
  111. if (sync_cause) {
  112. fatal_int =
  113. (sync_cause &
  114. (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
  115. ? true : false;
  116. if (fatal_int) {
  117. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
  118. ath_dbg(common, ATH_DBG_ANY,
  119. "received PCI FATAL interrupt\n");
  120. }
  121. if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
  122. ath_dbg(common, ATH_DBG_ANY,
  123. "received PCI PERR interrupt\n");
  124. }
  125. *masked |= ATH9K_INT_FATAL;
  126. }
  127. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  128. ath_dbg(common, ATH_DBG_INTERRUPT,
  129. "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
  130. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  131. REG_WRITE(ah, AR_RC, 0);
  132. *masked |= ATH9K_INT_FATAL;
  133. }
  134. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
  135. ath_dbg(common, ATH_DBG_INTERRUPT,
  136. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  137. }
  138. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  139. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  140. }
  141. return true;
  142. }
  143. static void
  144. ar9002_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
  145. {
  146. struct ar5416_desc *ads = AR5416DESC(ds);
  147. u32 ctl1, ctl6;
  148. ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
  149. ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
  150. ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
  151. ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
  152. ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
  153. ACCESS_ONCE(ads->ds_link) = i->link;
  154. ACCESS_ONCE(ads->ds_data) = i->buf_addr[0];
  155. ctl1 = i->buf_len[0] | (i->is_last ? 0 : AR_TxMore);
  156. ctl6 = SM(i->keytype, AR_EncrType);
  157. if (AR_SREV_9285(ah)) {
  158. ads->ds_ctl8 = 0;
  159. ads->ds_ctl9 = 0;
  160. ads->ds_ctl10 = 0;
  161. ads->ds_ctl11 = 0;
  162. }
  163. if ((i->is_first || i->is_last) &&
  164. i->aggr != AGGR_BUF_MIDDLE && i->aggr != AGGR_BUF_LAST) {
  165. ACCESS_ONCE(ads->ds_ctl2) = set11nTries(i->rates, 0)
  166. | set11nTries(i->rates, 1)
  167. | set11nTries(i->rates, 2)
  168. | set11nTries(i->rates, 3)
  169. | (i->dur_update ? AR_DurUpdateEna : 0)
  170. | SM(0, AR_BurstDur);
  171. ACCESS_ONCE(ads->ds_ctl3) = set11nRate(i->rates, 0)
  172. | set11nRate(i->rates, 1)
  173. | set11nRate(i->rates, 2)
  174. | set11nRate(i->rates, 3);
  175. } else {
  176. ACCESS_ONCE(ads->ds_ctl2) = 0;
  177. ACCESS_ONCE(ads->ds_ctl3) = 0;
  178. }
  179. if (!i->is_first) {
  180. ACCESS_ONCE(ads->ds_ctl0) = 0;
  181. ACCESS_ONCE(ads->ds_ctl1) = ctl1;
  182. ACCESS_ONCE(ads->ds_ctl6) = ctl6;
  183. return;
  184. }
  185. ctl1 |= (i->keyix != ATH9K_TXKEYIX_INVALID ? SM(i->keyix, AR_DestIdx) : 0)
  186. | SM(i->type, AR_FrameType)
  187. | (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
  188. | (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
  189. | (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
  190. switch (i->aggr) {
  191. case AGGR_BUF_FIRST:
  192. ctl6 |= SM(i->aggr_len, AR_AggrLen);
  193. /* fall through */
  194. case AGGR_BUF_MIDDLE:
  195. ctl1 |= AR_IsAggr | AR_MoreAggr;
  196. ctl6 |= SM(i->ndelim, AR_PadDelim);
  197. break;
  198. case AGGR_BUF_LAST:
  199. ctl1 |= AR_IsAggr;
  200. break;
  201. case AGGR_BUF_NONE:
  202. break;
  203. }
  204. ACCESS_ONCE(ads->ds_ctl0) = (i->pkt_len & AR_FrameLen)
  205. | (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
  206. | SM(i->txpower, AR_XmitPower)
  207. | (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
  208. | (i->flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
  209. | (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
  210. | (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
  211. | (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
  212. (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0));
  213. ACCESS_ONCE(ads->ds_ctl1) = ctl1;
  214. ACCESS_ONCE(ads->ds_ctl6) = ctl6;
  215. if (i->aggr == AGGR_BUF_MIDDLE || i->aggr == AGGR_BUF_LAST)
  216. return;
  217. ACCESS_ONCE(ads->ds_ctl4) = set11nPktDurRTSCTS(i->rates, 0)
  218. | set11nPktDurRTSCTS(i->rates, 1);
  219. ACCESS_ONCE(ads->ds_ctl5) = set11nPktDurRTSCTS(i->rates, 2)
  220. | set11nPktDurRTSCTS(i->rates, 3);
  221. ACCESS_ONCE(ads->ds_ctl7) = set11nRateFlags(i->rates, 0)
  222. | set11nRateFlags(i->rates, 1)
  223. | set11nRateFlags(i->rates, 2)
  224. | set11nRateFlags(i->rates, 3)
  225. | SM(i->rtscts_rate, AR_RTSCTSRate);
  226. }
  227. static void ar9002_hw_fill_txdesc(struct ath_hw *ah, void *ds, u32 seglen,
  228. bool is_firstseg, bool is_lastseg,
  229. const void *ds0, dma_addr_t buf_addr,
  230. unsigned int qcu)
  231. {
  232. struct ar5416_desc *ads = AR5416DESC(ds);
  233. ads->ds_data = buf_addr;
  234. if (is_firstseg) {
  235. ads->ds_ctl1 |= seglen | (is_lastseg ? 0 : AR_TxMore);
  236. } else if (is_lastseg) {
  237. ads->ds_ctl0 = 0;
  238. ads->ds_ctl1 = seglen;
  239. ads->ds_ctl2 = AR5416DESC_CONST(ds0)->ds_ctl2;
  240. ads->ds_ctl3 = AR5416DESC_CONST(ds0)->ds_ctl3;
  241. } else {
  242. ads->ds_ctl0 = 0;
  243. ads->ds_ctl1 = seglen | AR_TxMore;
  244. ads->ds_ctl2 = 0;
  245. ads->ds_ctl3 = 0;
  246. }
  247. ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
  248. ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
  249. ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
  250. ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
  251. ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
  252. }
  253. static int ar9002_hw_proc_txdesc(struct ath_hw *ah, void *ds,
  254. struct ath_tx_status *ts)
  255. {
  256. struct ar5416_desc *ads = AR5416DESC(ds);
  257. u32 status;
  258. status = ACCESS_ONCE(ads->ds_txstatus9);
  259. if ((status & AR_TxDone) == 0)
  260. return -EINPROGRESS;
  261. ts->ts_tstamp = ads->AR_SendTimestamp;
  262. ts->ts_status = 0;
  263. ts->ts_flags = 0;
  264. if (status & AR_TxOpExceeded)
  265. ts->ts_status |= ATH9K_TXERR_XTXOP;
  266. ts->tid = MS(status, AR_TxTid);
  267. ts->ts_rateindex = MS(status, AR_FinalTxIdx);
  268. ts->ts_seqnum = MS(status, AR_SeqNum);
  269. status = ACCESS_ONCE(ads->ds_txstatus0);
  270. ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
  271. ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
  272. ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
  273. if (status & AR_TxBaStatus) {
  274. ts->ts_flags |= ATH9K_TX_BA;
  275. ts->ba_low = ads->AR_BaBitmapLow;
  276. ts->ba_high = ads->AR_BaBitmapHigh;
  277. }
  278. status = ACCESS_ONCE(ads->ds_txstatus1);
  279. if (status & AR_FrmXmitOK)
  280. ts->ts_status |= ATH9K_TX_ACKED;
  281. else {
  282. if (status & AR_ExcessiveRetries)
  283. ts->ts_status |= ATH9K_TXERR_XRETRY;
  284. if (status & AR_Filtered)
  285. ts->ts_status |= ATH9K_TXERR_FILT;
  286. if (status & AR_FIFOUnderrun) {
  287. ts->ts_status |= ATH9K_TXERR_FIFO;
  288. ath9k_hw_updatetxtriglevel(ah, true);
  289. }
  290. }
  291. if (status & AR_TxTimerExpired)
  292. ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
  293. if (status & AR_DescCfgErr)
  294. ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
  295. if (status & AR_TxDataUnderrun) {
  296. ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
  297. ath9k_hw_updatetxtriglevel(ah, true);
  298. }
  299. if (status & AR_TxDelimUnderrun) {
  300. ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
  301. ath9k_hw_updatetxtriglevel(ah, true);
  302. }
  303. ts->ts_shortretry = MS(status, AR_RTSFailCnt);
  304. ts->ts_longretry = MS(status, AR_DataFailCnt);
  305. ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
  306. status = ACCESS_ONCE(ads->ds_txstatus5);
  307. ts->ts_rssi = MS(status, AR_TxRSSICombined);
  308. ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
  309. ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
  310. ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
  311. ts->evm0 = ads->AR_TxEVM0;
  312. ts->evm1 = ads->AR_TxEVM1;
  313. ts->evm2 = ads->AR_TxEVM2;
  314. return 0;
  315. }
  316. static void ar9002_hw_set11n_txdesc(struct ath_hw *ah, void *ds,
  317. u32 pktLen, enum ath9k_pkt_type type,
  318. u32 txPower, u8 keyIx,
  319. enum ath9k_key_type keyType, u32 flags)
  320. {
  321. struct ar5416_desc *ads = AR5416DESC(ds);
  322. if (txPower > 63)
  323. txPower = 63;
  324. ads->ds_ctl0 = (pktLen & AR_FrameLen)
  325. | (flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
  326. | SM(txPower, AR_XmitPower)
  327. | (flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
  328. | (flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
  329. | (keyIx != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0);
  330. ads->ds_ctl1 =
  331. (keyIx != ATH9K_TXKEYIX_INVALID ? SM(keyIx, AR_DestIdx) : 0)
  332. | SM(type, AR_FrameType)
  333. | (flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
  334. | (flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
  335. | (flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
  336. ads->ds_ctl6 = SM(keyType, AR_EncrType);
  337. if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) {
  338. ads->ds_ctl8 = 0;
  339. ads->ds_ctl9 = 0;
  340. ads->ds_ctl10 = 0;
  341. ads->ds_ctl11 = 0;
  342. }
  343. }
  344. static void ar9002_hw_set_clrdmask(struct ath_hw *ah, void *ds, bool val)
  345. {
  346. struct ar5416_desc *ads = AR5416DESC(ds);
  347. if (val)
  348. ads->ds_ctl0 |= AR_ClrDestMask;
  349. else
  350. ads->ds_ctl0 &= ~AR_ClrDestMask;
  351. }
  352. static void ar9002_hw_set11n_ratescenario(struct ath_hw *ah, void *ds,
  353. void *lastds,
  354. u32 durUpdateEn, u32 rtsctsRate,
  355. u32 rtsctsDuration,
  356. struct ath9k_11n_rate_series series[],
  357. u32 nseries, u32 flags)
  358. {
  359. struct ar5416_desc *ads = AR5416DESC(ds);
  360. struct ar5416_desc *last_ads = AR5416DESC(lastds);
  361. u32 ds_ctl0;
  362. if (flags & (ATH9K_TXDESC_RTSENA | ATH9K_TXDESC_CTSENA)) {
  363. ds_ctl0 = ads->ds_ctl0;
  364. if (flags & ATH9K_TXDESC_RTSENA) {
  365. ds_ctl0 &= ~AR_CTSEnable;
  366. ds_ctl0 |= AR_RTSEnable;
  367. } else {
  368. ds_ctl0 &= ~AR_RTSEnable;
  369. ds_ctl0 |= AR_CTSEnable;
  370. }
  371. ads->ds_ctl0 = ds_ctl0;
  372. } else {
  373. ads->ds_ctl0 =
  374. (ads->ds_ctl0 & ~(AR_RTSEnable | AR_CTSEnable));
  375. }
  376. ads->ds_ctl2 = set11nTries(series, 0)
  377. | set11nTries(series, 1)
  378. | set11nTries(series, 2)
  379. | set11nTries(series, 3)
  380. | (durUpdateEn ? AR_DurUpdateEna : 0)
  381. | SM(0, AR_BurstDur);
  382. ads->ds_ctl3 = set11nRate(series, 0)
  383. | set11nRate(series, 1)
  384. | set11nRate(series, 2)
  385. | set11nRate(series, 3);
  386. ads->ds_ctl4 = set11nPktDurRTSCTS(series, 0)
  387. | set11nPktDurRTSCTS(series, 1);
  388. ads->ds_ctl5 = set11nPktDurRTSCTS(series, 2)
  389. | set11nPktDurRTSCTS(series, 3);
  390. ads->ds_ctl7 = set11nRateFlags(series, 0)
  391. | set11nRateFlags(series, 1)
  392. | set11nRateFlags(series, 2)
  393. | set11nRateFlags(series, 3)
  394. | SM(rtsctsRate, AR_RTSCTSRate);
  395. last_ads->ds_ctl2 = ads->ds_ctl2;
  396. last_ads->ds_ctl3 = ads->ds_ctl3;
  397. }
  398. static void ar9002_hw_set11n_aggr_first(struct ath_hw *ah, void *ds,
  399. u32 aggrLen)
  400. {
  401. struct ar5416_desc *ads = AR5416DESC(ds);
  402. ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);
  403. ads->ds_ctl6 &= ~AR_AggrLen;
  404. ads->ds_ctl6 |= SM(aggrLen, AR_AggrLen);
  405. }
  406. static void ar9002_hw_set11n_aggr_middle(struct ath_hw *ah, void *ds,
  407. u32 numDelims)
  408. {
  409. struct ar5416_desc *ads = AR5416DESC(ds);
  410. unsigned int ctl6;
  411. ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);
  412. ctl6 = ads->ds_ctl6;
  413. ctl6 &= ~AR_PadDelim;
  414. ctl6 |= SM(numDelims, AR_PadDelim);
  415. ads->ds_ctl6 = ctl6;
  416. }
  417. static void ar9002_hw_set11n_aggr_last(struct ath_hw *ah, void *ds)
  418. {
  419. struct ar5416_desc *ads = AR5416DESC(ds);
  420. ads->ds_ctl1 |= AR_IsAggr;
  421. ads->ds_ctl1 &= ~AR_MoreAggr;
  422. ads->ds_ctl6 &= ~AR_PadDelim;
  423. }
  424. static void ar9002_hw_clr11n_aggr(struct ath_hw *ah, void *ds)
  425. {
  426. struct ar5416_desc *ads = AR5416DESC(ds);
  427. ads->ds_ctl1 &= (~AR_IsAggr & ~AR_MoreAggr);
  428. }
  429. void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
  430. u32 size, u32 flags)
  431. {
  432. struct ar5416_desc *ads = AR5416DESC(ds);
  433. struct ath9k_hw_capabilities *pCap = &ah->caps;
  434. ads->ds_ctl1 = size & AR_BufLen;
  435. if (flags & ATH9K_RXDESC_INTREQ)
  436. ads->ds_ctl1 |= AR_RxIntrReq;
  437. ads->ds_rxstatus8 &= ~AR_RxDone;
  438. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  439. memset(&(ads->u), 0, sizeof(ads->u));
  440. }
  441. EXPORT_SYMBOL(ath9k_hw_setuprxdesc);
  442. void ar9002_hw_attach_mac_ops(struct ath_hw *ah)
  443. {
  444. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  445. ops->rx_enable = ar9002_hw_rx_enable;
  446. ops->set_desc_link = ar9002_hw_set_desc_link;
  447. ops->get_isr = ar9002_hw_get_isr;
  448. ops->set_txdesc = ar9002_set_txdesc;
  449. ops->fill_txdesc = ar9002_hw_fill_txdesc;
  450. ops->proc_txdesc = ar9002_hw_proc_txdesc;
  451. ops->set11n_txdesc = ar9002_hw_set11n_txdesc;
  452. ops->set11n_ratescenario = ar9002_hw_set11n_ratescenario;
  453. ops->set11n_aggr_first = ar9002_hw_set11n_aggr_first;
  454. ops->set11n_aggr_middle = ar9002_hw_set11n_aggr_middle;
  455. ops->set11n_aggr_last = ar9002_hw_set11n_aggr_last;
  456. ops->clr11n_aggr = ar9002_hw_clr11n_aggr;
  457. ops->set_clrdmask = ar9002_hw_set_clrdmask;
  458. }