wm_adsp.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff {
  202. struct device *dev;
  203. struct list_head ctl_list;
  204. struct regmap *regmap;
  205. };
  206. struct wm_coeff_ctl {
  207. const char *name;
  208. struct snd_card *card;
  209. struct wm_adsp_alg_region region;
  210. struct wm_coeff_ctl_ops ops;
  211. struct wm_adsp *adsp;
  212. void *private;
  213. unsigned int enabled:1;
  214. struct list_head list;
  215. void *cache;
  216. size_t len;
  217. unsigned int set:1;
  218. struct snd_kcontrol *kcontrol;
  219. };
  220. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  221. struct snd_ctl_elem_value *ucontrol)
  222. {
  223. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  224. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  225. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  226. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  227. return 0;
  228. }
  229. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  230. struct snd_ctl_elem_value *ucontrol)
  231. {
  232. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  233. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  234. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  235. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  236. return 0;
  237. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  238. return -EINVAL;
  239. if (adsp[e->shift_l].running)
  240. return -EBUSY;
  241. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  242. return 0;
  243. }
  244. static const struct soc_enum wm_adsp_fw_enum[] = {
  245. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  246. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  247. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  248. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  249. };
  250. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  251. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  252. wm_adsp_fw_get, wm_adsp_fw_put),
  253. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  254. wm_adsp_fw_get, wm_adsp_fw_put),
  255. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  256. wm_adsp_fw_get, wm_adsp_fw_put),
  257. };
  258. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  259. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  260. static const struct soc_enum wm_adsp2_rate_enum[] = {
  261. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  262. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  263. ARIZONA_RATE_ENUM_SIZE,
  264. arizona_rate_text, arizona_rate_val),
  265. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  266. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  267. ARIZONA_RATE_ENUM_SIZE,
  268. arizona_rate_text, arizona_rate_val),
  269. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  270. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  271. ARIZONA_RATE_ENUM_SIZE,
  272. arizona_rate_text, arizona_rate_val),
  273. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
  274. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  275. ARIZONA_RATE_ENUM_SIZE,
  276. arizona_rate_text, arizona_rate_val),
  277. };
  278. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  279. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  282. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  285. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  286. wm_adsp_fw_get, wm_adsp_fw_put),
  287. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  288. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  289. wm_adsp_fw_get, wm_adsp_fw_put),
  290. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  291. };
  292. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  293. #endif
  294. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  295. int type)
  296. {
  297. int i;
  298. for (i = 0; i < dsp->num_mems; i++)
  299. if (dsp->mem[i].type == type)
  300. return &dsp->mem[i];
  301. return NULL;
  302. }
  303. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  304. unsigned int offset)
  305. {
  306. switch (region->type) {
  307. case WMFW_ADSP1_PM:
  308. return region->base + (offset * 3);
  309. case WMFW_ADSP1_DM:
  310. return region->base + (offset * 2);
  311. case WMFW_ADSP2_XM:
  312. return region->base + (offset * 2);
  313. case WMFW_ADSP2_YM:
  314. return region->base + (offset * 2);
  315. case WMFW_ADSP1_ZM:
  316. return region->base + (offset * 2);
  317. default:
  318. WARN_ON(NULL != "Unknown memory region type");
  319. return offset;
  320. }
  321. }
  322. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  323. struct snd_ctl_elem_info *uinfo)
  324. {
  325. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  326. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  327. uinfo->count = ctl->len;
  328. return 0;
  329. }
  330. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  331. const void *buf, size_t len)
  332. {
  333. struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
  334. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  335. struct wm_adsp_alg_region *region = &ctl->region;
  336. const struct wm_adsp_region *mem;
  337. struct wm_adsp *adsp = ctl->adsp;
  338. void *scratch;
  339. int ret;
  340. unsigned int reg;
  341. mem = wm_adsp_find_region(adsp, region->type);
  342. if (!mem) {
  343. adsp_err(adsp, "No base for region %x\n",
  344. region->type);
  345. return -EINVAL;
  346. }
  347. reg = ctl->region.base;
  348. reg = wm_adsp_region_to_reg(mem, reg);
  349. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  350. if (!scratch)
  351. return -ENOMEM;
  352. ret = regmap_raw_write(wm_coeff->regmap, reg, scratch,
  353. ctl->len);
  354. if (ret) {
  355. adsp_err(adsp, "Failed to write %zu bytes to %x\n",
  356. ctl->len, reg);
  357. kfree(scratch);
  358. return ret;
  359. }
  360. kfree(scratch);
  361. return 0;
  362. }
  363. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  364. struct snd_ctl_elem_value *ucontrol)
  365. {
  366. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  367. char *p = ucontrol->value.bytes.data;
  368. memcpy(ctl->cache, p, ctl->len);
  369. if (!ctl->enabled) {
  370. ctl->set = 1;
  371. return 0;
  372. }
  373. return wm_coeff_write_control(kcontrol, p, ctl->len);
  374. }
  375. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  376. void *buf, size_t len)
  377. {
  378. struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
  379. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  380. struct wm_adsp_alg_region *region = &ctl->region;
  381. const struct wm_adsp_region *mem;
  382. struct wm_adsp *adsp = ctl->adsp;
  383. void *scratch;
  384. int ret;
  385. unsigned int reg;
  386. mem = wm_adsp_find_region(adsp, region->type);
  387. if (!mem) {
  388. adsp_err(adsp, "No base for region %x\n",
  389. region->type);
  390. return -EINVAL;
  391. }
  392. reg = ctl->region.base;
  393. reg = wm_adsp_region_to_reg(mem, reg);
  394. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  395. if (!scratch)
  396. return -ENOMEM;
  397. ret = regmap_raw_read(wm_coeff->regmap, reg, scratch, ctl->len);
  398. if (ret) {
  399. adsp_err(adsp, "Failed to read %zu bytes from %x\n",
  400. ctl->len, reg);
  401. kfree(scratch);
  402. return ret;
  403. }
  404. memcpy(buf, scratch, ctl->len);
  405. kfree(scratch);
  406. return 0;
  407. }
  408. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  409. struct snd_ctl_elem_value *ucontrol)
  410. {
  411. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  412. char *p = ucontrol->value.bytes.data;
  413. memcpy(p, ctl->cache, ctl->len);
  414. return 0;
  415. }
  416. static int wm_coeff_add_kcontrol(struct wm_coeff *wm_coeff,
  417. struct wm_coeff_ctl *ctl,
  418. const struct snd_kcontrol_new *kctl)
  419. {
  420. int ret;
  421. struct snd_kcontrol *kcontrol;
  422. kcontrol = snd_ctl_new1(kctl, wm_coeff);
  423. ret = snd_ctl_add(ctl->card, kcontrol);
  424. if (ret < 0) {
  425. dev_err(wm_coeff->dev, "Failed to add %s: %d\n",
  426. kctl->name, ret);
  427. return ret;
  428. }
  429. ctl->kcontrol = kcontrol;
  430. return 0;
  431. }
  432. struct wmfw_ctl_work {
  433. struct wm_coeff *wm_coeff;
  434. struct wm_coeff_ctl *ctl;
  435. struct work_struct work;
  436. };
  437. static int wmfw_add_ctl(struct wm_coeff *wm_coeff,
  438. struct wm_coeff_ctl *ctl)
  439. {
  440. struct snd_kcontrol_new *kcontrol;
  441. int ret;
  442. if (!wm_coeff || !ctl || !ctl->name || !ctl->card)
  443. return -EINVAL;
  444. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  445. if (!kcontrol)
  446. return -ENOMEM;
  447. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  448. kcontrol->name = ctl->name;
  449. kcontrol->info = wm_coeff_info;
  450. kcontrol->get = wm_coeff_get;
  451. kcontrol->put = wm_coeff_put;
  452. kcontrol->private_value = (unsigned long)ctl;
  453. ret = wm_coeff_add_kcontrol(wm_coeff,
  454. ctl, kcontrol);
  455. if (ret < 0)
  456. goto err_kcontrol;
  457. kfree(kcontrol);
  458. list_add(&ctl->list, &wm_coeff->ctl_list);
  459. return 0;
  460. err_kcontrol:
  461. kfree(kcontrol);
  462. return ret;
  463. }
  464. static int wm_adsp_load(struct wm_adsp *dsp)
  465. {
  466. LIST_HEAD(buf_list);
  467. const struct firmware *firmware;
  468. struct regmap *regmap = dsp->regmap;
  469. unsigned int pos = 0;
  470. const struct wmfw_header *header;
  471. const struct wmfw_adsp1_sizes *adsp1_sizes;
  472. const struct wmfw_adsp2_sizes *adsp2_sizes;
  473. const struct wmfw_footer *footer;
  474. const struct wmfw_region *region;
  475. const struct wm_adsp_region *mem;
  476. const char *region_name;
  477. char *file, *text;
  478. struct wm_adsp_buf *buf;
  479. unsigned int reg;
  480. int regions = 0;
  481. int ret, offset, type, sizes;
  482. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  483. if (file == NULL)
  484. return -ENOMEM;
  485. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  486. wm_adsp_fw[dsp->fw].file);
  487. file[PAGE_SIZE - 1] = '\0';
  488. ret = request_firmware(&firmware, file, dsp->dev);
  489. if (ret != 0) {
  490. adsp_err(dsp, "Failed to request '%s'\n", file);
  491. goto out;
  492. }
  493. ret = -EINVAL;
  494. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  495. if (pos >= firmware->size) {
  496. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  497. file, firmware->size);
  498. goto out_fw;
  499. }
  500. header = (void*)&firmware->data[0];
  501. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  502. adsp_err(dsp, "%s: invalid magic\n", file);
  503. goto out_fw;
  504. }
  505. if (header->ver != 0) {
  506. adsp_err(dsp, "%s: unknown file format %d\n",
  507. file, header->ver);
  508. goto out_fw;
  509. }
  510. if (header->core != dsp->type) {
  511. adsp_err(dsp, "%s: invalid core %d != %d\n",
  512. file, header->core, dsp->type);
  513. goto out_fw;
  514. }
  515. switch (dsp->type) {
  516. case WMFW_ADSP1:
  517. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  518. adsp1_sizes = (void *)&(header[1]);
  519. footer = (void *)&(adsp1_sizes[1]);
  520. sizes = sizeof(*adsp1_sizes);
  521. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  522. file, le32_to_cpu(adsp1_sizes->dm),
  523. le32_to_cpu(adsp1_sizes->pm),
  524. le32_to_cpu(adsp1_sizes->zm));
  525. break;
  526. case WMFW_ADSP2:
  527. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  528. adsp2_sizes = (void *)&(header[1]);
  529. footer = (void *)&(adsp2_sizes[1]);
  530. sizes = sizeof(*adsp2_sizes);
  531. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  532. file, le32_to_cpu(adsp2_sizes->xm),
  533. le32_to_cpu(adsp2_sizes->ym),
  534. le32_to_cpu(adsp2_sizes->pm),
  535. le32_to_cpu(adsp2_sizes->zm));
  536. break;
  537. default:
  538. BUG_ON(NULL == "Unknown DSP type");
  539. goto out_fw;
  540. }
  541. if (le32_to_cpu(header->len) != sizeof(*header) +
  542. sizes + sizeof(*footer)) {
  543. adsp_err(dsp, "%s: unexpected header length %d\n",
  544. file, le32_to_cpu(header->len));
  545. goto out_fw;
  546. }
  547. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  548. le64_to_cpu(footer->timestamp));
  549. while (pos < firmware->size &&
  550. pos - firmware->size > sizeof(*region)) {
  551. region = (void *)&(firmware->data[pos]);
  552. region_name = "Unknown";
  553. reg = 0;
  554. text = NULL;
  555. offset = le32_to_cpu(region->offset) & 0xffffff;
  556. type = be32_to_cpu(region->type) & 0xff;
  557. mem = wm_adsp_find_region(dsp, type);
  558. switch (type) {
  559. case WMFW_NAME_TEXT:
  560. region_name = "Firmware name";
  561. text = kzalloc(le32_to_cpu(region->len) + 1,
  562. GFP_KERNEL);
  563. break;
  564. case WMFW_INFO_TEXT:
  565. region_name = "Information";
  566. text = kzalloc(le32_to_cpu(region->len) + 1,
  567. GFP_KERNEL);
  568. break;
  569. case WMFW_ABSOLUTE:
  570. region_name = "Absolute";
  571. reg = offset;
  572. break;
  573. case WMFW_ADSP1_PM:
  574. BUG_ON(!mem);
  575. region_name = "PM";
  576. reg = wm_adsp_region_to_reg(mem, offset);
  577. break;
  578. case WMFW_ADSP1_DM:
  579. BUG_ON(!mem);
  580. region_name = "DM";
  581. reg = wm_adsp_region_to_reg(mem, offset);
  582. break;
  583. case WMFW_ADSP2_XM:
  584. BUG_ON(!mem);
  585. region_name = "XM";
  586. reg = wm_adsp_region_to_reg(mem, offset);
  587. break;
  588. case WMFW_ADSP2_YM:
  589. BUG_ON(!mem);
  590. region_name = "YM";
  591. reg = wm_adsp_region_to_reg(mem, offset);
  592. break;
  593. case WMFW_ADSP1_ZM:
  594. BUG_ON(!mem);
  595. region_name = "ZM";
  596. reg = wm_adsp_region_to_reg(mem, offset);
  597. break;
  598. default:
  599. adsp_warn(dsp,
  600. "%s.%d: Unknown region type %x at %d(%x)\n",
  601. file, regions, type, pos, pos);
  602. break;
  603. }
  604. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  605. regions, le32_to_cpu(region->len), offset,
  606. region_name);
  607. if (text) {
  608. memcpy(text, region->data, le32_to_cpu(region->len));
  609. adsp_info(dsp, "%s: %s\n", file, text);
  610. kfree(text);
  611. }
  612. if (reg) {
  613. buf = wm_adsp_buf_alloc(region->data,
  614. le32_to_cpu(region->len),
  615. &buf_list);
  616. if (!buf) {
  617. adsp_err(dsp, "Out of memory\n");
  618. return -ENOMEM;
  619. }
  620. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  621. le32_to_cpu(region->len));
  622. if (ret != 0) {
  623. adsp_err(dsp,
  624. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  625. file, regions,
  626. le32_to_cpu(region->len), offset,
  627. region_name, ret);
  628. goto out_fw;
  629. }
  630. }
  631. pos += le32_to_cpu(region->len) + sizeof(*region);
  632. regions++;
  633. }
  634. ret = regmap_async_complete(regmap);
  635. if (ret != 0) {
  636. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  637. goto out_fw;
  638. }
  639. if (pos > firmware->size)
  640. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  641. file, regions, pos - firmware->size);
  642. out_fw:
  643. regmap_async_complete(regmap);
  644. wm_adsp_buf_free(&buf_list);
  645. release_firmware(firmware);
  646. out:
  647. kfree(file);
  648. return ret;
  649. }
  650. static int wm_coeff_init_control_caches(struct wm_coeff *wm_coeff)
  651. {
  652. struct wm_coeff_ctl *ctl;
  653. int ret;
  654. list_for_each_entry(ctl, &wm_coeff->ctl_list,
  655. list) {
  656. if (!ctl->enabled || ctl->set)
  657. continue;
  658. ret = wm_coeff_read_control(ctl->kcontrol,
  659. ctl->cache,
  660. ctl->len);
  661. if (ret < 0)
  662. return ret;
  663. }
  664. return 0;
  665. }
  666. static int wm_coeff_sync_controls(struct wm_coeff *wm_coeff)
  667. {
  668. struct wm_coeff_ctl *ctl;
  669. int ret;
  670. list_for_each_entry(ctl, &wm_coeff->ctl_list,
  671. list) {
  672. if (!ctl->enabled)
  673. continue;
  674. if (ctl->set) {
  675. ret = wm_coeff_write_control(ctl->kcontrol,
  676. ctl->cache,
  677. ctl->len);
  678. if (ret < 0)
  679. return ret;
  680. }
  681. }
  682. return 0;
  683. }
  684. static void wm_adsp_ctl_work(struct work_struct *work)
  685. {
  686. struct wmfw_ctl_work *ctl_work = container_of(work,
  687. struct wmfw_ctl_work,
  688. work);
  689. wmfw_add_ctl(ctl_work->wm_coeff, ctl_work->ctl);
  690. kfree(ctl_work);
  691. }
  692. static int wm_adsp_create_control(struct snd_soc_codec *codec,
  693. const struct wm_adsp_alg_region *region)
  694. {
  695. struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
  696. struct wm_coeff_ctl *ctl;
  697. struct wmfw_ctl_work *ctl_work;
  698. char *name;
  699. char *region_name;
  700. int ret;
  701. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  702. if (!name)
  703. return -ENOMEM;
  704. switch (region->type) {
  705. case WMFW_ADSP1_PM:
  706. region_name = "PM";
  707. break;
  708. case WMFW_ADSP1_DM:
  709. region_name = "DM";
  710. break;
  711. case WMFW_ADSP2_XM:
  712. region_name = "XM";
  713. break;
  714. case WMFW_ADSP2_YM:
  715. region_name = "YM";
  716. break;
  717. case WMFW_ADSP1_ZM:
  718. region_name = "ZM";
  719. break;
  720. default:
  721. ret = -EINVAL;
  722. goto err_name;
  723. }
  724. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  725. dsp->num, region_name, region->alg);
  726. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  727. list) {
  728. if (!strcmp(ctl->name, name)) {
  729. if (!ctl->enabled)
  730. ctl->enabled = 1;
  731. goto found;
  732. }
  733. }
  734. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  735. if (!ctl) {
  736. ret = -ENOMEM;
  737. goto err_name;
  738. }
  739. ctl->region = *region;
  740. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  741. if (!ctl->name) {
  742. ret = -ENOMEM;
  743. goto err_ctl;
  744. }
  745. ctl->enabled = 1;
  746. ctl->set = 0;
  747. ctl->ops.xget = wm_coeff_get;
  748. ctl->ops.xput = wm_coeff_put;
  749. ctl->card = codec->card->snd_card;
  750. ctl->adsp = dsp;
  751. ctl->len = region->len;
  752. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  753. if (!ctl->cache) {
  754. ret = -ENOMEM;
  755. goto err_ctl_name;
  756. }
  757. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  758. if (!ctl_work) {
  759. ret = -ENOMEM;
  760. goto err_ctl_cache;
  761. }
  762. ctl_work->wm_coeff = dsp->wm_coeff;
  763. ctl_work->ctl = ctl;
  764. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  765. schedule_work(&ctl_work->work);
  766. found:
  767. kfree(name);
  768. return 0;
  769. err_ctl_cache:
  770. kfree(ctl->cache);
  771. err_ctl_name:
  772. kfree(ctl->name);
  773. err_ctl:
  774. kfree(ctl);
  775. err_name:
  776. kfree(name);
  777. return ret;
  778. }
  779. static int wm_adsp_setup_algs(struct wm_adsp *dsp, struct snd_soc_codec *codec)
  780. {
  781. struct regmap *regmap = dsp->regmap;
  782. struct wmfw_adsp1_id_hdr adsp1_id;
  783. struct wmfw_adsp2_id_hdr adsp2_id;
  784. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  785. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  786. void *alg, *buf;
  787. struct wm_adsp_alg_region *region;
  788. const struct wm_adsp_region *mem;
  789. unsigned int pos, term;
  790. size_t algs, buf_size;
  791. __be32 val;
  792. int i, ret;
  793. switch (dsp->type) {
  794. case WMFW_ADSP1:
  795. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  796. break;
  797. case WMFW_ADSP2:
  798. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  799. break;
  800. default:
  801. mem = NULL;
  802. break;
  803. }
  804. if (mem == NULL) {
  805. BUG_ON(mem != NULL);
  806. return -EINVAL;
  807. }
  808. switch (dsp->type) {
  809. case WMFW_ADSP1:
  810. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  811. sizeof(adsp1_id));
  812. if (ret != 0) {
  813. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  814. ret);
  815. return ret;
  816. }
  817. buf = &adsp1_id;
  818. buf_size = sizeof(adsp1_id);
  819. algs = be32_to_cpu(adsp1_id.algs);
  820. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  821. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  822. dsp->fw_id,
  823. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  824. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  825. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  826. algs);
  827. region = kzalloc(sizeof(*region), GFP_KERNEL);
  828. if (!region)
  829. return -ENOMEM;
  830. region->type = WMFW_ADSP1_ZM;
  831. region->alg = be32_to_cpu(adsp1_id.fw.id);
  832. region->base = be32_to_cpu(adsp1_id.zm);
  833. list_add_tail(&region->list, &dsp->alg_regions);
  834. region = kzalloc(sizeof(*region), GFP_KERNEL);
  835. if (!region)
  836. return -ENOMEM;
  837. region->type = WMFW_ADSP1_DM;
  838. region->alg = be32_to_cpu(adsp1_id.fw.id);
  839. region->base = be32_to_cpu(adsp1_id.dm);
  840. list_add_tail(&region->list, &dsp->alg_regions);
  841. pos = sizeof(adsp1_id) / 2;
  842. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  843. break;
  844. case WMFW_ADSP2:
  845. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  846. sizeof(adsp2_id));
  847. if (ret != 0) {
  848. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  849. ret);
  850. return ret;
  851. }
  852. buf = &adsp2_id;
  853. buf_size = sizeof(adsp2_id);
  854. algs = be32_to_cpu(adsp2_id.algs);
  855. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  856. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  857. dsp->fw_id,
  858. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  859. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  860. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  861. algs);
  862. region = kzalloc(sizeof(*region), GFP_KERNEL);
  863. if (!region)
  864. return -ENOMEM;
  865. region->type = WMFW_ADSP2_XM;
  866. region->alg = be32_to_cpu(adsp2_id.fw.id);
  867. region->base = be32_to_cpu(adsp2_id.xm);
  868. list_add_tail(&region->list, &dsp->alg_regions);
  869. region = kzalloc(sizeof(*region), GFP_KERNEL);
  870. if (!region)
  871. return -ENOMEM;
  872. region->type = WMFW_ADSP2_YM;
  873. region->alg = be32_to_cpu(adsp2_id.fw.id);
  874. region->base = be32_to_cpu(adsp2_id.ym);
  875. list_add_tail(&region->list, &dsp->alg_regions);
  876. region = kzalloc(sizeof(*region), GFP_KERNEL);
  877. if (!region)
  878. return -ENOMEM;
  879. region->type = WMFW_ADSP2_ZM;
  880. region->alg = be32_to_cpu(adsp2_id.fw.id);
  881. region->base = be32_to_cpu(adsp2_id.zm);
  882. list_add_tail(&region->list, &dsp->alg_regions);
  883. pos = sizeof(adsp2_id) / 2;
  884. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  885. break;
  886. default:
  887. BUG_ON(NULL == "Unknown DSP type");
  888. return -EINVAL;
  889. }
  890. if (algs == 0) {
  891. adsp_err(dsp, "No algorithms\n");
  892. return -EINVAL;
  893. }
  894. if (algs > 1024) {
  895. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  896. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  897. buf, buf_size);
  898. return -EINVAL;
  899. }
  900. /* Read the terminator first to validate the length */
  901. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  902. if (ret != 0) {
  903. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  904. ret);
  905. return ret;
  906. }
  907. if (be32_to_cpu(val) != 0xbedead)
  908. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  909. term, be32_to_cpu(val));
  910. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  911. if (!alg)
  912. return -ENOMEM;
  913. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  914. if (ret != 0) {
  915. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  916. ret);
  917. goto out;
  918. }
  919. adsp1_alg = alg;
  920. adsp2_alg = alg;
  921. for (i = 0; i < algs; i++) {
  922. switch (dsp->type) {
  923. case WMFW_ADSP1:
  924. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  925. i, be32_to_cpu(adsp1_alg[i].alg.id),
  926. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  927. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  928. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  929. be32_to_cpu(adsp1_alg[i].dm),
  930. be32_to_cpu(adsp1_alg[i].zm));
  931. region = kzalloc(sizeof(*region), GFP_KERNEL);
  932. if (!region)
  933. return -ENOMEM;
  934. region->type = WMFW_ADSP1_DM;
  935. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  936. region->base = be32_to_cpu(adsp1_alg[i].dm);
  937. region->len = 0;
  938. list_add_tail(&region->list, &dsp->alg_regions);
  939. if (i + 1 < algs) {
  940. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  941. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  942. wm_adsp_create_control(codec, region);
  943. } else {
  944. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  945. be32_to_cpu(adsp1_alg[i].alg.id));
  946. }
  947. region = kzalloc(sizeof(*region), GFP_KERNEL);
  948. if (!region)
  949. return -ENOMEM;
  950. region->type = WMFW_ADSP1_ZM;
  951. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  952. region->base = be32_to_cpu(adsp1_alg[i].zm);
  953. region->len = 0;
  954. list_add_tail(&region->list, &dsp->alg_regions);
  955. if (i + 1 < algs) {
  956. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  957. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  958. wm_adsp_create_control(codec, region);
  959. } else {
  960. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  961. be32_to_cpu(adsp1_alg[i].alg.id));
  962. }
  963. break;
  964. case WMFW_ADSP2:
  965. adsp_info(dsp,
  966. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  967. i, be32_to_cpu(adsp2_alg[i].alg.id),
  968. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  969. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  970. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  971. be32_to_cpu(adsp2_alg[i].xm),
  972. be32_to_cpu(adsp2_alg[i].ym),
  973. be32_to_cpu(adsp2_alg[i].zm));
  974. region = kzalloc(sizeof(*region), GFP_KERNEL);
  975. if (!region)
  976. return -ENOMEM;
  977. region->type = WMFW_ADSP2_XM;
  978. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  979. region->base = be32_to_cpu(adsp2_alg[i].xm);
  980. region->len = 0;
  981. list_add_tail(&region->list, &dsp->alg_regions);
  982. if (i + 1 < algs) {
  983. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  984. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  985. wm_adsp_create_control(codec, region);
  986. } else {
  987. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  988. be32_to_cpu(adsp2_alg[i].alg.id));
  989. }
  990. region = kzalloc(sizeof(*region), GFP_KERNEL);
  991. if (!region)
  992. return -ENOMEM;
  993. region->type = WMFW_ADSP2_YM;
  994. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  995. region->base = be32_to_cpu(adsp2_alg[i].ym);
  996. region->len = 0;
  997. list_add_tail(&region->list, &dsp->alg_regions);
  998. if (i + 1 < algs) {
  999. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  1000. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  1001. wm_adsp_create_control(codec, region);
  1002. } else {
  1003. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  1004. be32_to_cpu(adsp2_alg[i].alg.id));
  1005. }
  1006. region = kzalloc(sizeof(*region), GFP_KERNEL);
  1007. if (!region)
  1008. return -ENOMEM;
  1009. region->type = WMFW_ADSP2_ZM;
  1010. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  1011. region->base = be32_to_cpu(adsp2_alg[i].zm);
  1012. region->len = 0;
  1013. list_add_tail(&region->list, &dsp->alg_regions);
  1014. if (i + 1 < algs) {
  1015. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  1016. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  1017. wm_adsp_create_control(codec, region);
  1018. } else {
  1019. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1020. be32_to_cpu(adsp2_alg[i].alg.id));
  1021. }
  1022. break;
  1023. }
  1024. }
  1025. out:
  1026. kfree(alg);
  1027. return ret;
  1028. }
  1029. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1030. {
  1031. LIST_HEAD(buf_list);
  1032. struct regmap *regmap = dsp->regmap;
  1033. struct wmfw_coeff_hdr *hdr;
  1034. struct wmfw_coeff_item *blk;
  1035. const struct firmware *firmware;
  1036. const struct wm_adsp_region *mem;
  1037. struct wm_adsp_alg_region *alg_region;
  1038. const char *region_name;
  1039. int ret, pos, blocks, type, offset, reg;
  1040. char *file;
  1041. struct wm_adsp_buf *buf;
  1042. int tmp;
  1043. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1044. if (file == NULL)
  1045. return -ENOMEM;
  1046. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1047. wm_adsp_fw[dsp->fw].file);
  1048. file[PAGE_SIZE - 1] = '\0';
  1049. ret = request_firmware(&firmware, file, dsp->dev);
  1050. if (ret != 0) {
  1051. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1052. ret = 0;
  1053. goto out;
  1054. }
  1055. ret = -EINVAL;
  1056. if (sizeof(*hdr) >= firmware->size) {
  1057. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1058. file, firmware->size);
  1059. goto out_fw;
  1060. }
  1061. hdr = (void*)&firmware->data[0];
  1062. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1063. adsp_err(dsp, "%s: invalid magic\n", file);
  1064. goto out_fw;
  1065. }
  1066. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1067. case 1:
  1068. break;
  1069. default:
  1070. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1071. file, be32_to_cpu(hdr->rev) & 0xff);
  1072. ret = -EINVAL;
  1073. goto out_fw;
  1074. }
  1075. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1076. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1077. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1078. le32_to_cpu(hdr->ver) & 0xff);
  1079. pos = le32_to_cpu(hdr->len);
  1080. blocks = 0;
  1081. while (pos < firmware->size &&
  1082. pos - firmware->size > sizeof(*blk)) {
  1083. blk = (void*)(&firmware->data[pos]);
  1084. type = le16_to_cpu(blk->type);
  1085. offset = le16_to_cpu(blk->offset);
  1086. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1087. file, blocks, le32_to_cpu(blk->id),
  1088. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1089. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1090. le32_to_cpu(blk->ver) & 0xff);
  1091. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1092. file, blocks, le32_to_cpu(blk->len), offset, type);
  1093. reg = 0;
  1094. region_name = "Unknown";
  1095. switch (type) {
  1096. case (WMFW_NAME_TEXT << 8):
  1097. case (WMFW_INFO_TEXT << 8):
  1098. break;
  1099. case (WMFW_ABSOLUTE << 8):
  1100. /*
  1101. * Old files may use this for global
  1102. * coefficients.
  1103. */
  1104. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1105. offset == 0) {
  1106. region_name = "global coefficients";
  1107. mem = wm_adsp_find_region(dsp, type);
  1108. if (!mem) {
  1109. adsp_err(dsp, "No ZM\n");
  1110. break;
  1111. }
  1112. reg = wm_adsp_region_to_reg(mem, 0);
  1113. } else {
  1114. region_name = "register";
  1115. reg = offset;
  1116. }
  1117. break;
  1118. case WMFW_ADSP1_DM:
  1119. case WMFW_ADSP1_ZM:
  1120. case WMFW_ADSP2_XM:
  1121. case WMFW_ADSP2_YM:
  1122. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1123. file, blocks, le32_to_cpu(blk->len),
  1124. type, le32_to_cpu(blk->id));
  1125. mem = wm_adsp_find_region(dsp, type);
  1126. if (!mem) {
  1127. adsp_err(dsp, "No base for region %x\n", type);
  1128. break;
  1129. }
  1130. reg = 0;
  1131. list_for_each_entry(alg_region,
  1132. &dsp->alg_regions, list) {
  1133. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1134. type == alg_region->type) {
  1135. reg = alg_region->base;
  1136. reg = wm_adsp_region_to_reg(mem,
  1137. reg);
  1138. reg += offset;
  1139. }
  1140. }
  1141. if (reg == 0)
  1142. adsp_err(dsp, "No %x for algorithm %x\n",
  1143. type, le32_to_cpu(blk->id));
  1144. break;
  1145. default:
  1146. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1147. file, blocks, type, pos);
  1148. break;
  1149. }
  1150. if (reg) {
  1151. buf = wm_adsp_buf_alloc(blk->data,
  1152. le32_to_cpu(blk->len),
  1153. &buf_list);
  1154. if (!buf) {
  1155. adsp_err(dsp, "Out of memory\n");
  1156. ret = -ENOMEM;
  1157. goto out_fw;
  1158. }
  1159. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1160. file, blocks, le32_to_cpu(blk->len),
  1161. reg);
  1162. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1163. le32_to_cpu(blk->len));
  1164. if (ret != 0) {
  1165. adsp_err(dsp,
  1166. "%s.%d: Failed to write to %x in %s\n",
  1167. file, blocks, reg, region_name);
  1168. }
  1169. }
  1170. tmp = le32_to_cpu(blk->len) % 4;
  1171. if (tmp)
  1172. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1173. else
  1174. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1175. blocks++;
  1176. }
  1177. ret = regmap_async_complete(regmap);
  1178. if (ret != 0)
  1179. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1180. if (pos > firmware->size)
  1181. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1182. file, blocks, pos - firmware->size);
  1183. out_fw:
  1184. release_firmware(firmware);
  1185. wm_adsp_buf_free(&buf_list);
  1186. out:
  1187. kfree(file);
  1188. return ret;
  1189. }
  1190. int wm_adsp1_init(struct wm_adsp *adsp)
  1191. {
  1192. INIT_LIST_HEAD(&adsp->alg_regions);
  1193. return 0;
  1194. }
  1195. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1196. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1197. struct snd_kcontrol *kcontrol,
  1198. int event)
  1199. {
  1200. struct snd_soc_codec *codec = w->codec;
  1201. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1202. struct wm_adsp *dsp = &dsps[w->shift];
  1203. struct wm_coeff_ctl *ctl;
  1204. int ret;
  1205. int val;
  1206. switch (event) {
  1207. case SND_SOC_DAPM_POST_PMU:
  1208. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1209. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1210. /*
  1211. * For simplicity set the DSP clock rate to be the
  1212. * SYSCLK rate rather than making it configurable.
  1213. */
  1214. if(dsp->sysclk_reg) {
  1215. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1216. if (ret != 0) {
  1217. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1218. ret);
  1219. return ret;
  1220. }
  1221. val = (val & dsp->sysclk_mask)
  1222. >> dsp->sysclk_shift;
  1223. ret = regmap_update_bits(dsp->regmap,
  1224. dsp->base + ADSP1_CONTROL_31,
  1225. ADSP1_CLK_SEL_MASK, val);
  1226. if (ret != 0) {
  1227. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1228. ret);
  1229. return ret;
  1230. }
  1231. }
  1232. ret = wm_adsp_load(dsp);
  1233. if (ret != 0)
  1234. goto err;
  1235. ret = wm_adsp_setup_algs(dsp, codec);
  1236. if (ret != 0)
  1237. goto err;
  1238. ret = wm_adsp_load_coeff(dsp);
  1239. if (ret != 0)
  1240. goto err;
  1241. /* Initialize caches for enabled and unset controls */
  1242. ret = wm_coeff_init_control_caches(dsp->wm_coeff);
  1243. if (ret != 0)
  1244. goto err;
  1245. /* Sync set controls */
  1246. ret = wm_coeff_sync_controls(dsp->wm_coeff);
  1247. if (ret != 0)
  1248. goto err;
  1249. /* Start the core running */
  1250. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1251. ADSP1_CORE_ENA | ADSP1_START,
  1252. ADSP1_CORE_ENA | ADSP1_START);
  1253. break;
  1254. case SND_SOC_DAPM_PRE_PMD:
  1255. /* Halt the core */
  1256. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1257. ADSP1_CORE_ENA | ADSP1_START, 0);
  1258. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1259. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1260. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1261. ADSP1_SYS_ENA, 0);
  1262. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  1263. list) {
  1264. ctl->enabled = 0;
  1265. }
  1266. break;
  1267. default:
  1268. break;
  1269. }
  1270. return 0;
  1271. err:
  1272. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1273. ADSP1_SYS_ENA, 0);
  1274. return ret;
  1275. }
  1276. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1277. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1278. {
  1279. unsigned int val;
  1280. int ret, count;
  1281. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1282. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1283. if (ret != 0)
  1284. return ret;
  1285. /* Wait for the RAM to start, should be near instantaneous */
  1286. count = 0;
  1287. do {
  1288. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1289. &val);
  1290. if (ret != 0)
  1291. return ret;
  1292. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  1293. if (!(val & ADSP2_RAM_RDY)) {
  1294. adsp_err(dsp, "Failed to start DSP RAM\n");
  1295. return -EBUSY;
  1296. }
  1297. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1298. adsp_info(dsp, "RAM ready after %d polls\n", count);
  1299. return 0;
  1300. }
  1301. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1302. struct snd_kcontrol *kcontrol, int event)
  1303. {
  1304. struct snd_soc_codec *codec = w->codec;
  1305. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1306. struct wm_adsp *dsp = &dsps[w->shift];
  1307. struct wm_adsp_alg_region *alg_region;
  1308. struct wm_coeff_ctl *ctl;
  1309. unsigned int val;
  1310. int ret;
  1311. switch (event) {
  1312. case SND_SOC_DAPM_POST_PMU:
  1313. /*
  1314. * For simplicity set the DSP clock rate to be the
  1315. * SYSCLK rate rather than making it configurable.
  1316. */
  1317. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1318. if (ret != 0) {
  1319. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1320. ret);
  1321. return ret;
  1322. }
  1323. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1324. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1325. ret = regmap_update_bits(dsp->regmap,
  1326. dsp->base + ADSP2_CLOCKING,
  1327. ADSP2_CLK_SEL_MASK, val);
  1328. if (ret != 0) {
  1329. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1330. ret);
  1331. return ret;
  1332. }
  1333. if (dsp->dvfs) {
  1334. ret = regmap_read(dsp->regmap,
  1335. dsp->base + ADSP2_CLOCKING, &val);
  1336. if (ret != 0) {
  1337. dev_err(dsp->dev,
  1338. "Failed to read clocking: %d\n", ret);
  1339. return ret;
  1340. }
  1341. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1342. ret = regulator_enable(dsp->dvfs);
  1343. if (ret != 0) {
  1344. dev_err(dsp->dev,
  1345. "Failed to enable supply: %d\n",
  1346. ret);
  1347. return ret;
  1348. }
  1349. ret = regulator_set_voltage(dsp->dvfs,
  1350. 1800000,
  1351. 1800000);
  1352. if (ret != 0) {
  1353. dev_err(dsp->dev,
  1354. "Failed to raise supply: %d\n",
  1355. ret);
  1356. return ret;
  1357. }
  1358. }
  1359. }
  1360. ret = wm_adsp2_ena(dsp);
  1361. if (ret != 0)
  1362. return ret;
  1363. ret = wm_adsp_load(dsp);
  1364. if (ret != 0)
  1365. goto err;
  1366. ret = wm_adsp_setup_algs(dsp, codec);
  1367. if (ret != 0)
  1368. goto err;
  1369. ret = wm_adsp_load_coeff(dsp);
  1370. if (ret != 0)
  1371. goto err;
  1372. /* Initialize caches for enabled and unset controls */
  1373. ret = wm_coeff_init_control_caches(dsp->wm_coeff);
  1374. if (ret != 0)
  1375. goto err;
  1376. /* Sync set controls */
  1377. ret = wm_coeff_sync_controls(dsp->wm_coeff);
  1378. if (ret != 0)
  1379. goto err;
  1380. ret = regmap_update_bits(dsp->regmap,
  1381. dsp->base + ADSP2_CONTROL,
  1382. ADSP2_CORE_ENA | ADSP2_START,
  1383. ADSP2_CORE_ENA | ADSP2_START);
  1384. if (ret != 0)
  1385. goto err;
  1386. dsp->running = true;
  1387. break;
  1388. case SND_SOC_DAPM_PRE_PMD:
  1389. dsp->running = false;
  1390. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1391. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1392. ADSP2_START, 0);
  1393. /* Make sure DMAs are quiesced */
  1394. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1395. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1396. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1397. if (dsp->dvfs) {
  1398. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1399. 1800000);
  1400. if (ret != 0)
  1401. dev_warn(dsp->dev,
  1402. "Failed to lower supply: %d\n",
  1403. ret);
  1404. ret = regulator_disable(dsp->dvfs);
  1405. if (ret != 0)
  1406. dev_err(dsp->dev,
  1407. "Failed to enable supply: %d\n",
  1408. ret);
  1409. }
  1410. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  1411. list) {
  1412. ctl->enabled = 0;
  1413. }
  1414. while (!list_empty(&dsp->alg_regions)) {
  1415. alg_region = list_first_entry(&dsp->alg_regions,
  1416. struct wm_adsp_alg_region,
  1417. list);
  1418. list_del(&alg_region->list);
  1419. kfree(alg_region);
  1420. }
  1421. break;
  1422. default:
  1423. break;
  1424. }
  1425. return 0;
  1426. err:
  1427. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1428. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1429. return ret;
  1430. }
  1431. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1432. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1433. {
  1434. int ret;
  1435. /*
  1436. * Disable the DSP memory by default when in reset for a small
  1437. * power saving.
  1438. */
  1439. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1440. ADSP2_MEM_ENA, 0);
  1441. if (ret != 0) {
  1442. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1443. return ret;
  1444. }
  1445. INIT_LIST_HEAD(&adsp->alg_regions);
  1446. adsp->wm_coeff = kzalloc(sizeof(*adsp->wm_coeff),
  1447. GFP_KERNEL);
  1448. if (!adsp->wm_coeff)
  1449. return -ENOMEM;
  1450. adsp->wm_coeff->regmap = adsp->regmap;
  1451. adsp->wm_coeff->dev = adsp->dev;
  1452. INIT_LIST_HEAD(&adsp->wm_coeff->ctl_list);
  1453. if (dvfs) {
  1454. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1455. if (IS_ERR(adsp->dvfs)) {
  1456. ret = PTR_ERR(adsp->dvfs);
  1457. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1458. goto out_coeff;
  1459. }
  1460. ret = regulator_enable(adsp->dvfs);
  1461. if (ret != 0) {
  1462. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1463. ret);
  1464. goto out_coeff;
  1465. }
  1466. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1467. if (ret != 0) {
  1468. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1469. ret);
  1470. goto out_coeff;
  1471. }
  1472. ret = regulator_disable(adsp->dvfs);
  1473. if (ret != 0) {
  1474. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1475. ret);
  1476. goto out_coeff;
  1477. }
  1478. }
  1479. return 0;
  1480. out_coeff:
  1481. kfree(adsp->wm_coeff);
  1482. return ret;
  1483. }
  1484. EXPORT_SYMBOL_GPL(wm_adsp2_init);