wm8962.c 117 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844
  1. /*
  2. * wm8962.c -- WM8962 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/input.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/regmap.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/slab.h>
  26. #include <linux/workqueue.h>
  27. #include <sound/core.h>
  28. #include <sound/jack.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/soc.h>
  32. #include <sound/initval.h>
  33. #include <sound/tlv.h>
  34. #include <sound/wm8962.h>
  35. #include <trace/events/asoc.h>
  36. #include "wm8962.h"
  37. #define WM8962_NUM_SUPPLIES 8
  38. static const char *wm8962_supply_names[WM8962_NUM_SUPPLIES] = {
  39. "DCVDD",
  40. "DBVDD",
  41. "AVDD",
  42. "CPVDD",
  43. "MICVDD",
  44. "PLLVDD",
  45. "SPKVDD1",
  46. "SPKVDD2",
  47. };
  48. /* codec private data */
  49. struct wm8962_priv {
  50. struct wm8962_pdata pdata;
  51. struct regmap *regmap;
  52. struct snd_soc_codec *codec;
  53. int sysclk;
  54. int sysclk_rate;
  55. int bclk; /* Desired BCLK */
  56. int lrclk;
  57. struct completion fll_lock;
  58. int fll_src;
  59. int fll_fref;
  60. int fll_fout;
  61. u16 dsp2_ena;
  62. struct delayed_work mic_work;
  63. struct snd_soc_jack *jack;
  64. struct regulator_bulk_data supplies[WM8962_NUM_SUPPLIES];
  65. struct notifier_block disable_nb[WM8962_NUM_SUPPLIES];
  66. #if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
  67. struct input_dev *beep;
  68. struct work_struct beep_work;
  69. int beep_rate;
  70. #endif
  71. #ifdef CONFIG_GPIOLIB
  72. struct gpio_chip gpio_chip;
  73. #endif
  74. int irq;
  75. };
  76. /* We can't use the same notifier block for more than one supply and
  77. * there's no way I can see to get from a callback to the caller
  78. * except container_of().
  79. */
  80. #define WM8962_REGULATOR_EVENT(n) \
  81. static int wm8962_regulator_event_##n(struct notifier_block *nb, \
  82. unsigned long event, void *data) \
  83. { \
  84. struct wm8962_priv *wm8962 = container_of(nb, struct wm8962_priv, \
  85. disable_nb[n]); \
  86. if (event & REGULATOR_EVENT_DISABLE) { \
  87. regcache_mark_dirty(wm8962->regmap); \
  88. } \
  89. return 0; \
  90. }
  91. WM8962_REGULATOR_EVENT(0)
  92. WM8962_REGULATOR_EVENT(1)
  93. WM8962_REGULATOR_EVENT(2)
  94. WM8962_REGULATOR_EVENT(3)
  95. WM8962_REGULATOR_EVENT(4)
  96. WM8962_REGULATOR_EVENT(5)
  97. WM8962_REGULATOR_EVENT(6)
  98. WM8962_REGULATOR_EVENT(7)
  99. static struct reg_default wm8962_reg[] = {
  100. { 0, 0x009F }, /* R0 - Left Input volume */
  101. { 1, 0x049F }, /* R1 - Right Input volume */
  102. { 2, 0x0000 }, /* R2 - HPOUTL volume */
  103. { 3, 0x0000 }, /* R3 - HPOUTR volume */
  104. { 5, 0x0018 }, /* R5 - ADC & DAC Control 1 */
  105. { 6, 0x2008 }, /* R6 - ADC & DAC Control 2 */
  106. { 7, 0x000A }, /* R7 - Audio Interface 0 */
  107. { 9, 0x0300 }, /* R9 - Audio Interface 1 */
  108. { 10, 0x00C0 }, /* R10 - Left DAC volume */
  109. { 11, 0x00C0 }, /* R11 - Right DAC volume */
  110. { 14, 0x0040 }, /* R14 - Audio Interface 2 */
  111. { 15, 0x6243 }, /* R15 - Software Reset */
  112. { 17, 0x007B }, /* R17 - ALC1 */
  113. { 19, 0x1C32 }, /* R19 - ALC3 */
  114. { 20, 0x3200 }, /* R20 - Noise Gate */
  115. { 21, 0x00C0 }, /* R21 - Left ADC volume */
  116. { 22, 0x00C0 }, /* R22 - Right ADC volume */
  117. { 23, 0x0160 }, /* R23 - Additional control(1) */
  118. { 24, 0x0000 }, /* R24 - Additional control(2) */
  119. { 25, 0x0000 }, /* R25 - Pwr Mgmt (1) */
  120. { 26, 0x0000 }, /* R26 - Pwr Mgmt (2) */
  121. { 27, 0x0010 }, /* R27 - Additional Control (3) */
  122. { 28, 0x0000 }, /* R28 - Anti-pop */
  123. { 30, 0x005E }, /* R30 - Clocking 3 */
  124. { 31, 0x0000 }, /* R31 - Input mixer control (1) */
  125. { 32, 0x0145 }, /* R32 - Left input mixer volume */
  126. { 33, 0x0145 }, /* R33 - Right input mixer volume */
  127. { 34, 0x0009 }, /* R34 - Input mixer control (2) */
  128. { 35, 0x0003 }, /* R35 - Input bias control */
  129. { 37, 0x0008 }, /* R37 - Left input PGA control */
  130. { 38, 0x0008 }, /* R38 - Right input PGA control */
  131. { 40, 0x0000 }, /* R40 - SPKOUTL volume */
  132. { 41, 0x0000 }, /* R41 - SPKOUTR volume */
  133. { 51, 0x0003 }, /* R51 - Class D Control 2 */
  134. { 56, 0x0506 }, /* R56 - Clocking 4 */
  135. { 57, 0x0000 }, /* R57 - DAC DSP Mixing (1) */
  136. { 58, 0x0000 }, /* R58 - DAC DSP Mixing (2) */
  137. { 60, 0x0300 }, /* R60 - DC Servo 0 */
  138. { 61, 0x0300 }, /* R61 - DC Servo 1 */
  139. { 64, 0x0810 }, /* R64 - DC Servo 4 */
  140. { 68, 0x001B }, /* R68 - Analogue PGA Bias */
  141. { 69, 0x0000 }, /* R69 - Analogue HP 0 */
  142. { 71, 0x01FB }, /* R71 - Analogue HP 2 */
  143. { 72, 0x0000 }, /* R72 - Charge Pump 1 */
  144. { 82, 0x0004 }, /* R82 - Charge Pump B */
  145. { 87, 0x0000 }, /* R87 - Write Sequencer Control 1 */
  146. { 90, 0x0000 }, /* R90 - Write Sequencer Control 2 */
  147. { 93, 0x0000 }, /* R93 - Write Sequencer Control 3 */
  148. { 94, 0x0000 }, /* R94 - Control Interface */
  149. { 99, 0x0000 }, /* R99 - Mixer Enables */
  150. { 100, 0x0000 }, /* R100 - Headphone Mixer (1) */
  151. { 101, 0x0000 }, /* R101 - Headphone Mixer (2) */
  152. { 102, 0x013F }, /* R102 - Headphone Mixer (3) */
  153. { 103, 0x013F }, /* R103 - Headphone Mixer (4) */
  154. { 105, 0x0000 }, /* R105 - Speaker Mixer (1) */
  155. { 106, 0x0000 }, /* R106 - Speaker Mixer (2) */
  156. { 107, 0x013F }, /* R107 - Speaker Mixer (3) */
  157. { 108, 0x013F }, /* R108 - Speaker Mixer (4) */
  158. { 109, 0x0003 }, /* R109 - Speaker Mixer (5) */
  159. { 110, 0x0002 }, /* R110 - Beep Generator (1) */
  160. { 115, 0x0006 }, /* R115 - Oscillator Trim (3) */
  161. { 116, 0x0026 }, /* R116 - Oscillator Trim (4) */
  162. { 119, 0x0000 }, /* R119 - Oscillator Trim (7) */
  163. { 124, 0x0011 }, /* R124 - Analogue Clocking1 */
  164. { 125, 0x004B }, /* R125 - Analogue Clocking2 */
  165. { 126, 0x000D }, /* R126 - Analogue Clocking3 */
  166. { 127, 0x0000 }, /* R127 - PLL Software Reset */
  167. { 131, 0x0000 }, /* R131 - PLL 4 */
  168. { 136, 0x0067 }, /* R136 - PLL 9 */
  169. { 137, 0x001C }, /* R137 - PLL 10 */
  170. { 138, 0x0071 }, /* R138 - PLL 11 */
  171. { 139, 0x00C7 }, /* R139 - PLL 12 */
  172. { 140, 0x0067 }, /* R140 - PLL 13 */
  173. { 141, 0x0048 }, /* R141 - PLL 14 */
  174. { 142, 0x0022 }, /* R142 - PLL 15 */
  175. { 143, 0x0097 }, /* R143 - PLL 16 */
  176. { 155, 0x000C }, /* R155 - FLL Control (1) */
  177. { 156, 0x0039 }, /* R156 - FLL Control (2) */
  178. { 157, 0x0180 }, /* R157 - FLL Control (3) */
  179. { 159, 0x0032 }, /* R159 - FLL Control (5) */
  180. { 160, 0x0018 }, /* R160 - FLL Control (6) */
  181. { 161, 0x007D }, /* R161 - FLL Control (7) */
  182. { 162, 0x0008 }, /* R162 - FLL Control (8) */
  183. { 252, 0x0005 }, /* R252 - General test 1 */
  184. { 256, 0x0000 }, /* R256 - DF1 */
  185. { 257, 0x0000 }, /* R257 - DF2 */
  186. { 258, 0x0000 }, /* R258 - DF3 */
  187. { 259, 0x0000 }, /* R259 - DF4 */
  188. { 260, 0x0000 }, /* R260 - DF5 */
  189. { 261, 0x0000 }, /* R261 - DF6 */
  190. { 262, 0x0000 }, /* R262 - DF7 */
  191. { 264, 0x0000 }, /* R264 - LHPF1 */
  192. { 265, 0x0000 }, /* R265 - LHPF2 */
  193. { 268, 0x0000 }, /* R268 - THREED1 */
  194. { 269, 0x0000 }, /* R269 - THREED2 */
  195. { 270, 0x0000 }, /* R270 - THREED3 */
  196. { 271, 0x0000 }, /* R271 - THREED4 */
  197. { 276, 0x000C }, /* R276 - DRC 1 */
  198. { 277, 0x0925 }, /* R277 - DRC 2 */
  199. { 278, 0x0000 }, /* R278 - DRC 3 */
  200. { 279, 0x0000 }, /* R279 - DRC 4 */
  201. { 280, 0x0000 }, /* R280 - DRC 5 */
  202. { 285, 0x0000 }, /* R285 - Tloopback */
  203. { 335, 0x0004 }, /* R335 - EQ1 */
  204. { 336, 0x6318 }, /* R336 - EQ2 */
  205. { 337, 0x6300 }, /* R337 - EQ3 */
  206. { 338, 0x0FCA }, /* R338 - EQ4 */
  207. { 339, 0x0400 }, /* R339 - EQ5 */
  208. { 340, 0x00D8 }, /* R340 - EQ6 */
  209. { 341, 0x1EB5 }, /* R341 - EQ7 */
  210. { 342, 0xF145 }, /* R342 - EQ8 */
  211. { 343, 0x0B75 }, /* R343 - EQ9 */
  212. { 344, 0x01C5 }, /* R344 - EQ10 */
  213. { 345, 0x1C58 }, /* R345 - EQ11 */
  214. { 346, 0xF373 }, /* R346 - EQ12 */
  215. { 347, 0x0A54 }, /* R347 - EQ13 */
  216. { 348, 0x0558 }, /* R348 - EQ14 */
  217. { 349, 0x168E }, /* R349 - EQ15 */
  218. { 350, 0xF829 }, /* R350 - EQ16 */
  219. { 351, 0x07AD }, /* R351 - EQ17 */
  220. { 352, 0x1103 }, /* R352 - EQ18 */
  221. { 353, 0x0564 }, /* R353 - EQ19 */
  222. { 354, 0x0559 }, /* R354 - EQ20 */
  223. { 355, 0x4000 }, /* R355 - EQ21 */
  224. { 356, 0x6318 }, /* R356 - EQ22 */
  225. { 357, 0x6300 }, /* R357 - EQ23 */
  226. { 358, 0x0FCA }, /* R358 - EQ24 */
  227. { 359, 0x0400 }, /* R359 - EQ25 */
  228. { 360, 0x00D8 }, /* R360 - EQ26 */
  229. { 361, 0x1EB5 }, /* R361 - EQ27 */
  230. { 362, 0xF145 }, /* R362 - EQ28 */
  231. { 363, 0x0B75 }, /* R363 - EQ29 */
  232. { 364, 0x01C5 }, /* R364 - EQ30 */
  233. { 365, 0x1C58 }, /* R365 - EQ31 */
  234. { 366, 0xF373 }, /* R366 - EQ32 */
  235. { 367, 0x0A54 }, /* R367 - EQ33 */
  236. { 368, 0x0558 }, /* R368 - EQ34 */
  237. { 369, 0x168E }, /* R369 - EQ35 */
  238. { 370, 0xF829 }, /* R370 - EQ36 */
  239. { 371, 0x07AD }, /* R371 - EQ37 */
  240. { 372, 0x1103 }, /* R372 - EQ38 */
  241. { 373, 0x0564 }, /* R373 - EQ39 */
  242. { 374, 0x0559 }, /* R374 - EQ40 */
  243. { 375, 0x4000 }, /* R375 - EQ41 */
  244. { 513, 0x0000 }, /* R513 - GPIO 2 */
  245. { 514, 0x0000 }, /* R514 - GPIO 3 */
  246. { 516, 0x8100 }, /* R516 - GPIO 5 */
  247. { 517, 0x8100 }, /* R517 - GPIO 6 */
  248. { 568, 0x0030 }, /* R568 - Interrupt Status 1 Mask */
  249. { 569, 0xFFED }, /* R569 - Interrupt Status 2 Mask */
  250. { 576, 0x0000 }, /* R576 - Interrupt Control */
  251. { 584, 0x002D }, /* R584 - IRQ Debounce */
  252. { 586, 0x0000 }, /* R586 - MICINT Source Pol */
  253. { 768, 0x1C00 }, /* R768 - DSP2 Power Management */
  254. { 8192, 0x0000 }, /* R8192 - DSP2 Instruction RAM 0 */
  255. { 9216, 0x0030 }, /* R9216 - DSP2 Address RAM 2 */
  256. { 9217, 0x0000 }, /* R9217 - DSP2 Address RAM 1 */
  257. { 9218, 0x0000 }, /* R9218 - DSP2 Address RAM 0 */
  258. { 12288, 0x0000 }, /* R12288 - DSP2 Data1 RAM 1 */
  259. { 12289, 0x0000 }, /* R12289 - DSP2 Data1 RAM 0 */
  260. { 13312, 0x0000 }, /* R13312 - DSP2 Data2 RAM 1 */
  261. { 13313, 0x0000 }, /* R13313 - DSP2 Data2 RAM 0 */
  262. { 14336, 0x0000 }, /* R14336 - DSP2 Data3 RAM 1 */
  263. { 14337, 0x0000 }, /* R14337 - DSP2 Data3 RAM 0 */
  264. { 15360, 0x000A }, /* R15360 - DSP2 Coeff RAM 0 */
  265. { 16384, 0x0000 }, /* R16384 - RETUNEADC_SHARED_COEFF_1 */
  266. { 16385, 0x0000 }, /* R16385 - RETUNEADC_SHARED_COEFF_0 */
  267. { 16386, 0x0000 }, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */
  268. { 16387, 0x0000 }, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */
  269. { 16388, 0x0000 }, /* R16388 - SOUNDSTAGE_ENABLES_1 */
  270. { 16389, 0x0000 }, /* R16389 - SOUNDSTAGE_ENABLES_0 */
  271. { 16896, 0x0002 }, /* R16896 - HDBASS_AI_1 */
  272. { 16897, 0xBD12 }, /* R16897 - HDBASS_AI_0 */
  273. { 16898, 0x007C }, /* R16898 - HDBASS_AR_1 */
  274. { 16899, 0x586C }, /* R16899 - HDBASS_AR_0 */
  275. { 16900, 0x0053 }, /* R16900 - HDBASS_B_1 */
  276. { 16901, 0x8121 }, /* R16901 - HDBASS_B_0 */
  277. { 16902, 0x003F }, /* R16902 - HDBASS_K_1 */
  278. { 16903, 0x8BD8 }, /* R16903 - HDBASS_K_0 */
  279. { 16904, 0x0032 }, /* R16904 - HDBASS_N1_1 */
  280. { 16905, 0xF52D }, /* R16905 - HDBASS_N1_0 */
  281. { 16906, 0x0065 }, /* R16906 - HDBASS_N2_1 */
  282. { 16907, 0xAC8C }, /* R16907 - HDBASS_N2_0 */
  283. { 16908, 0x006B }, /* R16908 - HDBASS_N3_1 */
  284. { 16909, 0xE087 }, /* R16909 - HDBASS_N3_0 */
  285. { 16910, 0x0072 }, /* R16910 - HDBASS_N4_1 */
  286. { 16911, 0x1483 }, /* R16911 - HDBASS_N4_0 */
  287. { 16912, 0x0072 }, /* R16912 - HDBASS_N5_1 */
  288. { 16913, 0x1483 }, /* R16913 - HDBASS_N5_0 */
  289. { 16914, 0x0043 }, /* R16914 - HDBASS_X1_1 */
  290. { 16915, 0x3525 }, /* R16915 - HDBASS_X1_0 */
  291. { 16916, 0x0006 }, /* R16916 - HDBASS_X2_1 */
  292. { 16917, 0x6A4A }, /* R16917 - HDBASS_X2_0 */
  293. { 16918, 0x0043 }, /* R16918 - HDBASS_X3_1 */
  294. { 16919, 0x6079 }, /* R16919 - HDBASS_X3_0 */
  295. { 16920, 0x0008 }, /* R16920 - HDBASS_ATK_1 */
  296. { 16921, 0x0000 }, /* R16921 - HDBASS_ATK_0 */
  297. { 16922, 0x0001 }, /* R16922 - HDBASS_DCY_1 */
  298. { 16923, 0x0000 }, /* R16923 - HDBASS_DCY_0 */
  299. { 16924, 0x0059 }, /* R16924 - HDBASS_PG_1 */
  300. { 16925, 0x999A }, /* R16925 - HDBASS_PG_0 */
  301. { 17048, 0x0083 }, /* R17408 - HPF_C_1 */
  302. { 17049, 0x98AD }, /* R17409 - HPF_C_0 */
  303. { 17920, 0x007F }, /* R17920 - ADCL_RETUNE_C1_1 */
  304. { 17921, 0xFFFF }, /* R17921 - ADCL_RETUNE_C1_0 */
  305. { 17922, 0x0000 }, /* R17922 - ADCL_RETUNE_C2_1 */
  306. { 17923, 0x0000 }, /* R17923 - ADCL_RETUNE_C2_0 */
  307. { 17924, 0x0000 }, /* R17924 - ADCL_RETUNE_C3_1 */
  308. { 17925, 0x0000 }, /* R17925 - ADCL_RETUNE_C3_0 */
  309. { 17926, 0x0000 }, /* R17926 - ADCL_RETUNE_C4_1 */
  310. { 17927, 0x0000 }, /* R17927 - ADCL_RETUNE_C4_0 */
  311. { 17928, 0x0000 }, /* R17928 - ADCL_RETUNE_C5_1 */
  312. { 17929, 0x0000 }, /* R17929 - ADCL_RETUNE_C5_0 */
  313. { 17930, 0x0000 }, /* R17930 - ADCL_RETUNE_C6_1 */
  314. { 17931, 0x0000 }, /* R17931 - ADCL_RETUNE_C6_0 */
  315. { 17932, 0x0000 }, /* R17932 - ADCL_RETUNE_C7_1 */
  316. { 17933, 0x0000 }, /* R17933 - ADCL_RETUNE_C7_0 */
  317. { 17934, 0x0000 }, /* R17934 - ADCL_RETUNE_C8_1 */
  318. { 17935, 0x0000 }, /* R17935 - ADCL_RETUNE_C8_0 */
  319. { 17936, 0x0000 }, /* R17936 - ADCL_RETUNE_C9_1 */
  320. { 17937, 0x0000 }, /* R17937 - ADCL_RETUNE_C9_0 */
  321. { 17938, 0x0000 }, /* R17938 - ADCL_RETUNE_C10_1 */
  322. { 17939, 0x0000 }, /* R17939 - ADCL_RETUNE_C10_0 */
  323. { 17940, 0x0000 }, /* R17940 - ADCL_RETUNE_C11_1 */
  324. { 17941, 0x0000 }, /* R17941 - ADCL_RETUNE_C11_0 */
  325. { 17942, 0x0000 }, /* R17942 - ADCL_RETUNE_C12_1 */
  326. { 17943, 0x0000 }, /* R17943 - ADCL_RETUNE_C12_0 */
  327. { 17944, 0x0000 }, /* R17944 - ADCL_RETUNE_C13_1 */
  328. { 17945, 0x0000 }, /* R17945 - ADCL_RETUNE_C13_0 */
  329. { 17946, 0x0000 }, /* R17946 - ADCL_RETUNE_C14_1 */
  330. { 17947, 0x0000 }, /* R17947 - ADCL_RETUNE_C14_0 */
  331. { 17948, 0x0000 }, /* R17948 - ADCL_RETUNE_C15_1 */
  332. { 17949, 0x0000 }, /* R17949 - ADCL_RETUNE_C15_0 */
  333. { 17950, 0x0000 }, /* R17950 - ADCL_RETUNE_C16_1 */
  334. { 17951, 0x0000 }, /* R17951 - ADCL_RETUNE_C16_0 */
  335. { 17952, 0x0000 }, /* R17952 - ADCL_RETUNE_C17_1 */
  336. { 17953, 0x0000 }, /* R17953 - ADCL_RETUNE_C17_0 */
  337. { 17954, 0x0000 }, /* R17954 - ADCL_RETUNE_C18_1 */
  338. { 17955, 0x0000 }, /* R17955 - ADCL_RETUNE_C18_0 */
  339. { 17956, 0x0000 }, /* R17956 - ADCL_RETUNE_C19_1 */
  340. { 17957, 0x0000 }, /* R17957 - ADCL_RETUNE_C19_0 */
  341. { 17958, 0x0000 }, /* R17958 - ADCL_RETUNE_C20_1 */
  342. { 17959, 0x0000 }, /* R17959 - ADCL_RETUNE_C20_0 */
  343. { 17960, 0x0000 }, /* R17960 - ADCL_RETUNE_C21_1 */
  344. { 17961, 0x0000 }, /* R17961 - ADCL_RETUNE_C21_0 */
  345. { 17962, 0x0000 }, /* R17962 - ADCL_RETUNE_C22_1 */
  346. { 17963, 0x0000 }, /* R17963 - ADCL_RETUNE_C22_0 */
  347. { 17964, 0x0000 }, /* R17964 - ADCL_RETUNE_C23_1 */
  348. { 17965, 0x0000 }, /* R17965 - ADCL_RETUNE_C23_0 */
  349. { 17966, 0x0000 }, /* R17966 - ADCL_RETUNE_C24_1 */
  350. { 17967, 0x0000 }, /* R17967 - ADCL_RETUNE_C24_0 */
  351. { 17968, 0x0000 }, /* R17968 - ADCL_RETUNE_C25_1 */
  352. { 17969, 0x0000 }, /* R17969 - ADCL_RETUNE_C25_0 */
  353. { 17970, 0x0000 }, /* R17970 - ADCL_RETUNE_C26_1 */
  354. { 17971, 0x0000 }, /* R17971 - ADCL_RETUNE_C26_0 */
  355. { 17972, 0x0000 }, /* R17972 - ADCL_RETUNE_C27_1 */
  356. { 17973, 0x0000 }, /* R17973 - ADCL_RETUNE_C27_0 */
  357. { 17974, 0x0000 }, /* R17974 - ADCL_RETUNE_C28_1 */
  358. { 17975, 0x0000 }, /* R17975 - ADCL_RETUNE_C28_0 */
  359. { 17976, 0x0000 }, /* R17976 - ADCL_RETUNE_C29_1 */
  360. { 17977, 0x0000 }, /* R17977 - ADCL_RETUNE_C29_0 */
  361. { 17978, 0x0000 }, /* R17978 - ADCL_RETUNE_C30_1 */
  362. { 17979, 0x0000 }, /* R17979 - ADCL_RETUNE_C30_0 */
  363. { 17980, 0x0000 }, /* R17980 - ADCL_RETUNE_C31_1 */
  364. { 17981, 0x0000 }, /* R17981 - ADCL_RETUNE_C31_0 */
  365. { 17982, 0x0000 }, /* R17982 - ADCL_RETUNE_C32_1 */
  366. { 17983, 0x0000 }, /* R17983 - ADCL_RETUNE_C32_0 */
  367. { 18432, 0x0020 }, /* R18432 - RETUNEADC_PG2_1 */
  368. { 18433, 0x0000 }, /* R18433 - RETUNEADC_PG2_0 */
  369. { 18434, 0x0040 }, /* R18434 - RETUNEADC_PG_1 */
  370. { 18435, 0x0000 }, /* R18435 - RETUNEADC_PG_0 */
  371. { 18944, 0x007F }, /* R18944 - ADCR_RETUNE_C1_1 */
  372. { 18945, 0xFFFF }, /* R18945 - ADCR_RETUNE_C1_0 */
  373. { 18946, 0x0000 }, /* R18946 - ADCR_RETUNE_C2_1 */
  374. { 18947, 0x0000 }, /* R18947 - ADCR_RETUNE_C2_0 */
  375. { 18948, 0x0000 }, /* R18948 - ADCR_RETUNE_C3_1 */
  376. { 18949, 0x0000 }, /* R18949 - ADCR_RETUNE_C3_0 */
  377. { 18950, 0x0000 }, /* R18950 - ADCR_RETUNE_C4_1 */
  378. { 18951, 0x0000 }, /* R18951 - ADCR_RETUNE_C4_0 */
  379. { 18952, 0x0000 }, /* R18952 - ADCR_RETUNE_C5_1 */
  380. { 18953, 0x0000 }, /* R18953 - ADCR_RETUNE_C5_0 */
  381. { 18954, 0x0000 }, /* R18954 - ADCR_RETUNE_C6_1 */
  382. { 18955, 0x0000 }, /* R18955 - ADCR_RETUNE_C6_0 */
  383. { 18956, 0x0000 }, /* R18956 - ADCR_RETUNE_C7_1 */
  384. { 18957, 0x0000 }, /* R18957 - ADCR_RETUNE_C7_0 */
  385. { 18958, 0x0000 }, /* R18958 - ADCR_RETUNE_C8_1 */
  386. { 18959, 0x0000 }, /* R18959 - ADCR_RETUNE_C8_0 */
  387. { 18960, 0x0000 }, /* R18960 - ADCR_RETUNE_C9_1 */
  388. { 18961, 0x0000 }, /* R18961 - ADCR_RETUNE_C9_0 */
  389. { 18962, 0x0000 }, /* R18962 - ADCR_RETUNE_C10_1 */
  390. { 18963, 0x0000 }, /* R18963 - ADCR_RETUNE_C10_0 */
  391. { 18964, 0x0000 }, /* R18964 - ADCR_RETUNE_C11_1 */
  392. { 18965, 0x0000 }, /* R18965 - ADCR_RETUNE_C11_0 */
  393. { 18966, 0x0000 }, /* R18966 - ADCR_RETUNE_C12_1 */
  394. { 18967, 0x0000 }, /* R18967 - ADCR_RETUNE_C12_0 */
  395. { 18968, 0x0000 }, /* R18968 - ADCR_RETUNE_C13_1 */
  396. { 18969, 0x0000 }, /* R18969 - ADCR_RETUNE_C13_0 */
  397. { 18970, 0x0000 }, /* R18970 - ADCR_RETUNE_C14_1 */
  398. { 18971, 0x0000 }, /* R18971 - ADCR_RETUNE_C14_0 */
  399. { 18972, 0x0000 }, /* R18972 - ADCR_RETUNE_C15_1 */
  400. { 18973, 0x0000 }, /* R18973 - ADCR_RETUNE_C15_0 */
  401. { 18974, 0x0000 }, /* R18974 - ADCR_RETUNE_C16_1 */
  402. { 18975, 0x0000 }, /* R18975 - ADCR_RETUNE_C16_0 */
  403. { 18976, 0x0000 }, /* R18976 - ADCR_RETUNE_C17_1 */
  404. { 18977, 0x0000 }, /* R18977 - ADCR_RETUNE_C17_0 */
  405. { 18978, 0x0000 }, /* R18978 - ADCR_RETUNE_C18_1 */
  406. { 18979, 0x0000 }, /* R18979 - ADCR_RETUNE_C18_0 */
  407. { 18980, 0x0000 }, /* R18980 - ADCR_RETUNE_C19_1 */
  408. { 18981, 0x0000 }, /* R18981 - ADCR_RETUNE_C19_0 */
  409. { 18982, 0x0000 }, /* R18982 - ADCR_RETUNE_C20_1 */
  410. { 18983, 0x0000 }, /* R18983 - ADCR_RETUNE_C20_0 */
  411. { 18984, 0x0000 }, /* R18984 - ADCR_RETUNE_C21_1 */
  412. { 18985, 0x0000 }, /* R18985 - ADCR_RETUNE_C21_0 */
  413. { 18986, 0x0000 }, /* R18986 - ADCR_RETUNE_C22_1 */
  414. { 18987, 0x0000 }, /* R18987 - ADCR_RETUNE_C22_0 */
  415. { 18988, 0x0000 }, /* R18988 - ADCR_RETUNE_C23_1 */
  416. { 18989, 0x0000 }, /* R18989 - ADCR_RETUNE_C23_0 */
  417. { 18990, 0x0000 }, /* R18990 - ADCR_RETUNE_C24_1 */
  418. { 18991, 0x0000 }, /* R18991 - ADCR_RETUNE_C24_0 */
  419. { 18992, 0x0000 }, /* R18992 - ADCR_RETUNE_C25_1 */
  420. { 18993, 0x0000 }, /* R18993 - ADCR_RETUNE_C25_0 */
  421. { 18994, 0x0000 }, /* R18994 - ADCR_RETUNE_C26_1 */
  422. { 18995, 0x0000 }, /* R18995 - ADCR_RETUNE_C26_0 */
  423. { 18996, 0x0000 }, /* R18996 - ADCR_RETUNE_C27_1 */
  424. { 18997, 0x0000 }, /* R18997 - ADCR_RETUNE_C27_0 */
  425. { 18998, 0x0000 }, /* R18998 - ADCR_RETUNE_C28_1 */
  426. { 18999, 0x0000 }, /* R18999 - ADCR_RETUNE_C28_0 */
  427. { 19000, 0x0000 }, /* R19000 - ADCR_RETUNE_C29_1 */
  428. { 19001, 0x0000 }, /* R19001 - ADCR_RETUNE_C29_0 */
  429. { 19002, 0x0000 }, /* R19002 - ADCR_RETUNE_C30_1 */
  430. { 19003, 0x0000 }, /* R19003 - ADCR_RETUNE_C30_0 */
  431. { 19004, 0x0000 }, /* R19004 - ADCR_RETUNE_C31_1 */
  432. { 19005, 0x0000 }, /* R19005 - ADCR_RETUNE_C31_0 */
  433. { 19006, 0x0000 }, /* R19006 - ADCR_RETUNE_C32_1 */
  434. { 19007, 0x0000 }, /* R19007 - ADCR_RETUNE_C32_0 */
  435. { 19456, 0x007F }, /* R19456 - DACL_RETUNE_C1_1 */
  436. { 19457, 0xFFFF }, /* R19457 - DACL_RETUNE_C1_0 */
  437. { 19458, 0x0000 }, /* R19458 - DACL_RETUNE_C2_1 */
  438. { 19459, 0x0000 }, /* R19459 - DACL_RETUNE_C2_0 */
  439. { 19460, 0x0000 }, /* R19460 - DACL_RETUNE_C3_1 */
  440. { 19461, 0x0000 }, /* R19461 - DACL_RETUNE_C3_0 */
  441. { 19462, 0x0000 }, /* R19462 - DACL_RETUNE_C4_1 */
  442. { 19463, 0x0000 }, /* R19463 - DACL_RETUNE_C4_0 */
  443. { 19464, 0x0000 }, /* R19464 - DACL_RETUNE_C5_1 */
  444. { 19465, 0x0000 }, /* R19465 - DACL_RETUNE_C5_0 */
  445. { 19466, 0x0000 }, /* R19466 - DACL_RETUNE_C6_1 */
  446. { 19467, 0x0000 }, /* R19467 - DACL_RETUNE_C6_0 */
  447. { 19468, 0x0000 }, /* R19468 - DACL_RETUNE_C7_1 */
  448. { 19469, 0x0000 }, /* R19469 - DACL_RETUNE_C7_0 */
  449. { 19470, 0x0000 }, /* R19470 - DACL_RETUNE_C8_1 */
  450. { 19471, 0x0000 }, /* R19471 - DACL_RETUNE_C8_0 */
  451. { 19472, 0x0000 }, /* R19472 - DACL_RETUNE_C9_1 */
  452. { 19473, 0x0000 }, /* R19473 - DACL_RETUNE_C9_0 */
  453. { 19474, 0x0000 }, /* R19474 - DACL_RETUNE_C10_1 */
  454. { 19475, 0x0000 }, /* R19475 - DACL_RETUNE_C10_0 */
  455. { 19476, 0x0000 }, /* R19476 - DACL_RETUNE_C11_1 */
  456. { 19477, 0x0000 }, /* R19477 - DACL_RETUNE_C11_0 */
  457. { 19478, 0x0000 }, /* R19478 - DACL_RETUNE_C12_1 */
  458. { 19479, 0x0000 }, /* R19479 - DACL_RETUNE_C12_0 */
  459. { 19480, 0x0000 }, /* R19480 - DACL_RETUNE_C13_1 */
  460. { 19481, 0x0000 }, /* R19481 - DACL_RETUNE_C13_0 */
  461. { 19482, 0x0000 }, /* R19482 - DACL_RETUNE_C14_1 */
  462. { 19483, 0x0000 }, /* R19483 - DACL_RETUNE_C14_0 */
  463. { 19484, 0x0000 }, /* R19484 - DACL_RETUNE_C15_1 */
  464. { 19485, 0x0000 }, /* R19485 - DACL_RETUNE_C15_0 */
  465. { 19486, 0x0000 }, /* R19486 - DACL_RETUNE_C16_1 */
  466. { 19487, 0x0000 }, /* R19487 - DACL_RETUNE_C16_0 */
  467. { 19488, 0x0000 }, /* R19488 - DACL_RETUNE_C17_1 */
  468. { 19489, 0x0000 }, /* R19489 - DACL_RETUNE_C17_0 */
  469. { 19490, 0x0000 }, /* R19490 - DACL_RETUNE_C18_1 */
  470. { 19491, 0x0000 }, /* R19491 - DACL_RETUNE_C18_0 */
  471. { 19492, 0x0000 }, /* R19492 - DACL_RETUNE_C19_1 */
  472. { 19493, 0x0000 }, /* R19493 - DACL_RETUNE_C19_0 */
  473. { 19494, 0x0000 }, /* R19494 - DACL_RETUNE_C20_1 */
  474. { 19495, 0x0000 }, /* R19495 - DACL_RETUNE_C20_0 */
  475. { 19496, 0x0000 }, /* R19496 - DACL_RETUNE_C21_1 */
  476. { 19497, 0x0000 }, /* R19497 - DACL_RETUNE_C21_0 */
  477. { 19498, 0x0000 }, /* R19498 - DACL_RETUNE_C22_1 */
  478. { 19499, 0x0000 }, /* R19499 - DACL_RETUNE_C22_0 */
  479. { 19500, 0x0000 }, /* R19500 - DACL_RETUNE_C23_1 */
  480. { 19501, 0x0000 }, /* R19501 - DACL_RETUNE_C23_0 */
  481. { 19502, 0x0000 }, /* R19502 - DACL_RETUNE_C24_1 */
  482. { 19503, 0x0000 }, /* R19503 - DACL_RETUNE_C24_0 */
  483. { 19504, 0x0000 }, /* R19504 - DACL_RETUNE_C25_1 */
  484. { 19505, 0x0000 }, /* R19505 - DACL_RETUNE_C25_0 */
  485. { 19506, 0x0000 }, /* R19506 - DACL_RETUNE_C26_1 */
  486. { 19507, 0x0000 }, /* R19507 - DACL_RETUNE_C26_0 */
  487. { 19508, 0x0000 }, /* R19508 - DACL_RETUNE_C27_1 */
  488. { 19509, 0x0000 }, /* R19509 - DACL_RETUNE_C27_0 */
  489. { 19510, 0x0000 }, /* R19510 - DACL_RETUNE_C28_1 */
  490. { 19511, 0x0000 }, /* R19511 - DACL_RETUNE_C28_0 */
  491. { 19512, 0x0000 }, /* R19512 - DACL_RETUNE_C29_1 */
  492. { 19513, 0x0000 }, /* R19513 - DACL_RETUNE_C29_0 */
  493. { 19514, 0x0000 }, /* R19514 - DACL_RETUNE_C30_1 */
  494. { 19515, 0x0000 }, /* R19515 - DACL_RETUNE_C30_0 */
  495. { 19516, 0x0000 }, /* R19516 - DACL_RETUNE_C31_1 */
  496. { 19517, 0x0000 }, /* R19517 - DACL_RETUNE_C31_0 */
  497. { 19518, 0x0000 }, /* R19518 - DACL_RETUNE_C32_1 */
  498. { 19519, 0x0000 }, /* R19519 - DACL_RETUNE_C32_0 */
  499. { 19968, 0x0020 }, /* R19968 - RETUNEDAC_PG2_1 */
  500. { 19969, 0x0000 }, /* R19969 - RETUNEDAC_PG2_0 */
  501. { 19970, 0x0040 }, /* R19970 - RETUNEDAC_PG_1 */
  502. { 19971, 0x0000 }, /* R19971 - RETUNEDAC_PG_0 */
  503. { 20480, 0x007F }, /* R20480 - DACR_RETUNE_C1_1 */
  504. { 20481, 0xFFFF }, /* R20481 - DACR_RETUNE_C1_0 */
  505. { 20482, 0x0000 }, /* R20482 - DACR_RETUNE_C2_1 */
  506. { 20483, 0x0000 }, /* R20483 - DACR_RETUNE_C2_0 */
  507. { 20484, 0x0000 }, /* R20484 - DACR_RETUNE_C3_1 */
  508. { 20485, 0x0000 }, /* R20485 - DACR_RETUNE_C3_0 */
  509. { 20486, 0x0000 }, /* R20486 - DACR_RETUNE_C4_1 */
  510. { 20487, 0x0000 }, /* R20487 - DACR_RETUNE_C4_0 */
  511. { 20488, 0x0000 }, /* R20488 - DACR_RETUNE_C5_1 */
  512. { 20489, 0x0000 }, /* R20489 - DACR_RETUNE_C5_0 */
  513. { 20490, 0x0000 }, /* R20490 - DACR_RETUNE_C6_1 */
  514. { 20491, 0x0000 }, /* R20491 - DACR_RETUNE_C6_0 */
  515. { 20492, 0x0000 }, /* R20492 - DACR_RETUNE_C7_1 */
  516. { 20493, 0x0000 }, /* R20493 - DACR_RETUNE_C7_0 */
  517. { 20494, 0x0000 }, /* R20494 - DACR_RETUNE_C8_1 */
  518. { 20495, 0x0000 }, /* R20495 - DACR_RETUNE_C8_0 */
  519. { 20496, 0x0000 }, /* R20496 - DACR_RETUNE_C9_1 */
  520. { 20497, 0x0000 }, /* R20497 - DACR_RETUNE_C9_0 */
  521. { 20498, 0x0000 }, /* R20498 - DACR_RETUNE_C10_1 */
  522. { 20499, 0x0000 }, /* R20499 - DACR_RETUNE_C10_0 */
  523. { 20500, 0x0000 }, /* R20500 - DACR_RETUNE_C11_1 */
  524. { 20501, 0x0000 }, /* R20501 - DACR_RETUNE_C11_0 */
  525. { 20502, 0x0000 }, /* R20502 - DACR_RETUNE_C12_1 */
  526. { 20503, 0x0000 }, /* R20503 - DACR_RETUNE_C12_0 */
  527. { 20504, 0x0000 }, /* R20504 - DACR_RETUNE_C13_1 */
  528. { 20505, 0x0000 }, /* R20505 - DACR_RETUNE_C13_0 */
  529. { 20506, 0x0000 }, /* R20506 - DACR_RETUNE_C14_1 */
  530. { 20507, 0x0000 }, /* R20507 - DACR_RETUNE_C14_0 */
  531. { 20508, 0x0000 }, /* R20508 - DACR_RETUNE_C15_1 */
  532. { 20509, 0x0000 }, /* R20509 - DACR_RETUNE_C15_0 */
  533. { 20510, 0x0000 }, /* R20510 - DACR_RETUNE_C16_1 */
  534. { 20511, 0x0000 }, /* R20511 - DACR_RETUNE_C16_0 */
  535. { 20512, 0x0000 }, /* R20512 - DACR_RETUNE_C17_1 */
  536. { 20513, 0x0000 }, /* R20513 - DACR_RETUNE_C17_0 */
  537. { 20514, 0x0000 }, /* R20514 - DACR_RETUNE_C18_1 */
  538. { 20515, 0x0000 }, /* R20515 - DACR_RETUNE_C18_0 */
  539. { 20516, 0x0000 }, /* R20516 - DACR_RETUNE_C19_1 */
  540. { 20517, 0x0000 }, /* R20517 - DACR_RETUNE_C19_0 */
  541. { 20518, 0x0000 }, /* R20518 - DACR_RETUNE_C20_1 */
  542. { 20519, 0x0000 }, /* R20519 - DACR_RETUNE_C20_0 */
  543. { 20520, 0x0000 }, /* R20520 - DACR_RETUNE_C21_1 */
  544. { 20521, 0x0000 }, /* R20521 - DACR_RETUNE_C21_0 */
  545. { 20522, 0x0000 }, /* R20522 - DACR_RETUNE_C22_1 */
  546. { 20523, 0x0000 }, /* R20523 - DACR_RETUNE_C22_0 */
  547. { 20524, 0x0000 }, /* R20524 - DACR_RETUNE_C23_1 */
  548. { 20525, 0x0000 }, /* R20525 - DACR_RETUNE_C23_0 */
  549. { 20526, 0x0000 }, /* R20526 - DACR_RETUNE_C24_1 */
  550. { 20527, 0x0000 }, /* R20527 - DACR_RETUNE_C24_0 */
  551. { 20528, 0x0000 }, /* R20528 - DACR_RETUNE_C25_1 */
  552. { 20529, 0x0000 }, /* R20529 - DACR_RETUNE_C25_0 */
  553. { 20530, 0x0000 }, /* R20530 - DACR_RETUNE_C26_1 */
  554. { 20531, 0x0000 }, /* R20531 - DACR_RETUNE_C26_0 */
  555. { 20532, 0x0000 }, /* R20532 - DACR_RETUNE_C27_1 */
  556. { 20533, 0x0000 }, /* R20533 - DACR_RETUNE_C27_0 */
  557. { 20534, 0x0000 }, /* R20534 - DACR_RETUNE_C28_1 */
  558. { 20535, 0x0000 }, /* R20535 - DACR_RETUNE_C28_0 */
  559. { 20536, 0x0000 }, /* R20536 - DACR_RETUNE_C29_1 */
  560. { 20537, 0x0000 }, /* R20537 - DACR_RETUNE_C29_0 */
  561. { 20538, 0x0000 }, /* R20538 - DACR_RETUNE_C30_1 */
  562. { 20539, 0x0000 }, /* R20539 - DACR_RETUNE_C30_0 */
  563. { 20540, 0x0000 }, /* R20540 - DACR_RETUNE_C31_1 */
  564. { 20541, 0x0000 }, /* R20541 - DACR_RETUNE_C31_0 */
  565. { 20542, 0x0000 }, /* R20542 - DACR_RETUNE_C32_1 */
  566. { 20543, 0x0000 }, /* R20543 - DACR_RETUNE_C32_0 */
  567. { 20992, 0x008C }, /* R20992 - VSS_XHD2_1 */
  568. { 20993, 0x0200 }, /* R20993 - VSS_XHD2_0 */
  569. { 20994, 0x0035 }, /* R20994 - VSS_XHD3_1 */
  570. { 20995, 0x0700 }, /* R20995 - VSS_XHD3_0 */
  571. { 20996, 0x003A }, /* R20996 - VSS_XHN1_1 */
  572. { 20997, 0x4100 }, /* R20997 - VSS_XHN1_0 */
  573. { 20998, 0x008B }, /* R20998 - VSS_XHN2_1 */
  574. { 20999, 0x7D00 }, /* R20999 - VSS_XHN2_0 */
  575. { 21000, 0x003A }, /* R21000 - VSS_XHN3_1 */
  576. { 21001, 0x4100 }, /* R21001 - VSS_XHN3_0 */
  577. { 21002, 0x008C }, /* R21002 - VSS_XLA_1 */
  578. { 21003, 0xFEE8 }, /* R21003 - VSS_XLA_0 */
  579. { 21004, 0x0078 }, /* R21004 - VSS_XLB_1 */
  580. { 21005, 0x0000 }, /* R21005 - VSS_XLB_0 */
  581. { 21006, 0x003F }, /* R21006 - VSS_XLG_1 */
  582. { 21007, 0xB260 }, /* R21007 - VSS_XLG_0 */
  583. { 21008, 0x002D }, /* R21008 - VSS_PG2_1 */
  584. { 21009, 0x1818 }, /* R21009 - VSS_PG2_0 */
  585. { 21010, 0x0020 }, /* R21010 - VSS_PG_1 */
  586. { 21011, 0x0000 }, /* R21011 - VSS_PG_0 */
  587. { 21012, 0x00F1 }, /* R21012 - VSS_XTD1_1 */
  588. { 21013, 0x8340 }, /* R21013 - VSS_XTD1_0 */
  589. { 21014, 0x00FB }, /* R21014 - VSS_XTD2_1 */
  590. { 21015, 0x8300 }, /* R21015 - VSS_XTD2_0 */
  591. { 21016, 0x00EE }, /* R21016 - VSS_XTD3_1 */
  592. { 21017, 0xAEC0 }, /* R21017 - VSS_XTD3_0 */
  593. { 21018, 0x00FB }, /* R21018 - VSS_XTD4_1 */
  594. { 21019, 0xAC40 }, /* R21019 - VSS_XTD4_0 */
  595. { 21020, 0x00F1 }, /* R21020 - VSS_XTD5_1 */
  596. { 21021, 0x7F80 }, /* R21021 - VSS_XTD5_0 */
  597. { 21022, 0x00F4 }, /* R21022 - VSS_XTD6_1 */
  598. { 21023, 0x3B40 }, /* R21023 - VSS_XTD6_0 */
  599. { 21024, 0x00F5 }, /* R21024 - VSS_XTD7_1 */
  600. { 21025, 0xFB00 }, /* R21025 - VSS_XTD7_0 */
  601. { 21026, 0x00EA }, /* R21026 - VSS_XTD8_1 */
  602. { 21027, 0x10C0 }, /* R21027 - VSS_XTD8_0 */
  603. { 21028, 0x00FC }, /* R21028 - VSS_XTD9_1 */
  604. { 21029, 0xC580 }, /* R21029 - VSS_XTD9_0 */
  605. { 21030, 0x00E2 }, /* R21030 - VSS_XTD10_1 */
  606. { 21031, 0x75C0 }, /* R21031 - VSS_XTD10_0 */
  607. { 21032, 0x0004 }, /* R21032 - VSS_XTD11_1 */
  608. { 21033, 0xB480 }, /* R21033 - VSS_XTD11_0 */
  609. { 21034, 0x00D4 }, /* R21034 - VSS_XTD12_1 */
  610. { 21035, 0xF980 }, /* R21035 - VSS_XTD12_0 */
  611. { 21036, 0x0004 }, /* R21036 - VSS_XTD13_1 */
  612. { 21037, 0x9140 }, /* R21037 - VSS_XTD13_0 */
  613. { 21038, 0x00D8 }, /* R21038 - VSS_XTD14_1 */
  614. { 21039, 0xA480 }, /* R21039 - VSS_XTD14_0 */
  615. { 21040, 0x0002 }, /* R21040 - VSS_XTD15_1 */
  616. { 21041, 0x3DC0 }, /* R21041 - VSS_XTD15_0 */
  617. { 21042, 0x00CF }, /* R21042 - VSS_XTD16_1 */
  618. { 21043, 0x7A80 }, /* R21043 - VSS_XTD16_0 */
  619. { 21044, 0x00DC }, /* R21044 - VSS_XTD17_1 */
  620. { 21045, 0x0600 }, /* R21045 - VSS_XTD17_0 */
  621. { 21046, 0x00F2 }, /* R21046 - VSS_XTD18_1 */
  622. { 21047, 0xDAC0 }, /* R21047 - VSS_XTD18_0 */
  623. { 21048, 0x00BA }, /* R21048 - VSS_XTD19_1 */
  624. { 21049, 0xF340 }, /* R21049 - VSS_XTD19_0 */
  625. { 21050, 0x000A }, /* R21050 - VSS_XTD20_1 */
  626. { 21051, 0x7940 }, /* R21051 - VSS_XTD20_0 */
  627. { 21052, 0x001C }, /* R21052 - VSS_XTD21_1 */
  628. { 21053, 0x0680 }, /* R21053 - VSS_XTD21_0 */
  629. { 21054, 0x00FD }, /* R21054 - VSS_XTD22_1 */
  630. { 21055, 0x2D00 }, /* R21055 - VSS_XTD22_0 */
  631. { 21056, 0x001C }, /* R21056 - VSS_XTD23_1 */
  632. { 21057, 0xE840 }, /* R21057 - VSS_XTD23_0 */
  633. { 21058, 0x000D }, /* R21058 - VSS_XTD24_1 */
  634. { 21059, 0xDC40 }, /* R21059 - VSS_XTD24_0 */
  635. { 21060, 0x00FC }, /* R21060 - VSS_XTD25_1 */
  636. { 21061, 0x9D00 }, /* R21061 - VSS_XTD25_0 */
  637. { 21062, 0x0009 }, /* R21062 - VSS_XTD26_1 */
  638. { 21063, 0x5580 }, /* R21063 - VSS_XTD26_0 */
  639. { 21064, 0x00FE }, /* R21064 - VSS_XTD27_1 */
  640. { 21065, 0x7E80 }, /* R21065 - VSS_XTD27_0 */
  641. { 21066, 0x000E }, /* R21066 - VSS_XTD28_1 */
  642. { 21067, 0xAB40 }, /* R21067 - VSS_XTD28_0 */
  643. { 21068, 0x00F9 }, /* R21068 - VSS_XTD29_1 */
  644. { 21069, 0x9880 }, /* R21069 - VSS_XTD29_0 */
  645. { 21070, 0x0009 }, /* R21070 - VSS_XTD30_1 */
  646. { 21071, 0x87C0 }, /* R21071 - VSS_XTD30_0 */
  647. { 21072, 0x00FD }, /* R21072 - VSS_XTD31_1 */
  648. { 21073, 0x2C40 }, /* R21073 - VSS_XTD31_0 */
  649. { 21074, 0x0009 }, /* R21074 - VSS_XTD32_1 */
  650. { 21075, 0x4800 }, /* R21075 - VSS_XTD32_0 */
  651. { 21076, 0x0003 }, /* R21076 - VSS_XTS1_1 */
  652. { 21077, 0x5F40 }, /* R21077 - VSS_XTS1_0 */
  653. { 21078, 0x0000 }, /* R21078 - VSS_XTS2_1 */
  654. { 21079, 0x8700 }, /* R21079 - VSS_XTS2_0 */
  655. { 21080, 0x00FA }, /* R21080 - VSS_XTS3_1 */
  656. { 21081, 0xE4C0 }, /* R21081 - VSS_XTS3_0 */
  657. { 21082, 0x0000 }, /* R21082 - VSS_XTS4_1 */
  658. { 21083, 0x0B40 }, /* R21083 - VSS_XTS4_0 */
  659. { 21084, 0x0004 }, /* R21084 - VSS_XTS5_1 */
  660. { 21085, 0xE180 }, /* R21085 - VSS_XTS5_0 */
  661. { 21086, 0x0001 }, /* R21086 - VSS_XTS6_1 */
  662. { 21087, 0x1F40 }, /* R21087 - VSS_XTS6_0 */
  663. { 21088, 0x00F8 }, /* R21088 - VSS_XTS7_1 */
  664. { 21089, 0xB000 }, /* R21089 - VSS_XTS7_0 */
  665. { 21090, 0x00FB }, /* R21090 - VSS_XTS8_1 */
  666. { 21091, 0xCBC0 }, /* R21091 - VSS_XTS8_0 */
  667. { 21092, 0x0004 }, /* R21092 - VSS_XTS9_1 */
  668. { 21093, 0xF380 }, /* R21093 - VSS_XTS9_0 */
  669. { 21094, 0x0007 }, /* R21094 - VSS_XTS10_1 */
  670. { 21095, 0xDF40 }, /* R21095 - VSS_XTS10_0 */
  671. { 21096, 0x00FF }, /* R21096 - VSS_XTS11_1 */
  672. { 21097, 0x0700 }, /* R21097 - VSS_XTS11_0 */
  673. { 21098, 0x00EF }, /* R21098 - VSS_XTS12_1 */
  674. { 21099, 0xD700 }, /* R21099 - VSS_XTS12_0 */
  675. { 21100, 0x00FB }, /* R21100 - VSS_XTS13_1 */
  676. { 21101, 0xAF40 }, /* R21101 - VSS_XTS13_0 */
  677. { 21102, 0x0010 }, /* R21102 - VSS_XTS14_1 */
  678. { 21103, 0x8A80 }, /* R21103 - VSS_XTS14_0 */
  679. { 21104, 0x0011 }, /* R21104 - VSS_XTS15_1 */
  680. { 21105, 0x07C0 }, /* R21105 - VSS_XTS15_0 */
  681. { 21106, 0x00E0 }, /* R21106 - VSS_XTS16_1 */
  682. { 21107, 0x0800 }, /* R21107 - VSS_XTS16_0 */
  683. { 21108, 0x00D2 }, /* R21108 - VSS_XTS17_1 */
  684. { 21109, 0x7600 }, /* R21109 - VSS_XTS17_0 */
  685. { 21110, 0x0020 }, /* R21110 - VSS_XTS18_1 */
  686. { 21111, 0xCF40 }, /* R21111 - VSS_XTS18_0 */
  687. { 21112, 0x0030 }, /* R21112 - VSS_XTS19_1 */
  688. { 21113, 0x2340 }, /* R21113 - VSS_XTS19_0 */
  689. { 21114, 0x00FD }, /* R21114 - VSS_XTS20_1 */
  690. { 21115, 0x69C0 }, /* R21115 - VSS_XTS20_0 */
  691. { 21116, 0x0028 }, /* R21116 - VSS_XTS21_1 */
  692. { 21117, 0x3500 }, /* R21117 - VSS_XTS21_0 */
  693. { 21118, 0x0006 }, /* R21118 - VSS_XTS22_1 */
  694. { 21119, 0x3300 }, /* R21119 - VSS_XTS22_0 */
  695. { 21120, 0x00D9 }, /* R21120 - VSS_XTS23_1 */
  696. { 21121, 0xF6C0 }, /* R21121 - VSS_XTS23_0 */
  697. { 21122, 0x00F3 }, /* R21122 - VSS_XTS24_1 */
  698. { 21123, 0x3340 }, /* R21123 - VSS_XTS24_0 */
  699. { 21124, 0x000F }, /* R21124 - VSS_XTS25_1 */
  700. { 21125, 0x4200 }, /* R21125 - VSS_XTS25_0 */
  701. { 21126, 0x0004 }, /* R21126 - VSS_XTS26_1 */
  702. { 21127, 0x0C80 }, /* R21127 - VSS_XTS26_0 */
  703. { 21128, 0x00FB }, /* R21128 - VSS_XTS27_1 */
  704. { 21129, 0x3F80 }, /* R21129 - VSS_XTS27_0 */
  705. { 21130, 0x00F7 }, /* R21130 - VSS_XTS28_1 */
  706. { 21131, 0x57C0 }, /* R21131 - VSS_XTS28_0 */
  707. { 21132, 0x0003 }, /* R21132 - VSS_XTS29_1 */
  708. { 21133, 0x5400 }, /* R21133 - VSS_XTS29_0 */
  709. { 21134, 0x0000 }, /* R21134 - VSS_XTS30_1 */
  710. { 21135, 0xC6C0 }, /* R21135 - VSS_XTS30_0 */
  711. { 21136, 0x0003 }, /* R21136 - VSS_XTS31_1 */
  712. { 21137, 0x12C0 }, /* R21137 - VSS_XTS31_0 */
  713. { 21138, 0x00FD }, /* R21138 - VSS_XTS32_1 */
  714. { 21139, 0x8580 }, /* R21139 - VSS_XTS32_0 */
  715. };
  716. static bool wm8962_volatile_register(struct device *dev, unsigned int reg)
  717. {
  718. switch (reg) {
  719. case WM8962_CLOCKING1:
  720. case WM8962_CLOCKING2:
  721. case WM8962_SOFTWARE_RESET:
  722. case WM8962_ALC2:
  723. case WM8962_THERMAL_SHUTDOWN_STATUS:
  724. case WM8962_ADDITIONAL_CONTROL_4:
  725. case WM8962_CLASS_D_CONTROL_1:
  726. case WM8962_DC_SERVO_6:
  727. case WM8962_INTERRUPT_STATUS_1:
  728. case WM8962_INTERRUPT_STATUS_2:
  729. case WM8962_DSP2_EXECCONTROL:
  730. return true;
  731. default:
  732. return false;
  733. }
  734. }
  735. static bool wm8962_readable_register(struct device *dev, unsigned int reg)
  736. {
  737. switch (reg) {
  738. case WM8962_LEFT_INPUT_VOLUME:
  739. case WM8962_RIGHT_INPUT_VOLUME:
  740. case WM8962_HPOUTL_VOLUME:
  741. case WM8962_HPOUTR_VOLUME:
  742. case WM8962_CLOCKING1:
  743. case WM8962_ADC_DAC_CONTROL_1:
  744. case WM8962_ADC_DAC_CONTROL_2:
  745. case WM8962_AUDIO_INTERFACE_0:
  746. case WM8962_CLOCKING2:
  747. case WM8962_AUDIO_INTERFACE_1:
  748. case WM8962_LEFT_DAC_VOLUME:
  749. case WM8962_RIGHT_DAC_VOLUME:
  750. case WM8962_AUDIO_INTERFACE_2:
  751. case WM8962_SOFTWARE_RESET:
  752. case WM8962_ALC1:
  753. case WM8962_ALC2:
  754. case WM8962_ALC3:
  755. case WM8962_NOISE_GATE:
  756. case WM8962_LEFT_ADC_VOLUME:
  757. case WM8962_RIGHT_ADC_VOLUME:
  758. case WM8962_ADDITIONAL_CONTROL_1:
  759. case WM8962_ADDITIONAL_CONTROL_2:
  760. case WM8962_PWR_MGMT_1:
  761. case WM8962_PWR_MGMT_2:
  762. case WM8962_ADDITIONAL_CONTROL_3:
  763. case WM8962_ANTI_POP:
  764. case WM8962_CLOCKING_3:
  765. case WM8962_INPUT_MIXER_CONTROL_1:
  766. case WM8962_LEFT_INPUT_MIXER_VOLUME:
  767. case WM8962_RIGHT_INPUT_MIXER_VOLUME:
  768. case WM8962_INPUT_MIXER_CONTROL_2:
  769. case WM8962_INPUT_BIAS_CONTROL:
  770. case WM8962_LEFT_INPUT_PGA_CONTROL:
  771. case WM8962_RIGHT_INPUT_PGA_CONTROL:
  772. case WM8962_SPKOUTL_VOLUME:
  773. case WM8962_SPKOUTR_VOLUME:
  774. case WM8962_THERMAL_SHUTDOWN_STATUS:
  775. case WM8962_ADDITIONAL_CONTROL_4:
  776. case WM8962_CLASS_D_CONTROL_1:
  777. case WM8962_CLASS_D_CONTROL_2:
  778. case WM8962_CLOCKING_4:
  779. case WM8962_DAC_DSP_MIXING_1:
  780. case WM8962_DAC_DSP_MIXING_2:
  781. case WM8962_DC_SERVO_0:
  782. case WM8962_DC_SERVO_1:
  783. case WM8962_DC_SERVO_4:
  784. case WM8962_DC_SERVO_6:
  785. case WM8962_ANALOGUE_PGA_BIAS:
  786. case WM8962_ANALOGUE_HP_0:
  787. case WM8962_ANALOGUE_HP_2:
  788. case WM8962_CHARGE_PUMP_1:
  789. case WM8962_CHARGE_PUMP_B:
  790. case WM8962_WRITE_SEQUENCER_CONTROL_1:
  791. case WM8962_WRITE_SEQUENCER_CONTROL_2:
  792. case WM8962_WRITE_SEQUENCER_CONTROL_3:
  793. case WM8962_CONTROL_INTERFACE:
  794. case WM8962_MIXER_ENABLES:
  795. case WM8962_HEADPHONE_MIXER_1:
  796. case WM8962_HEADPHONE_MIXER_2:
  797. case WM8962_HEADPHONE_MIXER_3:
  798. case WM8962_HEADPHONE_MIXER_4:
  799. case WM8962_SPEAKER_MIXER_1:
  800. case WM8962_SPEAKER_MIXER_2:
  801. case WM8962_SPEAKER_MIXER_3:
  802. case WM8962_SPEAKER_MIXER_4:
  803. case WM8962_SPEAKER_MIXER_5:
  804. case WM8962_BEEP_GENERATOR_1:
  805. case WM8962_OSCILLATOR_TRIM_3:
  806. case WM8962_OSCILLATOR_TRIM_4:
  807. case WM8962_OSCILLATOR_TRIM_7:
  808. case WM8962_ANALOGUE_CLOCKING1:
  809. case WM8962_ANALOGUE_CLOCKING2:
  810. case WM8962_ANALOGUE_CLOCKING3:
  811. case WM8962_PLL_SOFTWARE_RESET:
  812. case WM8962_PLL2:
  813. case WM8962_PLL_4:
  814. case WM8962_PLL_9:
  815. case WM8962_PLL_10:
  816. case WM8962_PLL_11:
  817. case WM8962_PLL_12:
  818. case WM8962_PLL_13:
  819. case WM8962_PLL_14:
  820. case WM8962_PLL_15:
  821. case WM8962_PLL_16:
  822. case WM8962_FLL_CONTROL_1:
  823. case WM8962_FLL_CONTROL_2:
  824. case WM8962_FLL_CONTROL_3:
  825. case WM8962_FLL_CONTROL_5:
  826. case WM8962_FLL_CONTROL_6:
  827. case WM8962_FLL_CONTROL_7:
  828. case WM8962_FLL_CONTROL_8:
  829. case WM8962_GENERAL_TEST_1:
  830. case WM8962_DF1:
  831. case WM8962_DF2:
  832. case WM8962_DF3:
  833. case WM8962_DF4:
  834. case WM8962_DF5:
  835. case WM8962_DF6:
  836. case WM8962_DF7:
  837. case WM8962_LHPF1:
  838. case WM8962_LHPF2:
  839. case WM8962_THREED1:
  840. case WM8962_THREED2:
  841. case WM8962_THREED3:
  842. case WM8962_THREED4:
  843. case WM8962_DRC_1:
  844. case WM8962_DRC_2:
  845. case WM8962_DRC_3:
  846. case WM8962_DRC_4:
  847. case WM8962_DRC_5:
  848. case WM8962_TLOOPBACK:
  849. case WM8962_EQ1:
  850. case WM8962_EQ2:
  851. case WM8962_EQ3:
  852. case WM8962_EQ4:
  853. case WM8962_EQ5:
  854. case WM8962_EQ6:
  855. case WM8962_EQ7:
  856. case WM8962_EQ8:
  857. case WM8962_EQ9:
  858. case WM8962_EQ10:
  859. case WM8962_EQ11:
  860. case WM8962_EQ12:
  861. case WM8962_EQ13:
  862. case WM8962_EQ14:
  863. case WM8962_EQ15:
  864. case WM8962_EQ16:
  865. case WM8962_EQ17:
  866. case WM8962_EQ18:
  867. case WM8962_EQ19:
  868. case WM8962_EQ20:
  869. case WM8962_EQ21:
  870. case WM8962_EQ22:
  871. case WM8962_EQ23:
  872. case WM8962_EQ24:
  873. case WM8962_EQ25:
  874. case WM8962_EQ26:
  875. case WM8962_EQ27:
  876. case WM8962_EQ28:
  877. case WM8962_EQ29:
  878. case WM8962_EQ30:
  879. case WM8962_EQ31:
  880. case WM8962_EQ32:
  881. case WM8962_EQ33:
  882. case WM8962_EQ34:
  883. case WM8962_EQ35:
  884. case WM8962_EQ36:
  885. case WM8962_EQ37:
  886. case WM8962_EQ38:
  887. case WM8962_EQ39:
  888. case WM8962_EQ40:
  889. case WM8962_EQ41:
  890. case WM8962_GPIO_BASE:
  891. case WM8962_GPIO_2:
  892. case WM8962_GPIO_3:
  893. case WM8962_GPIO_5:
  894. case WM8962_GPIO_6:
  895. case WM8962_INTERRUPT_STATUS_1:
  896. case WM8962_INTERRUPT_STATUS_2:
  897. case WM8962_INTERRUPT_STATUS_1_MASK:
  898. case WM8962_INTERRUPT_STATUS_2_MASK:
  899. case WM8962_INTERRUPT_CONTROL:
  900. case WM8962_IRQ_DEBOUNCE:
  901. case WM8962_MICINT_SOURCE_POL:
  902. case WM8962_DSP2_POWER_MANAGEMENT:
  903. case WM8962_DSP2_EXECCONTROL:
  904. case WM8962_DSP2_INSTRUCTION_RAM_0:
  905. case WM8962_DSP2_ADDRESS_RAM_2:
  906. case WM8962_DSP2_ADDRESS_RAM_1:
  907. case WM8962_DSP2_ADDRESS_RAM_0:
  908. case WM8962_DSP2_DATA1_RAM_1:
  909. case WM8962_DSP2_DATA1_RAM_0:
  910. case WM8962_DSP2_DATA2_RAM_1:
  911. case WM8962_DSP2_DATA2_RAM_0:
  912. case WM8962_DSP2_DATA3_RAM_1:
  913. case WM8962_DSP2_DATA3_RAM_0:
  914. case WM8962_DSP2_COEFF_RAM_0:
  915. case WM8962_RETUNEADC_SHARED_COEFF_1:
  916. case WM8962_RETUNEADC_SHARED_COEFF_0:
  917. case WM8962_RETUNEDAC_SHARED_COEFF_1:
  918. case WM8962_RETUNEDAC_SHARED_COEFF_0:
  919. case WM8962_SOUNDSTAGE_ENABLES_1:
  920. case WM8962_SOUNDSTAGE_ENABLES_0:
  921. case WM8962_HDBASS_AI_1:
  922. case WM8962_HDBASS_AI_0:
  923. case WM8962_HDBASS_AR_1:
  924. case WM8962_HDBASS_AR_0:
  925. case WM8962_HDBASS_B_1:
  926. case WM8962_HDBASS_B_0:
  927. case WM8962_HDBASS_K_1:
  928. case WM8962_HDBASS_K_0:
  929. case WM8962_HDBASS_N1_1:
  930. case WM8962_HDBASS_N1_0:
  931. case WM8962_HDBASS_N2_1:
  932. case WM8962_HDBASS_N2_0:
  933. case WM8962_HDBASS_N3_1:
  934. case WM8962_HDBASS_N3_0:
  935. case WM8962_HDBASS_N4_1:
  936. case WM8962_HDBASS_N4_0:
  937. case WM8962_HDBASS_N5_1:
  938. case WM8962_HDBASS_N5_0:
  939. case WM8962_HDBASS_X1_1:
  940. case WM8962_HDBASS_X1_0:
  941. case WM8962_HDBASS_X2_1:
  942. case WM8962_HDBASS_X2_0:
  943. case WM8962_HDBASS_X3_1:
  944. case WM8962_HDBASS_X3_0:
  945. case WM8962_HDBASS_ATK_1:
  946. case WM8962_HDBASS_ATK_0:
  947. case WM8962_HDBASS_DCY_1:
  948. case WM8962_HDBASS_DCY_0:
  949. case WM8962_HDBASS_PG_1:
  950. case WM8962_HDBASS_PG_0:
  951. case WM8962_HPF_C_1:
  952. case WM8962_HPF_C_0:
  953. case WM8962_ADCL_RETUNE_C1_1:
  954. case WM8962_ADCL_RETUNE_C1_0:
  955. case WM8962_ADCL_RETUNE_C2_1:
  956. case WM8962_ADCL_RETUNE_C2_0:
  957. case WM8962_ADCL_RETUNE_C3_1:
  958. case WM8962_ADCL_RETUNE_C3_0:
  959. case WM8962_ADCL_RETUNE_C4_1:
  960. case WM8962_ADCL_RETUNE_C4_0:
  961. case WM8962_ADCL_RETUNE_C5_1:
  962. case WM8962_ADCL_RETUNE_C5_0:
  963. case WM8962_ADCL_RETUNE_C6_1:
  964. case WM8962_ADCL_RETUNE_C6_0:
  965. case WM8962_ADCL_RETUNE_C7_1:
  966. case WM8962_ADCL_RETUNE_C7_0:
  967. case WM8962_ADCL_RETUNE_C8_1:
  968. case WM8962_ADCL_RETUNE_C8_0:
  969. case WM8962_ADCL_RETUNE_C9_1:
  970. case WM8962_ADCL_RETUNE_C9_0:
  971. case WM8962_ADCL_RETUNE_C10_1:
  972. case WM8962_ADCL_RETUNE_C10_0:
  973. case WM8962_ADCL_RETUNE_C11_1:
  974. case WM8962_ADCL_RETUNE_C11_0:
  975. case WM8962_ADCL_RETUNE_C12_1:
  976. case WM8962_ADCL_RETUNE_C12_0:
  977. case WM8962_ADCL_RETUNE_C13_1:
  978. case WM8962_ADCL_RETUNE_C13_0:
  979. case WM8962_ADCL_RETUNE_C14_1:
  980. case WM8962_ADCL_RETUNE_C14_0:
  981. case WM8962_ADCL_RETUNE_C15_1:
  982. case WM8962_ADCL_RETUNE_C15_0:
  983. case WM8962_ADCL_RETUNE_C16_1:
  984. case WM8962_ADCL_RETUNE_C16_0:
  985. case WM8962_ADCL_RETUNE_C17_1:
  986. case WM8962_ADCL_RETUNE_C17_0:
  987. case WM8962_ADCL_RETUNE_C18_1:
  988. case WM8962_ADCL_RETUNE_C18_0:
  989. case WM8962_ADCL_RETUNE_C19_1:
  990. case WM8962_ADCL_RETUNE_C19_0:
  991. case WM8962_ADCL_RETUNE_C20_1:
  992. case WM8962_ADCL_RETUNE_C20_0:
  993. case WM8962_ADCL_RETUNE_C21_1:
  994. case WM8962_ADCL_RETUNE_C21_0:
  995. case WM8962_ADCL_RETUNE_C22_1:
  996. case WM8962_ADCL_RETUNE_C22_0:
  997. case WM8962_ADCL_RETUNE_C23_1:
  998. case WM8962_ADCL_RETUNE_C23_0:
  999. case WM8962_ADCL_RETUNE_C24_1:
  1000. case WM8962_ADCL_RETUNE_C24_0:
  1001. case WM8962_ADCL_RETUNE_C25_1:
  1002. case WM8962_ADCL_RETUNE_C25_0:
  1003. case WM8962_ADCL_RETUNE_C26_1:
  1004. case WM8962_ADCL_RETUNE_C26_0:
  1005. case WM8962_ADCL_RETUNE_C27_1:
  1006. case WM8962_ADCL_RETUNE_C27_0:
  1007. case WM8962_ADCL_RETUNE_C28_1:
  1008. case WM8962_ADCL_RETUNE_C28_0:
  1009. case WM8962_ADCL_RETUNE_C29_1:
  1010. case WM8962_ADCL_RETUNE_C29_0:
  1011. case WM8962_ADCL_RETUNE_C30_1:
  1012. case WM8962_ADCL_RETUNE_C30_0:
  1013. case WM8962_ADCL_RETUNE_C31_1:
  1014. case WM8962_ADCL_RETUNE_C31_0:
  1015. case WM8962_ADCL_RETUNE_C32_1:
  1016. case WM8962_ADCL_RETUNE_C32_0:
  1017. case WM8962_RETUNEADC_PG2_1:
  1018. case WM8962_RETUNEADC_PG2_0:
  1019. case WM8962_RETUNEADC_PG_1:
  1020. case WM8962_RETUNEADC_PG_0:
  1021. case WM8962_ADCR_RETUNE_C1_1:
  1022. case WM8962_ADCR_RETUNE_C1_0:
  1023. case WM8962_ADCR_RETUNE_C2_1:
  1024. case WM8962_ADCR_RETUNE_C2_0:
  1025. case WM8962_ADCR_RETUNE_C3_1:
  1026. case WM8962_ADCR_RETUNE_C3_0:
  1027. case WM8962_ADCR_RETUNE_C4_1:
  1028. case WM8962_ADCR_RETUNE_C4_0:
  1029. case WM8962_ADCR_RETUNE_C5_1:
  1030. case WM8962_ADCR_RETUNE_C5_0:
  1031. case WM8962_ADCR_RETUNE_C6_1:
  1032. case WM8962_ADCR_RETUNE_C6_0:
  1033. case WM8962_ADCR_RETUNE_C7_1:
  1034. case WM8962_ADCR_RETUNE_C7_0:
  1035. case WM8962_ADCR_RETUNE_C8_1:
  1036. case WM8962_ADCR_RETUNE_C8_0:
  1037. case WM8962_ADCR_RETUNE_C9_1:
  1038. case WM8962_ADCR_RETUNE_C9_0:
  1039. case WM8962_ADCR_RETUNE_C10_1:
  1040. case WM8962_ADCR_RETUNE_C10_0:
  1041. case WM8962_ADCR_RETUNE_C11_1:
  1042. case WM8962_ADCR_RETUNE_C11_0:
  1043. case WM8962_ADCR_RETUNE_C12_1:
  1044. case WM8962_ADCR_RETUNE_C12_0:
  1045. case WM8962_ADCR_RETUNE_C13_1:
  1046. case WM8962_ADCR_RETUNE_C13_0:
  1047. case WM8962_ADCR_RETUNE_C14_1:
  1048. case WM8962_ADCR_RETUNE_C14_0:
  1049. case WM8962_ADCR_RETUNE_C15_1:
  1050. case WM8962_ADCR_RETUNE_C15_0:
  1051. case WM8962_ADCR_RETUNE_C16_1:
  1052. case WM8962_ADCR_RETUNE_C16_0:
  1053. case WM8962_ADCR_RETUNE_C17_1:
  1054. case WM8962_ADCR_RETUNE_C17_0:
  1055. case WM8962_ADCR_RETUNE_C18_1:
  1056. case WM8962_ADCR_RETUNE_C18_0:
  1057. case WM8962_ADCR_RETUNE_C19_1:
  1058. case WM8962_ADCR_RETUNE_C19_0:
  1059. case WM8962_ADCR_RETUNE_C20_1:
  1060. case WM8962_ADCR_RETUNE_C20_0:
  1061. case WM8962_ADCR_RETUNE_C21_1:
  1062. case WM8962_ADCR_RETUNE_C21_0:
  1063. case WM8962_ADCR_RETUNE_C22_1:
  1064. case WM8962_ADCR_RETUNE_C22_0:
  1065. case WM8962_ADCR_RETUNE_C23_1:
  1066. case WM8962_ADCR_RETUNE_C23_0:
  1067. case WM8962_ADCR_RETUNE_C24_1:
  1068. case WM8962_ADCR_RETUNE_C24_0:
  1069. case WM8962_ADCR_RETUNE_C25_1:
  1070. case WM8962_ADCR_RETUNE_C25_0:
  1071. case WM8962_ADCR_RETUNE_C26_1:
  1072. case WM8962_ADCR_RETUNE_C26_0:
  1073. case WM8962_ADCR_RETUNE_C27_1:
  1074. case WM8962_ADCR_RETUNE_C27_0:
  1075. case WM8962_ADCR_RETUNE_C28_1:
  1076. case WM8962_ADCR_RETUNE_C28_0:
  1077. case WM8962_ADCR_RETUNE_C29_1:
  1078. case WM8962_ADCR_RETUNE_C29_0:
  1079. case WM8962_ADCR_RETUNE_C30_1:
  1080. case WM8962_ADCR_RETUNE_C30_0:
  1081. case WM8962_ADCR_RETUNE_C31_1:
  1082. case WM8962_ADCR_RETUNE_C31_0:
  1083. case WM8962_ADCR_RETUNE_C32_1:
  1084. case WM8962_ADCR_RETUNE_C32_0:
  1085. case WM8962_DACL_RETUNE_C1_1:
  1086. case WM8962_DACL_RETUNE_C1_0:
  1087. case WM8962_DACL_RETUNE_C2_1:
  1088. case WM8962_DACL_RETUNE_C2_0:
  1089. case WM8962_DACL_RETUNE_C3_1:
  1090. case WM8962_DACL_RETUNE_C3_0:
  1091. case WM8962_DACL_RETUNE_C4_1:
  1092. case WM8962_DACL_RETUNE_C4_0:
  1093. case WM8962_DACL_RETUNE_C5_1:
  1094. case WM8962_DACL_RETUNE_C5_0:
  1095. case WM8962_DACL_RETUNE_C6_1:
  1096. case WM8962_DACL_RETUNE_C6_0:
  1097. case WM8962_DACL_RETUNE_C7_1:
  1098. case WM8962_DACL_RETUNE_C7_0:
  1099. case WM8962_DACL_RETUNE_C8_1:
  1100. case WM8962_DACL_RETUNE_C8_0:
  1101. case WM8962_DACL_RETUNE_C9_1:
  1102. case WM8962_DACL_RETUNE_C9_0:
  1103. case WM8962_DACL_RETUNE_C10_1:
  1104. case WM8962_DACL_RETUNE_C10_0:
  1105. case WM8962_DACL_RETUNE_C11_1:
  1106. case WM8962_DACL_RETUNE_C11_0:
  1107. case WM8962_DACL_RETUNE_C12_1:
  1108. case WM8962_DACL_RETUNE_C12_0:
  1109. case WM8962_DACL_RETUNE_C13_1:
  1110. case WM8962_DACL_RETUNE_C13_0:
  1111. case WM8962_DACL_RETUNE_C14_1:
  1112. case WM8962_DACL_RETUNE_C14_0:
  1113. case WM8962_DACL_RETUNE_C15_1:
  1114. case WM8962_DACL_RETUNE_C15_0:
  1115. case WM8962_DACL_RETUNE_C16_1:
  1116. case WM8962_DACL_RETUNE_C16_0:
  1117. case WM8962_DACL_RETUNE_C17_1:
  1118. case WM8962_DACL_RETUNE_C17_0:
  1119. case WM8962_DACL_RETUNE_C18_1:
  1120. case WM8962_DACL_RETUNE_C18_0:
  1121. case WM8962_DACL_RETUNE_C19_1:
  1122. case WM8962_DACL_RETUNE_C19_0:
  1123. case WM8962_DACL_RETUNE_C20_1:
  1124. case WM8962_DACL_RETUNE_C20_0:
  1125. case WM8962_DACL_RETUNE_C21_1:
  1126. case WM8962_DACL_RETUNE_C21_0:
  1127. case WM8962_DACL_RETUNE_C22_1:
  1128. case WM8962_DACL_RETUNE_C22_0:
  1129. case WM8962_DACL_RETUNE_C23_1:
  1130. case WM8962_DACL_RETUNE_C23_0:
  1131. case WM8962_DACL_RETUNE_C24_1:
  1132. case WM8962_DACL_RETUNE_C24_0:
  1133. case WM8962_DACL_RETUNE_C25_1:
  1134. case WM8962_DACL_RETUNE_C25_0:
  1135. case WM8962_DACL_RETUNE_C26_1:
  1136. case WM8962_DACL_RETUNE_C26_0:
  1137. case WM8962_DACL_RETUNE_C27_1:
  1138. case WM8962_DACL_RETUNE_C27_0:
  1139. case WM8962_DACL_RETUNE_C28_1:
  1140. case WM8962_DACL_RETUNE_C28_0:
  1141. case WM8962_DACL_RETUNE_C29_1:
  1142. case WM8962_DACL_RETUNE_C29_0:
  1143. case WM8962_DACL_RETUNE_C30_1:
  1144. case WM8962_DACL_RETUNE_C30_0:
  1145. case WM8962_DACL_RETUNE_C31_1:
  1146. case WM8962_DACL_RETUNE_C31_0:
  1147. case WM8962_DACL_RETUNE_C32_1:
  1148. case WM8962_DACL_RETUNE_C32_0:
  1149. case WM8962_RETUNEDAC_PG2_1:
  1150. case WM8962_RETUNEDAC_PG2_0:
  1151. case WM8962_RETUNEDAC_PG_1:
  1152. case WM8962_RETUNEDAC_PG_0:
  1153. case WM8962_DACR_RETUNE_C1_1:
  1154. case WM8962_DACR_RETUNE_C1_0:
  1155. case WM8962_DACR_RETUNE_C2_1:
  1156. case WM8962_DACR_RETUNE_C2_0:
  1157. case WM8962_DACR_RETUNE_C3_1:
  1158. case WM8962_DACR_RETUNE_C3_0:
  1159. case WM8962_DACR_RETUNE_C4_1:
  1160. case WM8962_DACR_RETUNE_C4_0:
  1161. case WM8962_DACR_RETUNE_C5_1:
  1162. case WM8962_DACR_RETUNE_C5_0:
  1163. case WM8962_DACR_RETUNE_C6_1:
  1164. case WM8962_DACR_RETUNE_C6_0:
  1165. case WM8962_DACR_RETUNE_C7_1:
  1166. case WM8962_DACR_RETUNE_C7_0:
  1167. case WM8962_DACR_RETUNE_C8_1:
  1168. case WM8962_DACR_RETUNE_C8_0:
  1169. case WM8962_DACR_RETUNE_C9_1:
  1170. case WM8962_DACR_RETUNE_C9_0:
  1171. case WM8962_DACR_RETUNE_C10_1:
  1172. case WM8962_DACR_RETUNE_C10_0:
  1173. case WM8962_DACR_RETUNE_C11_1:
  1174. case WM8962_DACR_RETUNE_C11_0:
  1175. case WM8962_DACR_RETUNE_C12_1:
  1176. case WM8962_DACR_RETUNE_C12_0:
  1177. case WM8962_DACR_RETUNE_C13_1:
  1178. case WM8962_DACR_RETUNE_C13_0:
  1179. case WM8962_DACR_RETUNE_C14_1:
  1180. case WM8962_DACR_RETUNE_C14_0:
  1181. case WM8962_DACR_RETUNE_C15_1:
  1182. case WM8962_DACR_RETUNE_C15_0:
  1183. case WM8962_DACR_RETUNE_C16_1:
  1184. case WM8962_DACR_RETUNE_C16_0:
  1185. case WM8962_DACR_RETUNE_C17_1:
  1186. case WM8962_DACR_RETUNE_C17_0:
  1187. case WM8962_DACR_RETUNE_C18_1:
  1188. case WM8962_DACR_RETUNE_C18_0:
  1189. case WM8962_DACR_RETUNE_C19_1:
  1190. case WM8962_DACR_RETUNE_C19_0:
  1191. case WM8962_DACR_RETUNE_C20_1:
  1192. case WM8962_DACR_RETUNE_C20_0:
  1193. case WM8962_DACR_RETUNE_C21_1:
  1194. case WM8962_DACR_RETUNE_C21_0:
  1195. case WM8962_DACR_RETUNE_C22_1:
  1196. case WM8962_DACR_RETUNE_C22_0:
  1197. case WM8962_DACR_RETUNE_C23_1:
  1198. case WM8962_DACR_RETUNE_C23_0:
  1199. case WM8962_DACR_RETUNE_C24_1:
  1200. case WM8962_DACR_RETUNE_C24_0:
  1201. case WM8962_DACR_RETUNE_C25_1:
  1202. case WM8962_DACR_RETUNE_C25_0:
  1203. case WM8962_DACR_RETUNE_C26_1:
  1204. case WM8962_DACR_RETUNE_C26_0:
  1205. case WM8962_DACR_RETUNE_C27_1:
  1206. case WM8962_DACR_RETUNE_C27_0:
  1207. case WM8962_DACR_RETUNE_C28_1:
  1208. case WM8962_DACR_RETUNE_C28_0:
  1209. case WM8962_DACR_RETUNE_C29_1:
  1210. case WM8962_DACR_RETUNE_C29_0:
  1211. case WM8962_DACR_RETUNE_C30_1:
  1212. case WM8962_DACR_RETUNE_C30_0:
  1213. case WM8962_DACR_RETUNE_C31_1:
  1214. case WM8962_DACR_RETUNE_C31_0:
  1215. case WM8962_DACR_RETUNE_C32_1:
  1216. case WM8962_DACR_RETUNE_C32_0:
  1217. case WM8962_VSS_XHD2_1:
  1218. case WM8962_VSS_XHD2_0:
  1219. case WM8962_VSS_XHD3_1:
  1220. case WM8962_VSS_XHD3_0:
  1221. case WM8962_VSS_XHN1_1:
  1222. case WM8962_VSS_XHN1_0:
  1223. case WM8962_VSS_XHN2_1:
  1224. case WM8962_VSS_XHN2_0:
  1225. case WM8962_VSS_XHN3_1:
  1226. case WM8962_VSS_XHN3_0:
  1227. case WM8962_VSS_XLA_1:
  1228. case WM8962_VSS_XLA_0:
  1229. case WM8962_VSS_XLB_1:
  1230. case WM8962_VSS_XLB_0:
  1231. case WM8962_VSS_XLG_1:
  1232. case WM8962_VSS_XLG_0:
  1233. case WM8962_VSS_PG2_1:
  1234. case WM8962_VSS_PG2_0:
  1235. case WM8962_VSS_PG_1:
  1236. case WM8962_VSS_PG_0:
  1237. case WM8962_VSS_XTD1_1:
  1238. case WM8962_VSS_XTD1_0:
  1239. case WM8962_VSS_XTD2_1:
  1240. case WM8962_VSS_XTD2_0:
  1241. case WM8962_VSS_XTD3_1:
  1242. case WM8962_VSS_XTD3_0:
  1243. case WM8962_VSS_XTD4_1:
  1244. case WM8962_VSS_XTD4_0:
  1245. case WM8962_VSS_XTD5_1:
  1246. case WM8962_VSS_XTD5_0:
  1247. case WM8962_VSS_XTD6_1:
  1248. case WM8962_VSS_XTD6_0:
  1249. case WM8962_VSS_XTD7_1:
  1250. case WM8962_VSS_XTD7_0:
  1251. case WM8962_VSS_XTD8_1:
  1252. case WM8962_VSS_XTD8_0:
  1253. case WM8962_VSS_XTD9_1:
  1254. case WM8962_VSS_XTD9_0:
  1255. case WM8962_VSS_XTD10_1:
  1256. case WM8962_VSS_XTD10_0:
  1257. case WM8962_VSS_XTD11_1:
  1258. case WM8962_VSS_XTD11_0:
  1259. case WM8962_VSS_XTD12_1:
  1260. case WM8962_VSS_XTD12_0:
  1261. case WM8962_VSS_XTD13_1:
  1262. case WM8962_VSS_XTD13_0:
  1263. case WM8962_VSS_XTD14_1:
  1264. case WM8962_VSS_XTD14_0:
  1265. case WM8962_VSS_XTD15_1:
  1266. case WM8962_VSS_XTD15_0:
  1267. case WM8962_VSS_XTD16_1:
  1268. case WM8962_VSS_XTD16_0:
  1269. case WM8962_VSS_XTD17_1:
  1270. case WM8962_VSS_XTD17_0:
  1271. case WM8962_VSS_XTD18_1:
  1272. case WM8962_VSS_XTD18_0:
  1273. case WM8962_VSS_XTD19_1:
  1274. case WM8962_VSS_XTD19_0:
  1275. case WM8962_VSS_XTD20_1:
  1276. case WM8962_VSS_XTD20_0:
  1277. case WM8962_VSS_XTD21_1:
  1278. case WM8962_VSS_XTD21_0:
  1279. case WM8962_VSS_XTD22_1:
  1280. case WM8962_VSS_XTD22_0:
  1281. case WM8962_VSS_XTD23_1:
  1282. case WM8962_VSS_XTD23_0:
  1283. case WM8962_VSS_XTD24_1:
  1284. case WM8962_VSS_XTD24_0:
  1285. case WM8962_VSS_XTD25_1:
  1286. case WM8962_VSS_XTD25_0:
  1287. case WM8962_VSS_XTD26_1:
  1288. case WM8962_VSS_XTD26_0:
  1289. case WM8962_VSS_XTD27_1:
  1290. case WM8962_VSS_XTD27_0:
  1291. case WM8962_VSS_XTD28_1:
  1292. case WM8962_VSS_XTD28_0:
  1293. case WM8962_VSS_XTD29_1:
  1294. case WM8962_VSS_XTD29_0:
  1295. case WM8962_VSS_XTD30_1:
  1296. case WM8962_VSS_XTD30_0:
  1297. case WM8962_VSS_XTD31_1:
  1298. case WM8962_VSS_XTD31_0:
  1299. case WM8962_VSS_XTD32_1:
  1300. case WM8962_VSS_XTD32_0:
  1301. case WM8962_VSS_XTS1_1:
  1302. case WM8962_VSS_XTS1_0:
  1303. case WM8962_VSS_XTS2_1:
  1304. case WM8962_VSS_XTS2_0:
  1305. case WM8962_VSS_XTS3_1:
  1306. case WM8962_VSS_XTS3_0:
  1307. case WM8962_VSS_XTS4_1:
  1308. case WM8962_VSS_XTS4_0:
  1309. case WM8962_VSS_XTS5_1:
  1310. case WM8962_VSS_XTS5_0:
  1311. case WM8962_VSS_XTS6_1:
  1312. case WM8962_VSS_XTS6_0:
  1313. case WM8962_VSS_XTS7_1:
  1314. case WM8962_VSS_XTS7_0:
  1315. case WM8962_VSS_XTS8_1:
  1316. case WM8962_VSS_XTS8_0:
  1317. case WM8962_VSS_XTS9_1:
  1318. case WM8962_VSS_XTS9_0:
  1319. case WM8962_VSS_XTS10_1:
  1320. case WM8962_VSS_XTS10_0:
  1321. case WM8962_VSS_XTS11_1:
  1322. case WM8962_VSS_XTS11_0:
  1323. case WM8962_VSS_XTS12_1:
  1324. case WM8962_VSS_XTS12_0:
  1325. case WM8962_VSS_XTS13_1:
  1326. case WM8962_VSS_XTS13_0:
  1327. case WM8962_VSS_XTS14_1:
  1328. case WM8962_VSS_XTS14_0:
  1329. case WM8962_VSS_XTS15_1:
  1330. case WM8962_VSS_XTS15_0:
  1331. case WM8962_VSS_XTS16_1:
  1332. case WM8962_VSS_XTS16_0:
  1333. case WM8962_VSS_XTS17_1:
  1334. case WM8962_VSS_XTS17_0:
  1335. case WM8962_VSS_XTS18_1:
  1336. case WM8962_VSS_XTS18_0:
  1337. case WM8962_VSS_XTS19_1:
  1338. case WM8962_VSS_XTS19_0:
  1339. case WM8962_VSS_XTS20_1:
  1340. case WM8962_VSS_XTS20_0:
  1341. case WM8962_VSS_XTS21_1:
  1342. case WM8962_VSS_XTS21_0:
  1343. case WM8962_VSS_XTS22_1:
  1344. case WM8962_VSS_XTS22_0:
  1345. case WM8962_VSS_XTS23_1:
  1346. case WM8962_VSS_XTS23_0:
  1347. case WM8962_VSS_XTS24_1:
  1348. case WM8962_VSS_XTS24_0:
  1349. case WM8962_VSS_XTS25_1:
  1350. case WM8962_VSS_XTS25_0:
  1351. case WM8962_VSS_XTS26_1:
  1352. case WM8962_VSS_XTS26_0:
  1353. case WM8962_VSS_XTS27_1:
  1354. case WM8962_VSS_XTS27_0:
  1355. case WM8962_VSS_XTS28_1:
  1356. case WM8962_VSS_XTS28_0:
  1357. case WM8962_VSS_XTS29_1:
  1358. case WM8962_VSS_XTS29_0:
  1359. case WM8962_VSS_XTS30_1:
  1360. case WM8962_VSS_XTS30_0:
  1361. case WM8962_VSS_XTS31_1:
  1362. case WM8962_VSS_XTS31_0:
  1363. case WM8962_VSS_XTS32_1:
  1364. case WM8962_VSS_XTS32_0:
  1365. return true;
  1366. default:
  1367. return false;
  1368. }
  1369. }
  1370. static int wm8962_reset(struct wm8962_priv *wm8962)
  1371. {
  1372. int ret;
  1373. ret = regmap_write(wm8962->regmap, WM8962_SOFTWARE_RESET, 0x6243);
  1374. if (ret != 0)
  1375. return ret;
  1376. return regmap_write(wm8962->regmap, WM8962_PLL_SOFTWARE_RESET, 0);
  1377. }
  1378. static const DECLARE_TLV_DB_SCALE(inpga_tlv, -2325, 75, 0);
  1379. static const DECLARE_TLV_DB_SCALE(mixin_tlv, -1500, 300, 0);
  1380. static const unsigned int mixinpga_tlv[] = {
  1381. TLV_DB_RANGE_HEAD(5),
  1382. 0, 1, TLV_DB_SCALE_ITEM(0, 600, 0),
  1383. 2, 2, TLV_DB_SCALE_ITEM(1300, 1300, 0),
  1384. 3, 4, TLV_DB_SCALE_ITEM(1800, 200, 0),
  1385. 5, 5, TLV_DB_SCALE_ITEM(2400, 0, 0),
  1386. 6, 7, TLV_DB_SCALE_ITEM(2700, 300, 0),
  1387. };
  1388. static const DECLARE_TLV_DB_SCALE(beep_tlv, -9600, 600, 1);
  1389. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  1390. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  1391. static const DECLARE_TLV_DB_SCALE(inmix_tlv, -600, 600, 0);
  1392. static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
  1393. static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
  1394. static const DECLARE_TLV_DB_SCALE(hp_tlv, -700, 100, 0);
  1395. static const unsigned int classd_tlv[] = {
  1396. TLV_DB_RANGE_HEAD(2),
  1397. 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0),
  1398. 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0),
  1399. };
  1400. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  1401. static int wm8962_dsp2_write_config(struct snd_soc_codec *codec)
  1402. {
  1403. return regcache_sync_region(codec->control_data,
  1404. WM8962_HDBASS_AI_1, WM8962_MAX_REGISTER);
  1405. }
  1406. static int wm8962_dsp2_set_enable(struct snd_soc_codec *codec, u16 val)
  1407. {
  1408. u16 adcl = snd_soc_read(codec, WM8962_LEFT_ADC_VOLUME);
  1409. u16 adcr = snd_soc_read(codec, WM8962_RIGHT_ADC_VOLUME);
  1410. u16 dac = snd_soc_read(codec, WM8962_ADC_DAC_CONTROL_1);
  1411. /* Mute the ADCs and DACs */
  1412. snd_soc_write(codec, WM8962_LEFT_ADC_VOLUME, 0);
  1413. snd_soc_write(codec, WM8962_RIGHT_ADC_VOLUME, WM8962_ADC_VU);
  1414. snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
  1415. WM8962_DAC_MUTE, WM8962_DAC_MUTE);
  1416. snd_soc_write(codec, WM8962_SOUNDSTAGE_ENABLES_0, val);
  1417. /* Restore the ADCs and DACs */
  1418. snd_soc_write(codec, WM8962_LEFT_ADC_VOLUME, adcl);
  1419. snd_soc_write(codec, WM8962_RIGHT_ADC_VOLUME, adcr);
  1420. snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
  1421. WM8962_DAC_MUTE, dac);
  1422. return 0;
  1423. }
  1424. static int wm8962_dsp2_start(struct snd_soc_codec *codec)
  1425. {
  1426. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1427. wm8962_dsp2_write_config(codec);
  1428. snd_soc_write(codec, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_RUNR);
  1429. wm8962_dsp2_set_enable(codec, wm8962->dsp2_ena);
  1430. return 0;
  1431. }
  1432. static int wm8962_dsp2_stop(struct snd_soc_codec *codec)
  1433. {
  1434. wm8962_dsp2_set_enable(codec, 0);
  1435. snd_soc_write(codec, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_STOP);
  1436. return 0;
  1437. }
  1438. #define WM8962_DSP2_ENABLE(xname, xshift) \
  1439. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1440. .info = wm8962_dsp2_ena_info, \
  1441. .get = wm8962_dsp2_ena_get, .put = wm8962_dsp2_ena_put, \
  1442. .private_value = xshift }
  1443. static int wm8962_dsp2_ena_info(struct snd_kcontrol *kcontrol,
  1444. struct snd_ctl_elem_info *uinfo)
  1445. {
  1446. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  1447. uinfo->count = 1;
  1448. uinfo->value.integer.min = 0;
  1449. uinfo->value.integer.max = 1;
  1450. return 0;
  1451. }
  1452. static int wm8962_dsp2_ena_get(struct snd_kcontrol *kcontrol,
  1453. struct snd_ctl_elem_value *ucontrol)
  1454. {
  1455. int shift = kcontrol->private_value;
  1456. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1457. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1458. ucontrol->value.integer.value[0] = !!(wm8962->dsp2_ena & 1 << shift);
  1459. return 0;
  1460. }
  1461. static int wm8962_dsp2_ena_put(struct snd_kcontrol *kcontrol,
  1462. struct snd_ctl_elem_value *ucontrol)
  1463. {
  1464. int shift = kcontrol->private_value;
  1465. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1466. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1467. int old = wm8962->dsp2_ena;
  1468. int ret = 0;
  1469. int dsp2_running = snd_soc_read(codec, WM8962_DSP2_POWER_MANAGEMENT) &
  1470. WM8962_DSP2_ENA;
  1471. mutex_lock(&codec->mutex);
  1472. if (ucontrol->value.integer.value[0])
  1473. wm8962->dsp2_ena |= 1 << shift;
  1474. else
  1475. wm8962->dsp2_ena &= ~(1 << shift);
  1476. if (wm8962->dsp2_ena == old)
  1477. goto out;
  1478. ret = 1;
  1479. if (dsp2_running) {
  1480. if (wm8962->dsp2_ena)
  1481. wm8962_dsp2_set_enable(codec, wm8962->dsp2_ena);
  1482. else
  1483. wm8962_dsp2_stop(codec);
  1484. }
  1485. out:
  1486. mutex_unlock(&codec->mutex);
  1487. return ret;
  1488. }
  1489. /* The VU bits for the headphones are in a different register to the mute
  1490. * bits and only take effect on the PGA if it is actually powered.
  1491. */
  1492. static int wm8962_put_hp_sw(struct snd_kcontrol *kcontrol,
  1493. struct snd_ctl_elem_value *ucontrol)
  1494. {
  1495. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1496. int ret;
  1497. /* Apply the update (if any) */
  1498. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  1499. if (ret == 0)
  1500. return 0;
  1501. /* If the left PGA is enabled hit that VU bit... */
  1502. ret = snd_soc_read(codec, WM8962_PWR_MGMT_2);
  1503. if (ret & WM8962_HPOUTL_PGA_ENA) {
  1504. snd_soc_write(codec, WM8962_HPOUTL_VOLUME,
  1505. snd_soc_read(codec, WM8962_HPOUTL_VOLUME));
  1506. return 1;
  1507. }
  1508. /* ...otherwise the right. The VU is stereo. */
  1509. if (ret & WM8962_HPOUTR_PGA_ENA)
  1510. snd_soc_write(codec, WM8962_HPOUTR_VOLUME,
  1511. snd_soc_read(codec, WM8962_HPOUTR_VOLUME));
  1512. return 1;
  1513. }
  1514. /* The VU bits for the speakers are in a different register to the mute
  1515. * bits and only take effect on the PGA if it is actually powered.
  1516. */
  1517. static int wm8962_put_spk_sw(struct snd_kcontrol *kcontrol,
  1518. struct snd_ctl_elem_value *ucontrol)
  1519. {
  1520. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1521. int ret;
  1522. /* Apply the update (if any) */
  1523. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  1524. if (ret == 0)
  1525. return 0;
  1526. /* If the left PGA is enabled hit that VU bit... */
  1527. ret = snd_soc_read(codec, WM8962_PWR_MGMT_2);
  1528. if (ret & WM8962_SPKOUTL_PGA_ENA) {
  1529. snd_soc_write(codec, WM8962_SPKOUTL_VOLUME,
  1530. snd_soc_read(codec, WM8962_SPKOUTL_VOLUME));
  1531. return 1;
  1532. }
  1533. /* ...otherwise the right. The VU is stereo. */
  1534. if (ret & WM8962_SPKOUTR_PGA_ENA)
  1535. snd_soc_write(codec, WM8962_SPKOUTR_VOLUME,
  1536. snd_soc_read(codec, WM8962_SPKOUTR_VOLUME));
  1537. return 1;
  1538. }
  1539. static const char *cap_hpf_mode_text[] = {
  1540. "Hi-fi", "Application"
  1541. };
  1542. static const struct soc_enum cap_hpf_mode =
  1543. SOC_ENUM_SINGLE(WM8962_ADC_DAC_CONTROL_2, 10, 2, cap_hpf_mode_text);
  1544. static const char *cap_lhpf_mode_text[] = {
  1545. "LPF", "HPF"
  1546. };
  1547. static const struct soc_enum cap_lhpf_mode =
  1548. SOC_ENUM_SINGLE(WM8962_LHPF1, 1, 2, cap_lhpf_mode_text);
  1549. static const struct snd_kcontrol_new wm8962_snd_controls[] = {
  1550. SOC_DOUBLE("Input Mixer Switch", WM8962_INPUT_MIXER_CONTROL_1, 3, 2, 1, 1),
  1551. SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 6, 7, 0,
  1552. mixin_tlv),
  1553. SOC_SINGLE_TLV("MIXINL PGA Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 3, 7, 0,
  1554. mixinpga_tlv),
  1555. SOC_SINGLE_TLV("MIXINL IN3L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 0, 7, 0,
  1556. mixin_tlv),
  1557. SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 6, 7, 0,
  1558. mixin_tlv),
  1559. SOC_SINGLE_TLV("MIXINR PGA Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 3, 7, 0,
  1560. mixinpga_tlv),
  1561. SOC_SINGLE_TLV("MIXINR IN3R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 0, 7, 0,
  1562. mixin_tlv),
  1563. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8962_LEFT_ADC_VOLUME,
  1564. WM8962_RIGHT_ADC_VOLUME, 1, 127, 0, digital_tlv),
  1565. SOC_DOUBLE_R_TLV("Capture Volume", WM8962_LEFT_INPUT_VOLUME,
  1566. WM8962_RIGHT_INPUT_VOLUME, 0, 63, 0, inpga_tlv),
  1567. SOC_DOUBLE_R("Capture Switch", WM8962_LEFT_INPUT_VOLUME,
  1568. WM8962_RIGHT_INPUT_VOLUME, 7, 1, 1),
  1569. SOC_DOUBLE_R("Capture ZC Switch", WM8962_LEFT_INPUT_VOLUME,
  1570. WM8962_RIGHT_INPUT_VOLUME, 6, 1, 1),
  1571. SOC_SINGLE("Capture HPF Switch", WM8962_ADC_DAC_CONTROL_1, 0, 1, 1),
  1572. SOC_ENUM("Capture HPF Mode", cap_hpf_mode),
  1573. SOC_SINGLE("Capture HPF Cutoff", WM8962_ADC_DAC_CONTROL_2, 7, 7, 0),
  1574. SOC_SINGLE("Capture LHPF Switch", WM8962_LHPF1, 0, 1, 0),
  1575. SOC_ENUM("Capture LHPF Mode", cap_lhpf_mode),
  1576. SOC_DOUBLE_R_TLV("Sidetone Volume", WM8962_DAC_DSP_MIXING_1,
  1577. WM8962_DAC_DSP_MIXING_2, 4, 12, 0, st_tlv),
  1578. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8962_LEFT_DAC_VOLUME,
  1579. WM8962_RIGHT_DAC_VOLUME, 1, 127, 0, digital_tlv),
  1580. SOC_SINGLE("DAC High Performance Switch", WM8962_ADC_DAC_CONTROL_2, 0, 1, 0),
  1581. SOC_SINGLE("DAC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 5, 1, 0),
  1582. SOC_SINGLE("ADC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 8, 1, 0),
  1583. SOC_SINGLE("ADC High Performance Switch", WM8962_ADDITIONAL_CONTROL_1,
  1584. 5, 1, 0),
  1585. SOC_SINGLE_TLV("Beep Volume", WM8962_BEEP_GENERATOR_1, 4, 15, 0, beep_tlv),
  1586. SOC_DOUBLE_R_TLV("Headphone Volume", WM8962_HPOUTL_VOLUME,
  1587. WM8962_HPOUTR_VOLUME, 0, 127, 0, out_tlv),
  1588. SOC_DOUBLE_EXT("Headphone Switch", WM8962_PWR_MGMT_2, 1, 0, 1, 1,
  1589. snd_soc_get_volsw, wm8962_put_hp_sw),
  1590. SOC_DOUBLE_R("Headphone ZC Switch", WM8962_HPOUTL_VOLUME, WM8962_HPOUTR_VOLUME,
  1591. 7, 1, 0),
  1592. SOC_DOUBLE_TLV("Headphone Aux Volume", WM8962_ANALOGUE_HP_2, 3, 6, 7, 0,
  1593. hp_tlv),
  1594. SOC_DOUBLE_R("Headphone Mixer Switch", WM8962_HEADPHONE_MIXER_3,
  1595. WM8962_HEADPHONE_MIXER_4, 8, 1, 1),
  1596. SOC_SINGLE_TLV("HPMIXL IN4L Volume", WM8962_HEADPHONE_MIXER_3,
  1597. 3, 7, 0, bypass_tlv),
  1598. SOC_SINGLE_TLV("HPMIXL IN4R Volume", WM8962_HEADPHONE_MIXER_3,
  1599. 0, 7, 0, bypass_tlv),
  1600. SOC_SINGLE_TLV("HPMIXL MIXINL Volume", WM8962_HEADPHONE_MIXER_3,
  1601. 7, 1, 1, inmix_tlv),
  1602. SOC_SINGLE_TLV("HPMIXL MIXINR Volume", WM8962_HEADPHONE_MIXER_3,
  1603. 6, 1, 1, inmix_tlv),
  1604. SOC_SINGLE_TLV("HPMIXR IN4L Volume", WM8962_HEADPHONE_MIXER_4,
  1605. 3, 7, 0, bypass_tlv),
  1606. SOC_SINGLE_TLV("HPMIXR IN4R Volume", WM8962_HEADPHONE_MIXER_4,
  1607. 0, 7, 0, bypass_tlv),
  1608. SOC_SINGLE_TLV("HPMIXR MIXINL Volume", WM8962_HEADPHONE_MIXER_4,
  1609. 7, 1, 1, inmix_tlv),
  1610. SOC_SINGLE_TLV("HPMIXR MIXINR Volume", WM8962_HEADPHONE_MIXER_4,
  1611. 6, 1, 1, inmix_tlv),
  1612. SOC_SINGLE_TLV("Speaker Boost Volume", WM8962_CLASS_D_CONTROL_2, 0, 7, 0,
  1613. classd_tlv),
  1614. SOC_SINGLE("EQ Switch", WM8962_EQ1, WM8962_EQ_ENA_SHIFT, 1, 0),
  1615. SOC_DOUBLE_R_TLV("EQ1 Volume", WM8962_EQ2, WM8962_EQ22,
  1616. WM8962_EQL_B1_GAIN_SHIFT, 31, 0, eq_tlv),
  1617. SOC_DOUBLE_R_TLV("EQ2 Volume", WM8962_EQ2, WM8962_EQ22,
  1618. WM8962_EQL_B2_GAIN_SHIFT, 31, 0, eq_tlv),
  1619. SOC_DOUBLE_R_TLV("EQ3 Volume", WM8962_EQ2, WM8962_EQ22,
  1620. WM8962_EQL_B3_GAIN_SHIFT, 31, 0, eq_tlv),
  1621. SOC_DOUBLE_R_TLV("EQ4 Volume", WM8962_EQ3, WM8962_EQ23,
  1622. WM8962_EQL_B4_GAIN_SHIFT, 31, 0, eq_tlv),
  1623. SOC_DOUBLE_R_TLV("EQ5 Volume", WM8962_EQ3, WM8962_EQ23,
  1624. WM8962_EQL_B5_GAIN_SHIFT, 31, 0, eq_tlv),
  1625. SOC_SINGLE("3D Switch", WM8962_THREED1, 0, 1, 0),
  1626. SND_SOC_BYTES_MASK("3D Coefficients", WM8962_THREED1, 4, WM8962_THREED_ENA),
  1627. SOC_SINGLE("DF1 Switch", WM8962_DF1, 0, 1, 0),
  1628. SND_SOC_BYTES_MASK("DF1 Coefficients", WM8962_DF1, 7, WM8962_DF1_ENA),
  1629. SOC_SINGLE("DRC Switch", WM8962_DRC_1, 0, 1, 0),
  1630. SND_SOC_BYTES_MASK("DRC Coefficients", WM8962_DRC_1, 5, WM8962_DRC_ENA),
  1631. WM8962_DSP2_ENABLE("VSS Switch", WM8962_VSS_ENA_SHIFT),
  1632. SND_SOC_BYTES("VSS Coefficients", WM8962_VSS_XHD2_1, 148),
  1633. WM8962_DSP2_ENABLE("HPF1 Switch", WM8962_HPF1_ENA_SHIFT),
  1634. WM8962_DSP2_ENABLE("HPF2 Switch", WM8962_HPF2_ENA_SHIFT),
  1635. SND_SOC_BYTES("HPF Coefficients", WM8962_LHPF2, 1),
  1636. WM8962_DSP2_ENABLE("HD Bass Switch", WM8962_HDBASS_ENA_SHIFT),
  1637. SND_SOC_BYTES("HD Bass Coefficients", WM8962_HDBASS_AI_1, 30),
  1638. };
  1639. static const struct snd_kcontrol_new wm8962_spk_mono_controls[] = {
  1640. SOC_SINGLE_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, 0, 127, 0, out_tlv),
  1641. SOC_SINGLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 1, 1,
  1642. snd_soc_get_volsw, wm8962_put_spk_sw),
  1643. SOC_SINGLE("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, 7, 1, 0),
  1644. SOC_SINGLE("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, 8, 1, 1),
  1645. SOC_SINGLE_TLV("Speaker Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
  1646. 3, 7, 0, bypass_tlv),
  1647. SOC_SINGLE_TLV("Speaker Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
  1648. 0, 7, 0, bypass_tlv),
  1649. SOC_SINGLE_TLV("Speaker Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
  1650. 7, 1, 1, inmix_tlv),
  1651. SOC_SINGLE_TLV("Speaker Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
  1652. 6, 1, 1, inmix_tlv),
  1653. SOC_SINGLE_TLV("Speaker Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
  1654. 7, 1, 0, inmix_tlv),
  1655. SOC_SINGLE_TLV("Speaker Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
  1656. 6, 1, 0, inmix_tlv),
  1657. };
  1658. static const struct snd_kcontrol_new wm8962_spk_stereo_controls[] = {
  1659. SOC_DOUBLE_R_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME,
  1660. WM8962_SPKOUTR_VOLUME, 0, 127, 0, out_tlv),
  1661. SOC_DOUBLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 0, 1, 1,
  1662. snd_soc_get_volsw, wm8962_put_spk_sw),
  1663. SOC_DOUBLE_R("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, WM8962_SPKOUTR_VOLUME,
  1664. 7, 1, 0),
  1665. SOC_DOUBLE_R("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3,
  1666. WM8962_SPEAKER_MIXER_4, 8, 1, 1),
  1667. SOC_SINGLE_TLV("SPKOUTL Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
  1668. 3, 7, 0, bypass_tlv),
  1669. SOC_SINGLE_TLV("SPKOUTL Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
  1670. 0, 7, 0, bypass_tlv),
  1671. SOC_SINGLE_TLV("SPKOUTL Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
  1672. 7, 1, 1, inmix_tlv),
  1673. SOC_SINGLE_TLV("SPKOUTL Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
  1674. 6, 1, 1, inmix_tlv),
  1675. SOC_SINGLE_TLV("SPKOUTL Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
  1676. 7, 1, 0, inmix_tlv),
  1677. SOC_SINGLE_TLV("SPKOUTL Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
  1678. 6, 1, 0, inmix_tlv),
  1679. SOC_SINGLE_TLV("SPKOUTR Mixer IN4L Volume", WM8962_SPEAKER_MIXER_4,
  1680. 3, 7, 0, bypass_tlv),
  1681. SOC_SINGLE_TLV("SPKOUTR Mixer IN4R Volume", WM8962_SPEAKER_MIXER_4,
  1682. 0, 7, 0, bypass_tlv),
  1683. SOC_SINGLE_TLV("SPKOUTR Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_4,
  1684. 7, 1, 1, inmix_tlv),
  1685. SOC_SINGLE_TLV("SPKOUTR Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_4,
  1686. 6, 1, 1, inmix_tlv),
  1687. SOC_SINGLE_TLV("SPKOUTR Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
  1688. 5, 1, 0, inmix_tlv),
  1689. SOC_SINGLE_TLV("SPKOUTR Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
  1690. 4, 1, 0, inmix_tlv),
  1691. };
  1692. static int cp_event(struct snd_soc_dapm_widget *w,
  1693. struct snd_kcontrol *kcontrol, int event)
  1694. {
  1695. switch (event) {
  1696. case SND_SOC_DAPM_POST_PMU:
  1697. msleep(5);
  1698. break;
  1699. default:
  1700. BUG();
  1701. return -EINVAL;
  1702. }
  1703. return 0;
  1704. }
  1705. static int hp_event(struct snd_soc_dapm_widget *w,
  1706. struct snd_kcontrol *kcontrol, int event)
  1707. {
  1708. struct snd_soc_codec *codec = w->codec;
  1709. int timeout;
  1710. int reg;
  1711. int expected = (WM8962_DCS_STARTUP_DONE_HP1L |
  1712. WM8962_DCS_STARTUP_DONE_HP1R);
  1713. switch (event) {
  1714. case SND_SOC_DAPM_POST_PMU:
  1715. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1716. WM8962_HP1L_ENA | WM8962_HP1R_ENA,
  1717. WM8962_HP1L_ENA | WM8962_HP1R_ENA);
  1718. udelay(20);
  1719. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1720. WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY,
  1721. WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY);
  1722. /* Start the DC servo */
  1723. snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
  1724. WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
  1725. WM8962_HP1L_DCS_STARTUP |
  1726. WM8962_HP1R_DCS_STARTUP,
  1727. WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
  1728. WM8962_HP1L_DCS_STARTUP |
  1729. WM8962_HP1R_DCS_STARTUP);
  1730. /* Wait for it to complete, should be well under 100ms */
  1731. timeout = 0;
  1732. do {
  1733. msleep(1);
  1734. reg = snd_soc_read(codec, WM8962_DC_SERVO_6);
  1735. if (reg < 0) {
  1736. dev_err(codec->dev,
  1737. "Failed to read DCS status: %d\n",
  1738. reg);
  1739. continue;
  1740. }
  1741. dev_dbg(codec->dev, "DCS status: %x\n", reg);
  1742. } while (++timeout < 200 && (reg & expected) != expected);
  1743. if ((reg & expected) != expected)
  1744. dev_err(codec->dev, "DC servo timed out\n");
  1745. else
  1746. dev_dbg(codec->dev, "DC servo complete after %dms\n",
  1747. timeout);
  1748. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1749. WM8962_HP1L_ENA_OUTP |
  1750. WM8962_HP1R_ENA_OUTP,
  1751. WM8962_HP1L_ENA_OUTP |
  1752. WM8962_HP1R_ENA_OUTP);
  1753. udelay(20);
  1754. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1755. WM8962_HP1L_RMV_SHORT |
  1756. WM8962_HP1R_RMV_SHORT,
  1757. WM8962_HP1L_RMV_SHORT |
  1758. WM8962_HP1R_RMV_SHORT);
  1759. break;
  1760. case SND_SOC_DAPM_PRE_PMD:
  1761. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1762. WM8962_HP1L_RMV_SHORT |
  1763. WM8962_HP1R_RMV_SHORT, 0);
  1764. udelay(20);
  1765. snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
  1766. WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
  1767. WM8962_HP1L_DCS_STARTUP |
  1768. WM8962_HP1R_DCS_STARTUP,
  1769. 0);
  1770. snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
  1771. WM8962_HP1L_ENA | WM8962_HP1R_ENA |
  1772. WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY |
  1773. WM8962_HP1L_ENA_OUTP |
  1774. WM8962_HP1R_ENA_OUTP, 0);
  1775. break;
  1776. default:
  1777. BUG();
  1778. return -EINVAL;
  1779. }
  1780. return 0;
  1781. }
  1782. /* VU bits for the output PGAs only take effect while the PGA is powered */
  1783. static int out_pga_event(struct snd_soc_dapm_widget *w,
  1784. struct snd_kcontrol *kcontrol, int event)
  1785. {
  1786. struct snd_soc_codec *codec = w->codec;
  1787. int reg;
  1788. switch (w->shift) {
  1789. case WM8962_HPOUTR_PGA_ENA_SHIFT:
  1790. reg = WM8962_HPOUTR_VOLUME;
  1791. break;
  1792. case WM8962_HPOUTL_PGA_ENA_SHIFT:
  1793. reg = WM8962_HPOUTL_VOLUME;
  1794. break;
  1795. case WM8962_SPKOUTR_PGA_ENA_SHIFT:
  1796. reg = WM8962_SPKOUTR_VOLUME;
  1797. break;
  1798. case WM8962_SPKOUTL_PGA_ENA_SHIFT:
  1799. reg = WM8962_SPKOUTL_VOLUME;
  1800. break;
  1801. default:
  1802. BUG();
  1803. return -EINVAL;
  1804. }
  1805. switch (event) {
  1806. case SND_SOC_DAPM_POST_PMU:
  1807. return snd_soc_write(codec, reg, snd_soc_read(codec, reg));
  1808. default:
  1809. BUG();
  1810. return -EINVAL;
  1811. }
  1812. }
  1813. static int dsp2_event(struct snd_soc_dapm_widget *w,
  1814. struct snd_kcontrol *kcontrol, int event)
  1815. {
  1816. struct snd_soc_codec *codec = w->codec;
  1817. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  1818. switch (event) {
  1819. case SND_SOC_DAPM_POST_PMU:
  1820. if (wm8962->dsp2_ena)
  1821. wm8962_dsp2_start(codec);
  1822. break;
  1823. case SND_SOC_DAPM_PRE_PMD:
  1824. if (wm8962->dsp2_ena)
  1825. wm8962_dsp2_stop(codec);
  1826. break;
  1827. default:
  1828. BUG();
  1829. return -EINVAL;
  1830. }
  1831. return 0;
  1832. }
  1833. static const char *st_text[] = { "None", "Left", "Right" };
  1834. static const struct soc_enum str_enum =
  1835. SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_1, 2, 3, st_text);
  1836. static const struct snd_kcontrol_new str_mux =
  1837. SOC_DAPM_ENUM("Right Sidetone", str_enum);
  1838. static const struct soc_enum stl_enum =
  1839. SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_2, 2, 3, st_text);
  1840. static const struct snd_kcontrol_new stl_mux =
  1841. SOC_DAPM_ENUM("Left Sidetone", stl_enum);
  1842. static const char *outmux_text[] = { "DAC", "Mixer" };
  1843. static const struct soc_enum spkoutr_enum =
  1844. SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_2, 7, 2, outmux_text);
  1845. static const struct snd_kcontrol_new spkoutr_mux =
  1846. SOC_DAPM_ENUM("SPKOUTR Mux", spkoutr_enum);
  1847. static const struct soc_enum spkoutl_enum =
  1848. SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_1, 7, 2, outmux_text);
  1849. static const struct snd_kcontrol_new spkoutl_mux =
  1850. SOC_DAPM_ENUM("SPKOUTL Mux", spkoutl_enum);
  1851. static const struct soc_enum hpoutr_enum =
  1852. SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_2, 7, 2, outmux_text);
  1853. static const struct snd_kcontrol_new hpoutr_mux =
  1854. SOC_DAPM_ENUM("HPOUTR Mux", hpoutr_enum);
  1855. static const struct soc_enum hpoutl_enum =
  1856. SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_1, 7, 2, outmux_text);
  1857. static const struct snd_kcontrol_new hpoutl_mux =
  1858. SOC_DAPM_ENUM("HPOUTL Mux", hpoutl_enum);
  1859. static const struct snd_kcontrol_new inpgal[] = {
  1860. SOC_DAPM_SINGLE("IN1L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 3, 1, 0),
  1861. SOC_DAPM_SINGLE("IN2L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 2, 1, 0),
  1862. SOC_DAPM_SINGLE("IN3L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 1, 1, 0),
  1863. SOC_DAPM_SINGLE("IN4L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 0, 1, 0),
  1864. };
  1865. static const struct snd_kcontrol_new inpgar[] = {
  1866. SOC_DAPM_SINGLE("IN1R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 3, 1, 0),
  1867. SOC_DAPM_SINGLE("IN2R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 2, 1, 0),
  1868. SOC_DAPM_SINGLE("IN3R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 1, 1, 0),
  1869. SOC_DAPM_SINGLE("IN4R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 0, 1, 0),
  1870. };
  1871. static const struct snd_kcontrol_new mixinl[] = {
  1872. SOC_DAPM_SINGLE("IN2L Switch", WM8962_INPUT_MIXER_CONTROL_2, 5, 1, 0),
  1873. SOC_DAPM_SINGLE("IN3L Switch", WM8962_INPUT_MIXER_CONTROL_2, 4, 1, 0),
  1874. SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 3, 1, 0),
  1875. };
  1876. static const struct snd_kcontrol_new mixinr[] = {
  1877. SOC_DAPM_SINGLE("IN2R Switch", WM8962_INPUT_MIXER_CONTROL_2, 2, 1, 0),
  1878. SOC_DAPM_SINGLE("IN3R Switch", WM8962_INPUT_MIXER_CONTROL_2, 1, 1, 0),
  1879. SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 0, 1, 0),
  1880. };
  1881. static const struct snd_kcontrol_new hpmixl[] = {
  1882. SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_1, 5, 1, 0),
  1883. SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_1, 4, 1, 0),
  1884. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_1, 3, 1, 0),
  1885. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_1, 2, 1, 0),
  1886. SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_1, 1, 1, 0),
  1887. SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_1, 0, 1, 0),
  1888. };
  1889. static const struct snd_kcontrol_new hpmixr[] = {
  1890. SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_2, 5, 1, 0),
  1891. SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_2, 4, 1, 0),
  1892. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_2, 3, 1, 0),
  1893. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_2, 2, 1, 0),
  1894. SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_2, 1, 1, 0),
  1895. SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_2, 0, 1, 0),
  1896. };
  1897. static const struct snd_kcontrol_new spkmixl[] = {
  1898. SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_1, 5, 1, 0),
  1899. SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_1, 4, 1, 0),
  1900. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_1, 3, 1, 0),
  1901. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_1, 2, 1, 0),
  1902. SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_1, 1, 1, 0),
  1903. SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_1, 0, 1, 0),
  1904. };
  1905. static const struct snd_kcontrol_new spkmixr[] = {
  1906. SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_2, 5, 1, 0),
  1907. SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_2, 4, 1, 0),
  1908. SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_2, 3, 1, 0),
  1909. SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_2, 2, 1, 0),
  1910. SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_2, 1, 1, 0),
  1911. SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_2, 0, 1, 0),
  1912. };
  1913. static const struct snd_soc_dapm_widget wm8962_dapm_widgets[] = {
  1914. SND_SOC_DAPM_INPUT("IN1L"),
  1915. SND_SOC_DAPM_INPUT("IN1R"),
  1916. SND_SOC_DAPM_INPUT("IN2L"),
  1917. SND_SOC_DAPM_INPUT("IN2R"),
  1918. SND_SOC_DAPM_INPUT("IN3L"),
  1919. SND_SOC_DAPM_INPUT("IN3R"),
  1920. SND_SOC_DAPM_INPUT("IN4L"),
  1921. SND_SOC_DAPM_INPUT("IN4R"),
  1922. SND_SOC_DAPM_SIGGEN("Beep"),
  1923. SND_SOC_DAPM_INPUT("DMICDAT"),
  1924. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8962_PWR_MGMT_1, 1, 0, NULL, 0),
  1925. SND_SOC_DAPM_SUPPLY("Class G", WM8962_CHARGE_PUMP_B, 0, 1, NULL, 0),
  1926. SND_SOC_DAPM_SUPPLY("SYSCLK", WM8962_CLOCKING2, 5, 0, NULL, 0),
  1927. SND_SOC_DAPM_SUPPLY("Charge Pump", WM8962_CHARGE_PUMP_1, 0, 0, cp_event,
  1928. SND_SOC_DAPM_POST_PMU),
  1929. SND_SOC_DAPM_SUPPLY("TOCLK", WM8962_ADDITIONAL_CONTROL_1, 0, 0, NULL, 0),
  1930. SND_SOC_DAPM_SUPPLY_S("DSP2", 1, WM8962_DSP2_POWER_MANAGEMENT,
  1931. WM8962_DSP2_ENA_SHIFT, 0, dsp2_event,
  1932. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1933. SND_SOC_DAPM_SUPPLY("TEMP_HP", WM8962_ADDITIONAL_CONTROL_4, 2, 0, NULL, 0),
  1934. SND_SOC_DAPM_SUPPLY("TEMP_SPK", WM8962_ADDITIONAL_CONTROL_4, 1, 0, NULL, 0),
  1935. SND_SOC_DAPM_MIXER("INPGAL", WM8962_LEFT_INPUT_PGA_CONTROL, 4, 0,
  1936. inpgal, ARRAY_SIZE(inpgal)),
  1937. SND_SOC_DAPM_MIXER("INPGAR", WM8962_RIGHT_INPUT_PGA_CONTROL, 4, 0,
  1938. inpgar, ARRAY_SIZE(inpgar)),
  1939. SND_SOC_DAPM_MIXER("MIXINL", WM8962_PWR_MGMT_1, 5, 0,
  1940. mixinl, ARRAY_SIZE(mixinl)),
  1941. SND_SOC_DAPM_MIXER("MIXINR", WM8962_PWR_MGMT_1, 4, 0,
  1942. mixinr, ARRAY_SIZE(mixinr)),
  1943. SND_SOC_DAPM_AIF_IN("DMIC_ENA", NULL, 0, WM8962_PWR_MGMT_1, 10, 0),
  1944. SND_SOC_DAPM_ADC("ADCL", "Capture", WM8962_PWR_MGMT_1, 3, 0),
  1945. SND_SOC_DAPM_ADC("ADCR", "Capture", WM8962_PWR_MGMT_1, 2, 0),
  1946. SND_SOC_DAPM_MUX("STL", SND_SOC_NOPM, 0, 0, &stl_mux),
  1947. SND_SOC_DAPM_MUX("STR", SND_SOC_NOPM, 0, 0, &str_mux),
  1948. SND_SOC_DAPM_DAC("DACL", "Playback", WM8962_PWR_MGMT_2, 8, 0),
  1949. SND_SOC_DAPM_DAC("DACR", "Playback", WM8962_PWR_MGMT_2, 7, 0),
  1950. SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
  1951. SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
  1952. SND_SOC_DAPM_MIXER("HPMIXL", WM8962_MIXER_ENABLES, 3, 0,
  1953. hpmixl, ARRAY_SIZE(hpmixl)),
  1954. SND_SOC_DAPM_MIXER("HPMIXR", WM8962_MIXER_ENABLES, 2, 0,
  1955. hpmixr, ARRAY_SIZE(hpmixr)),
  1956. SND_SOC_DAPM_MUX_E("HPOUTL PGA", WM8962_PWR_MGMT_2, 6, 0, &hpoutl_mux,
  1957. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1958. SND_SOC_DAPM_MUX_E("HPOUTR PGA", WM8962_PWR_MGMT_2, 5, 0, &hpoutr_mux,
  1959. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1960. SND_SOC_DAPM_PGA_E("HPOUT", SND_SOC_NOPM, 0, 0, NULL, 0, hp_event,
  1961. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1962. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  1963. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  1964. };
  1965. static const struct snd_soc_dapm_widget wm8962_dapm_spk_mono_widgets[] = {
  1966. SND_SOC_DAPM_MIXER("Speaker Mixer", WM8962_MIXER_ENABLES, 1, 0,
  1967. spkmixl, ARRAY_SIZE(spkmixl)),
  1968. SND_SOC_DAPM_MUX_E("Speaker PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
  1969. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1970. SND_SOC_DAPM_PGA("Speaker Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
  1971. SND_SOC_DAPM_OUTPUT("SPKOUT"),
  1972. };
  1973. static const struct snd_soc_dapm_widget wm8962_dapm_spk_stereo_widgets[] = {
  1974. SND_SOC_DAPM_MIXER("SPKOUTL Mixer", WM8962_MIXER_ENABLES, 1, 0,
  1975. spkmixl, ARRAY_SIZE(spkmixl)),
  1976. SND_SOC_DAPM_MIXER("SPKOUTR Mixer", WM8962_MIXER_ENABLES, 0, 0,
  1977. spkmixr, ARRAY_SIZE(spkmixr)),
  1978. SND_SOC_DAPM_MUX_E("SPKOUTL PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
  1979. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1980. SND_SOC_DAPM_MUX_E("SPKOUTR PGA", WM8962_PWR_MGMT_2, 3, 0, &spkoutr_mux,
  1981. out_pga_event, SND_SOC_DAPM_POST_PMU),
  1982. SND_SOC_DAPM_PGA("SPKOUTR Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
  1983. SND_SOC_DAPM_PGA("SPKOUTL Output", WM8962_CLASS_D_CONTROL_1, 6, 0, NULL, 0),
  1984. SND_SOC_DAPM_OUTPUT("SPKOUTL"),
  1985. SND_SOC_DAPM_OUTPUT("SPKOUTR"),
  1986. };
  1987. static const struct snd_soc_dapm_route wm8962_intercon[] = {
  1988. { "INPGAL", "IN1L Switch", "IN1L" },
  1989. { "INPGAL", "IN2L Switch", "IN2L" },
  1990. { "INPGAL", "IN3L Switch", "IN3L" },
  1991. { "INPGAL", "IN4L Switch", "IN4L" },
  1992. { "INPGAR", "IN1R Switch", "IN1R" },
  1993. { "INPGAR", "IN2R Switch", "IN2R" },
  1994. { "INPGAR", "IN3R Switch", "IN3R" },
  1995. { "INPGAR", "IN4R Switch", "IN4R" },
  1996. { "MIXINL", "IN2L Switch", "IN2L" },
  1997. { "MIXINL", "IN3L Switch", "IN3L" },
  1998. { "MIXINL", "PGA Switch", "INPGAL" },
  1999. { "MIXINR", "IN2R Switch", "IN2R" },
  2000. { "MIXINR", "IN3R Switch", "IN3R" },
  2001. { "MIXINR", "PGA Switch", "INPGAR" },
  2002. { "MICBIAS", NULL, "SYSCLK" },
  2003. { "DMIC_ENA", NULL, "DMICDAT" },
  2004. { "ADCL", NULL, "SYSCLK" },
  2005. { "ADCL", NULL, "TOCLK" },
  2006. { "ADCL", NULL, "MIXINL" },
  2007. { "ADCL", NULL, "DMIC_ENA" },
  2008. { "ADCL", NULL, "DSP2" },
  2009. { "ADCR", NULL, "SYSCLK" },
  2010. { "ADCR", NULL, "TOCLK" },
  2011. { "ADCR", NULL, "MIXINR" },
  2012. { "ADCR", NULL, "DMIC_ENA" },
  2013. { "ADCR", NULL, "DSP2" },
  2014. { "STL", "Left", "ADCL" },
  2015. { "STL", "Right", "ADCR" },
  2016. { "STL", NULL, "Class G" },
  2017. { "STR", "Left", "ADCL" },
  2018. { "STR", "Right", "ADCR" },
  2019. { "STR", NULL, "Class G" },
  2020. { "DACL", NULL, "SYSCLK" },
  2021. { "DACL", NULL, "TOCLK" },
  2022. { "DACL", NULL, "Beep" },
  2023. { "DACL", NULL, "STL" },
  2024. { "DACL", NULL, "DSP2" },
  2025. { "DACR", NULL, "SYSCLK" },
  2026. { "DACR", NULL, "TOCLK" },
  2027. { "DACR", NULL, "Beep" },
  2028. { "DACR", NULL, "STR" },
  2029. { "DACR", NULL, "DSP2" },
  2030. { "HPMIXL", "IN4L Switch", "IN4L" },
  2031. { "HPMIXL", "IN4R Switch", "IN4R" },
  2032. { "HPMIXL", "DACL Switch", "DACL" },
  2033. { "HPMIXL", "DACR Switch", "DACR" },
  2034. { "HPMIXL", "MIXINL Switch", "MIXINL" },
  2035. { "HPMIXL", "MIXINR Switch", "MIXINR" },
  2036. { "HPMIXR", "IN4L Switch", "IN4L" },
  2037. { "HPMIXR", "IN4R Switch", "IN4R" },
  2038. { "HPMIXR", "DACL Switch", "DACL" },
  2039. { "HPMIXR", "DACR Switch", "DACR" },
  2040. { "HPMIXR", "MIXINL Switch", "MIXINL" },
  2041. { "HPMIXR", "MIXINR Switch", "MIXINR" },
  2042. { "Left Bypass", NULL, "HPMIXL" },
  2043. { "Left Bypass", NULL, "Class G" },
  2044. { "Right Bypass", NULL, "HPMIXR" },
  2045. { "Right Bypass", NULL, "Class G" },
  2046. { "HPOUTL PGA", "Mixer", "Left Bypass" },
  2047. { "HPOUTL PGA", "DAC", "DACL" },
  2048. { "HPOUTR PGA", "Mixer", "Right Bypass" },
  2049. { "HPOUTR PGA", "DAC", "DACR" },
  2050. { "HPOUT", NULL, "HPOUTL PGA" },
  2051. { "HPOUT", NULL, "HPOUTR PGA" },
  2052. { "HPOUT", NULL, "Charge Pump" },
  2053. { "HPOUT", NULL, "SYSCLK" },
  2054. { "HPOUT", NULL, "TOCLK" },
  2055. { "HPOUTL", NULL, "HPOUT" },
  2056. { "HPOUTR", NULL, "HPOUT" },
  2057. { "HPOUTL", NULL, "TEMP_HP" },
  2058. { "HPOUTR", NULL, "TEMP_HP" },
  2059. };
  2060. static const struct snd_soc_dapm_route wm8962_spk_mono_intercon[] = {
  2061. { "Speaker Mixer", "IN4L Switch", "IN4L" },
  2062. { "Speaker Mixer", "IN4R Switch", "IN4R" },
  2063. { "Speaker Mixer", "DACL Switch", "DACL" },
  2064. { "Speaker Mixer", "DACR Switch", "DACR" },
  2065. { "Speaker Mixer", "MIXINL Switch", "MIXINL" },
  2066. { "Speaker Mixer", "MIXINR Switch", "MIXINR" },
  2067. { "Speaker PGA", "Mixer", "Speaker Mixer" },
  2068. { "Speaker PGA", "DAC", "DACL" },
  2069. { "Speaker Output", NULL, "Speaker PGA" },
  2070. { "Speaker Output", NULL, "SYSCLK" },
  2071. { "Speaker Output", NULL, "TOCLK" },
  2072. { "Speaker Output", NULL, "TEMP_SPK" },
  2073. { "SPKOUT", NULL, "Speaker Output" },
  2074. };
  2075. static const struct snd_soc_dapm_route wm8962_spk_stereo_intercon[] = {
  2076. { "SPKOUTL Mixer", "IN4L Switch", "IN4L" },
  2077. { "SPKOUTL Mixer", "IN4R Switch", "IN4R" },
  2078. { "SPKOUTL Mixer", "DACL Switch", "DACL" },
  2079. { "SPKOUTL Mixer", "DACR Switch", "DACR" },
  2080. { "SPKOUTL Mixer", "MIXINL Switch", "MIXINL" },
  2081. { "SPKOUTL Mixer", "MIXINR Switch", "MIXINR" },
  2082. { "SPKOUTR Mixer", "IN4L Switch", "IN4L" },
  2083. { "SPKOUTR Mixer", "IN4R Switch", "IN4R" },
  2084. { "SPKOUTR Mixer", "DACL Switch", "DACL" },
  2085. { "SPKOUTR Mixer", "DACR Switch", "DACR" },
  2086. { "SPKOUTR Mixer", "MIXINL Switch", "MIXINL" },
  2087. { "SPKOUTR Mixer", "MIXINR Switch", "MIXINR" },
  2088. { "SPKOUTL PGA", "Mixer", "SPKOUTL Mixer" },
  2089. { "SPKOUTL PGA", "DAC", "DACL" },
  2090. { "SPKOUTR PGA", "Mixer", "SPKOUTR Mixer" },
  2091. { "SPKOUTR PGA", "DAC", "DACR" },
  2092. { "SPKOUTL Output", NULL, "SPKOUTL PGA" },
  2093. { "SPKOUTL Output", NULL, "SYSCLK" },
  2094. { "SPKOUTL Output", NULL, "TOCLK" },
  2095. { "SPKOUTL Output", NULL, "TEMP_SPK" },
  2096. { "SPKOUTR Output", NULL, "SPKOUTR PGA" },
  2097. { "SPKOUTR Output", NULL, "SYSCLK" },
  2098. { "SPKOUTR Output", NULL, "TOCLK" },
  2099. { "SPKOUTR Output", NULL, "TEMP_SPK" },
  2100. { "SPKOUTL", NULL, "SPKOUTL Output" },
  2101. { "SPKOUTR", NULL, "SPKOUTR Output" },
  2102. };
  2103. static int wm8962_add_widgets(struct snd_soc_codec *codec)
  2104. {
  2105. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2106. struct wm8962_pdata *pdata = &wm8962->pdata;
  2107. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2108. snd_soc_add_codec_controls(codec, wm8962_snd_controls,
  2109. ARRAY_SIZE(wm8962_snd_controls));
  2110. if (pdata->spk_mono)
  2111. snd_soc_add_codec_controls(codec, wm8962_spk_mono_controls,
  2112. ARRAY_SIZE(wm8962_spk_mono_controls));
  2113. else
  2114. snd_soc_add_codec_controls(codec, wm8962_spk_stereo_controls,
  2115. ARRAY_SIZE(wm8962_spk_stereo_controls));
  2116. snd_soc_dapm_new_controls(dapm, wm8962_dapm_widgets,
  2117. ARRAY_SIZE(wm8962_dapm_widgets));
  2118. if (pdata->spk_mono)
  2119. snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_mono_widgets,
  2120. ARRAY_SIZE(wm8962_dapm_spk_mono_widgets));
  2121. else
  2122. snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_stereo_widgets,
  2123. ARRAY_SIZE(wm8962_dapm_spk_stereo_widgets));
  2124. snd_soc_dapm_add_routes(dapm, wm8962_intercon,
  2125. ARRAY_SIZE(wm8962_intercon));
  2126. if (pdata->spk_mono)
  2127. snd_soc_dapm_add_routes(dapm, wm8962_spk_mono_intercon,
  2128. ARRAY_SIZE(wm8962_spk_mono_intercon));
  2129. else
  2130. snd_soc_dapm_add_routes(dapm, wm8962_spk_stereo_intercon,
  2131. ARRAY_SIZE(wm8962_spk_stereo_intercon));
  2132. snd_soc_dapm_disable_pin(dapm, "Beep");
  2133. return 0;
  2134. }
  2135. /* -1 for reserved values */
  2136. static const int bclk_divs[] = {
  2137. 1, -1, 2, 3, 4, -1, 6, 8, -1, 12, 16, 24, -1, 32, 32, 32
  2138. };
  2139. static const int sysclk_rates[] = {
  2140. 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536, 3072, 6144
  2141. };
  2142. static void wm8962_configure_bclk(struct snd_soc_codec *codec)
  2143. {
  2144. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2145. int dspclk, i;
  2146. int clocking2 = 0;
  2147. int clocking4 = 0;
  2148. int aif2 = 0;
  2149. if (!wm8962->sysclk_rate) {
  2150. dev_dbg(codec->dev, "No SYSCLK configured\n");
  2151. return;
  2152. }
  2153. if (!wm8962->bclk || !wm8962->lrclk) {
  2154. dev_dbg(codec->dev, "No audio clocks configured\n");
  2155. return;
  2156. }
  2157. for (i = 0; i < ARRAY_SIZE(sysclk_rates); i++) {
  2158. if (sysclk_rates[i] == wm8962->sysclk_rate / wm8962->lrclk) {
  2159. clocking4 |= i << WM8962_SYSCLK_RATE_SHIFT;
  2160. break;
  2161. }
  2162. }
  2163. if (i == ARRAY_SIZE(sysclk_rates)) {
  2164. dev_err(codec->dev, "Unsupported sysclk ratio %d\n",
  2165. wm8962->sysclk_rate / wm8962->lrclk);
  2166. return;
  2167. }
  2168. dev_dbg(codec->dev, "Selected sysclk ratio %d\n", sysclk_rates[i]);
  2169. snd_soc_update_bits(codec, WM8962_CLOCKING_4,
  2170. WM8962_SYSCLK_RATE_MASK, clocking4);
  2171. dspclk = snd_soc_read(codec, WM8962_CLOCKING1);
  2172. if (dspclk < 0) {
  2173. dev_err(codec->dev, "Failed to read DSPCLK: %d\n", dspclk);
  2174. return;
  2175. }
  2176. dspclk = (dspclk & WM8962_DSPCLK_DIV_MASK) >> WM8962_DSPCLK_DIV_SHIFT;
  2177. switch (dspclk) {
  2178. case 0:
  2179. dspclk = wm8962->sysclk_rate;
  2180. break;
  2181. case 1:
  2182. dspclk = wm8962->sysclk_rate / 2;
  2183. break;
  2184. case 2:
  2185. dspclk = wm8962->sysclk_rate / 4;
  2186. break;
  2187. default:
  2188. dev_warn(codec->dev, "Unknown DSPCLK divisor read back\n");
  2189. dspclk = wm8962->sysclk;
  2190. }
  2191. dev_dbg(codec->dev, "DSPCLK is %dHz, BCLK %d\n", dspclk, wm8962->bclk);
  2192. /* We're expecting an exact match */
  2193. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2194. if (bclk_divs[i] < 0)
  2195. continue;
  2196. if (dspclk / bclk_divs[i] == wm8962->bclk) {
  2197. dev_dbg(codec->dev, "Selected BCLK_DIV %d for %dHz\n",
  2198. bclk_divs[i], wm8962->bclk);
  2199. clocking2 |= i;
  2200. break;
  2201. }
  2202. }
  2203. if (i == ARRAY_SIZE(bclk_divs)) {
  2204. dev_err(codec->dev, "Unsupported BCLK ratio %d\n",
  2205. dspclk / wm8962->bclk);
  2206. return;
  2207. }
  2208. aif2 |= wm8962->bclk / wm8962->lrclk;
  2209. dev_dbg(codec->dev, "Selected LRCLK divisor %d for %dHz\n",
  2210. wm8962->bclk / wm8962->lrclk, wm8962->lrclk);
  2211. snd_soc_update_bits(codec, WM8962_CLOCKING2,
  2212. WM8962_BCLK_DIV_MASK, clocking2);
  2213. snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_2,
  2214. WM8962_AIF_RATE_MASK, aif2);
  2215. }
  2216. static int wm8962_set_bias_level(struct snd_soc_codec *codec,
  2217. enum snd_soc_bias_level level)
  2218. {
  2219. if (level == codec->dapm.bias_level)
  2220. return 0;
  2221. switch (level) {
  2222. case SND_SOC_BIAS_ON:
  2223. break;
  2224. case SND_SOC_BIAS_PREPARE:
  2225. /* VMID 2*50k */
  2226. snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
  2227. WM8962_VMID_SEL_MASK, 0x80);
  2228. wm8962_configure_bclk(codec);
  2229. break;
  2230. case SND_SOC_BIAS_STANDBY:
  2231. /* VMID 2*250k */
  2232. snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
  2233. WM8962_VMID_SEL_MASK, 0x100);
  2234. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  2235. msleep(100);
  2236. break;
  2237. case SND_SOC_BIAS_OFF:
  2238. break;
  2239. }
  2240. codec->dapm.bias_level = level;
  2241. return 0;
  2242. }
  2243. static const struct {
  2244. int rate;
  2245. int reg;
  2246. } sr_vals[] = {
  2247. { 48000, 0 },
  2248. { 44100, 0 },
  2249. { 32000, 1 },
  2250. { 22050, 2 },
  2251. { 24000, 2 },
  2252. { 16000, 3 },
  2253. { 11025, 4 },
  2254. { 12000, 4 },
  2255. { 8000, 5 },
  2256. { 88200, 6 },
  2257. { 96000, 6 },
  2258. };
  2259. static int wm8962_hw_params(struct snd_pcm_substream *substream,
  2260. struct snd_pcm_hw_params *params,
  2261. struct snd_soc_dai *dai)
  2262. {
  2263. struct snd_soc_codec *codec = dai->codec;
  2264. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2265. int i;
  2266. int aif0 = 0;
  2267. int adctl3 = 0;
  2268. wm8962->bclk = snd_soc_params_to_bclk(params);
  2269. if (params_channels(params) == 1)
  2270. wm8962->bclk *= 2;
  2271. wm8962->lrclk = params_rate(params);
  2272. for (i = 0; i < ARRAY_SIZE(sr_vals); i++) {
  2273. if (sr_vals[i].rate == wm8962->lrclk) {
  2274. adctl3 |= sr_vals[i].reg;
  2275. break;
  2276. }
  2277. }
  2278. if (i == ARRAY_SIZE(sr_vals)) {
  2279. dev_err(codec->dev, "Unsupported rate %dHz\n", wm8962->lrclk);
  2280. return -EINVAL;
  2281. }
  2282. if (wm8962->lrclk % 8000 == 0)
  2283. adctl3 |= WM8962_SAMPLE_RATE_INT_MODE;
  2284. switch (params_format(params)) {
  2285. case SNDRV_PCM_FORMAT_S16_LE:
  2286. break;
  2287. case SNDRV_PCM_FORMAT_S20_3LE:
  2288. aif0 |= 0x4;
  2289. break;
  2290. case SNDRV_PCM_FORMAT_S24_LE:
  2291. aif0 |= 0x8;
  2292. break;
  2293. case SNDRV_PCM_FORMAT_S32_LE:
  2294. aif0 |= 0xc;
  2295. break;
  2296. default:
  2297. return -EINVAL;
  2298. }
  2299. snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
  2300. WM8962_WL_MASK, aif0);
  2301. snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_3,
  2302. WM8962_SAMPLE_RATE_INT_MODE |
  2303. WM8962_SAMPLE_RATE_MASK, adctl3);
  2304. dev_dbg(codec->dev, "hw_params set BCLK %dHz LRCLK %dHz\n",
  2305. wm8962->bclk, wm8962->lrclk);
  2306. if (codec->dapm.bias_level == SND_SOC_BIAS_ON)
  2307. wm8962_configure_bclk(codec);
  2308. return 0;
  2309. }
  2310. static int wm8962_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
  2311. unsigned int freq, int dir)
  2312. {
  2313. struct snd_soc_codec *codec = dai->codec;
  2314. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2315. int src;
  2316. switch (clk_id) {
  2317. case WM8962_SYSCLK_MCLK:
  2318. wm8962->sysclk = WM8962_SYSCLK_MCLK;
  2319. src = 0;
  2320. break;
  2321. case WM8962_SYSCLK_FLL:
  2322. wm8962->sysclk = WM8962_SYSCLK_FLL;
  2323. src = 1 << WM8962_SYSCLK_SRC_SHIFT;
  2324. break;
  2325. default:
  2326. return -EINVAL;
  2327. }
  2328. snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_SRC_MASK,
  2329. src);
  2330. wm8962->sysclk_rate = freq;
  2331. wm8962_configure_bclk(codec);
  2332. return 0;
  2333. }
  2334. static int wm8962_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2335. {
  2336. struct snd_soc_codec *codec = dai->codec;
  2337. int aif0 = 0;
  2338. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2339. case SND_SOC_DAIFMT_DSP_B:
  2340. aif0 |= WM8962_LRCLK_INV | 3;
  2341. case SND_SOC_DAIFMT_DSP_A:
  2342. aif0 |= 3;
  2343. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2344. case SND_SOC_DAIFMT_NB_NF:
  2345. case SND_SOC_DAIFMT_IB_NF:
  2346. break;
  2347. default:
  2348. return -EINVAL;
  2349. }
  2350. break;
  2351. case SND_SOC_DAIFMT_RIGHT_J:
  2352. break;
  2353. case SND_SOC_DAIFMT_LEFT_J:
  2354. aif0 |= 1;
  2355. break;
  2356. case SND_SOC_DAIFMT_I2S:
  2357. aif0 |= 2;
  2358. break;
  2359. default:
  2360. return -EINVAL;
  2361. }
  2362. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2363. case SND_SOC_DAIFMT_NB_NF:
  2364. break;
  2365. case SND_SOC_DAIFMT_IB_NF:
  2366. aif0 |= WM8962_BCLK_INV;
  2367. break;
  2368. case SND_SOC_DAIFMT_NB_IF:
  2369. aif0 |= WM8962_LRCLK_INV;
  2370. break;
  2371. case SND_SOC_DAIFMT_IB_IF:
  2372. aif0 |= WM8962_BCLK_INV | WM8962_LRCLK_INV;
  2373. break;
  2374. default:
  2375. return -EINVAL;
  2376. }
  2377. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2378. case SND_SOC_DAIFMT_CBM_CFM:
  2379. aif0 |= WM8962_MSTR;
  2380. break;
  2381. case SND_SOC_DAIFMT_CBS_CFS:
  2382. break;
  2383. default:
  2384. return -EINVAL;
  2385. }
  2386. snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
  2387. WM8962_FMT_MASK | WM8962_BCLK_INV | WM8962_MSTR |
  2388. WM8962_LRCLK_INV, aif0);
  2389. return 0;
  2390. }
  2391. struct _fll_div {
  2392. u16 fll_fratio;
  2393. u16 fll_outdiv;
  2394. u16 fll_refclk_div;
  2395. u16 n;
  2396. u16 theta;
  2397. u16 lambda;
  2398. };
  2399. /* The size in bits of the FLL divide multiplied by 10
  2400. * to allow rounding later */
  2401. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  2402. static struct {
  2403. unsigned int min;
  2404. unsigned int max;
  2405. u16 fll_fratio;
  2406. int ratio;
  2407. } fll_fratios[] = {
  2408. { 0, 64000, 4, 16 },
  2409. { 64000, 128000, 3, 8 },
  2410. { 128000, 256000, 2, 4 },
  2411. { 256000, 1000000, 1, 2 },
  2412. { 1000000, 13500000, 0, 1 },
  2413. };
  2414. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  2415. unsigned int Fout)
  2416. {
  2417. unsigned int target;
  2418. unsigned int div;
  2419. unsigned int fratio, gcd_fll;
  2420. int i;
  2421. /* Fref must be <=13.5MHz */
  2422. div = 1;
  2423. fll_div->fll_refclk_div = 0;
  2424. while ((Fref / div) > 13500000) {
  2425. div *= 2;
  2426. fll_div->fll_refclk_div++;
  2427. if (div > 4) {
  2428. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  2429. Fref);
  2430. return -EINVAL;
  2431. }
  2432. }
  2433. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  2434. /* Apply the division for our remaining calculations */
  2435. Fref /= div;
  2436. /* Fvco should be 90-100MHz; don't check the upper bound */
  2437. div = 2;
  2438. while (Fout * div < 90000000) {
  2439. div++;
  2440. if (div > 64) {
  2441. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  2442. Fout);
  2443. return -EINVAL;
  2444. }
  2445. }
  2446. target = Fout * div;
  2447. fll_div->fll_outdiv = div - 1;
  2448. pr_debug("FLL Fvco=%dHz\n", target);
  2449. /* Find an appropriate FLL_FRATIO and factor it out of the target */
  2450. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  2451. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  2452. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  2453. fratio = fll_fratios[i].ratio;
  2454. break;
  2455. }
  2456. }
  2457. if (i == ARRAY_SIZE(fll_fratios)) {
  2458. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  2459. return -EINVAL;
  2460. }
  2461. fll_div->n = target / (fratio * Fref);
  2462. if (target % Fref == 0) {
  2463. fll_div->theta = 0;
  2464. fll_div->lambda = 0;
  2465. } else {
  2466. gcd_fll = gcd(target, fratio * Fref);
  2467. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  2468. / gcd_fll;
  2469. fll_div->lambda = (fratio * Fref) / gcd_fll;
  2470. }
  2471. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  2472. fll_div->n, fll_div->theta, fll_div->lambda);
  2473. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  2474. fll_div->fll_fratio, fll_div->fll_outdiv,
  2475. fll_div->fll_refclk_div);
  2476. return 0;
  2477. }
  2478. static int wm8962_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  2479. unsigned int Fref, unsigned int Fout)
  2480. {
  2481. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2482. struct _fll_div fll_div;
  2483. unsigned long timeout;
  2484. int ret;
  2485. int fll1 = 0;
  2486. /* Any change? */
  2487. if (source == wm8962->fll_src && Fref == wm8962->fll_fref &&
  2488. Fout == wm8962->fll_fout)
  2489. return 0;
  2490. if (Fout == 0) {
  2491. dev_dbg(codec->dev, "FLL disabled\n");
  2492. wm8962->fll_fref = 0;
  2493. wm8962->fll_fout = 0;
  2494. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
  2495. WM8962_FLL_ENA, 0);
  2496. pm_runtime_put(codec->dev);
  2497. return 0;
  2498. }
  2499. ret = fll_factors(&fll_div, Fref, Fout);
  2500. if (ret != 0)
  2501. return ret;
  2502. /* Parameters good, disable so we can reprogram */
  2503. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
  2504. switch (fll_id) {
  2505. case WM8962_FLL_MCLK:
  2506. case WM8962_FLL_BCLK:
  2507. case WM8962_FLL_OSC:
  2508. fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT;
  2509. break;
  2510. case WM8962_FLL_INT:
  2511. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
  2512. WM8962_FLL_OSC_ENA, WM8962_FLL_OSC_ENA);
  2513. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_5,
  2514. WM8962_FLL_FRC_NCO, WM8962_FLL_FRC_NCO);
  2515. break;
  2516. default:
  2517. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  2518. return -EINVAL;
  2519. }
  2520. if (fll_div.theta || fll_div.lambda)
  2521. fll1 |= WM8962_FLL_FRAC;
  2522. /* Stop the FLL while we reconfigure */
  2523. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
  2524. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_2,
  2525. WM8962_FLL_OUTDIV_MASK |
  2526. WM8962_FLL_REFCLK_DIV_MASK,
  2527. (fll_div.fll_outdiv << WM8962_FLL_OUTDIV_SHIFT) |
  2528. (fll_div.fll_refclk_div));
  2529. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_3,
  2530. WM8962_FLL_FRATIO_MASK, fll_div.fll_fratio);
  2531. snd_soc_write(codec, WM8962_FLL_CONTROL_6, fll_div.theta);
  2532. snd_soc_write(codec, WM8962_FLL_CONTROL_7, fll_div.lambda);
  2533. snd_soc_write(codec, WM8962_FLL_CONTROL_8, fll_div.n);
  2534. try_wait_for_completion(&wm8962->fll_lock);
  2535. pm_runtime_get_sync(codec->dev);
  2536. snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
  2537. WM8962_FLL_FRAC | WM8962_FLL_REFCLK_SRC_MASK |
  2538. WM8962_FLL_ENA, fll1 | WM8962_FLL_ENA);
  2539. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  2540. ret = 0;
  2541. /* This should be a massive overestimate but go even
  2542. * higher if we'll error out
  2543. */
  2544. if (wm8962->irq)
  2545. timeout = msecs_to_jiffies(5);
  2546. else
  2547. timeout = msecs_to_jiffies(1);
  2548. timeout = wait_for_completion_timeout(&wm8962->fll_lock,
  2549. timeout);
  2550. if (timeout == 0 && wm8962->irq) {
  2551. dev_err(codec->dev, "FLL lock timed out");
  2552. ret = -ETIMEDOUT;
  2553. }
  2554. wm8962->fll_fref = Fref;
  2555. wm8962->fll_fout = Fout;
  2556. wm8962->fll_src = source;
  2557. return ret;
  2558. }
  2559. static int wm8962_mute(struct snd_soc_dai *dai, int mute)
  2560. {
  2561. struct snd_soc_codec *codec = dai->codec;
  2562. int val;
  2563. if (mute)
  2564. val = WM8962_DAC_MUTE;
  2565. else
  2566. val = 0;
  2567. return snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
  2568. WM8962_DAC_MUTE, val);
  2569. }
  2570. #define WM8962_RATES SNDRV_PCM_RATE_8000_96000
  2571. #define WM8962_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2572. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2573. static const struct snd_soc_dai_ops wm8962_dai_ops = {
  2574. .hw_params = wm8962_hw_params,
  2575. .set_sysclk = wm8962_set_dai_sysclk,
  2576. .set_fmt = wm8962_set_dai_fmt,
  2577. .digital_mute = wm8962_mute,
  2578. };
  2579. static struct snd_soc_dai_driver wm8962_dai = {
  2580. .name = "wm8962",
  2581. .playback = {
  2582. .stream_name = "Playback",
  2583. .channels_min = 1,
  2584. .channels_max = 2,
  2585. .rates = WM8962_RATES,
  2586. .formats = WM8962_FORMATS,
  2587. },
  2588. .capture = {
  2589. .stream_name = "Capture",
  2590. .channels_min = 1,
  2591. .channels_max = 2,
  2592. .rates = WM8962_RATES,
  2593. .formats = WM8962_FORMATS,
  2594. },
  2595. .ops = &wm8962_dai_ops,
  2596. .symmetric_rates = 1,
  2597. };
  2598. static void wm8962_mic_work(struct work_struct *work)
  2599. {
  2600. struct wm8962_priv *wm8962 = container_of(work,
  2601. struct wm8962_priv,
  2602. mic_work.work);
  2603. struct snd_soc_codec *codec = wm8962->codec;
  2604. int status = 0;
  2605. int irq_pol = 0;
  2606. int reg;
  2607. reg = snd_soc_read(codec, WM8962_ADDITIONAL_CONTROL_4);
  2608. if (reg & WM8962_MICDET_STS) {
  2609. status |= SND_JACK_MICROPHONE;
  2610. irq_pol |= WM8962_MICD_IRQ_POL;
  2611. }
  2612. if (reg & WM8962_MICSHORT_STS) {
  2613. status |= SND_JACK_BTN_0;
  2614. irq_pol |= WM8962_MICSCD_IRQ_POL;
  2615. }
  2616. snd_soc_jack_report(wm8962->jack, status,
  2617. SND_JACK_MICROPHONE | SND_JACK_BTN_0);
  2618. snd_soc_update_bits(codec, WM8962_MICINT_SOURCE_POL,
  2619. WM8962_MICSCD_IRQ_POL |
  2620. WM8962_MICD_IRQ_POL, irq_pol);
  2621. }
  2622. static irqreturn_t wm8962_irq(int irq, void *data)
  2623. {
  2624. struct device *dev = data;
  2625. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  2626. unsigned int mask;
  2627. unsigned int active;
  2628. int reg, ret;
  2629. ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2_MASK,
  2630. &mask);
  2631. if (ret != 0) {
  2632. dev_err(dev, "Failed to read interrupt mask: %d\n",
  2633. ret);
  2634. return IRQ_NONE;
  2635. }
  2636. ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, &active);
  2637. if (ret != 0) {
  2638. dev_err(dev, "Failed to read interrupt: %d\n", ret);
  2639. return IRQ_NONE;
  2640. }
  2641. active &= ~mask;
  2642. if (!active)
  2643. return IRQ_NONE;
  2644. /* Acknowledge the interrupts */
  2645. ret = regmap_write(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, active);
  2646. if (ret != 0)
  2647. dev_warn(dev, "Failed to ack interrupt: %d\n", ret);
  2648. if (active & WM8962_FLL_LOCK_EINT) {
  2649. dev_dbg(dev, "FLL locked\n");
  2650. complete(&wm8962->fll_lock);
  2651. }
  2652. if (active & WM8962_FIFOS_ERR_EINT)
  2653. dev_err(dev, "FIFO error\n");
  2654. if (active & WM8962_TEMP_SHUT_EINT) {
  2655. dev_crit(dev, "Thermal shutdown\n");
  2656. ret = regmap_read(wm8962->regmap,
  2657. WM8962_THERMAL_SHUTDOWN_STATUS, &reg);
  2658. if (ret != 0) {
  2659. dev_warn(dev, "Failed to read thermal status: %d\n",
  2660. ret);
  2661. reg = 0;
  2662. }
  2663. if (reg & WM8962_TEMP_ERR_HP)
  2664. dev_crit(dev, "Headphone thermal error\n");
  2665. if (reg & WM8962_TEMP_WARN_HP)
  2666. dev_crit(dev, "Headphone thermal warning\n");
  2667. if (reg & WM8962_TEMP_ERR_SPK)
  2668. dev_crit(dev, "Speaker thermal error\n");
  2669. if (reg & WM8962_TEMP_WARN_SPK)
  2670. dev_crit(dev, "Speaker thermal warning\n");
  2671. }
  2672. if (active & (WM8962_MICSCD_EINT | WM8962_MICD_EINT)) {
  2673. dev_dbg(dev, "Microphone event detected\n");
  2674. #ifndef CONFIG_SND_SOC_WM8962_MODULE
  2675. trace_snd_soc_jack_irq(dev_name(dev));
  2676. #endif
  2677. pm_wakeup_event(dev, 300);
  2678. schedule_delayed_work(&wm8962->mic_work,
  2679. msecs_to_jiffies(250));
  2680. }
  2681. return IRQ_HANDLED;
  2682. }
  2683. /**
  2684. * wm8962_mic_detect - Enable microphone detection via the WM8962 IRQ
  2685. *
  2686. * @codec: WM8962 codec
  2687. * @jack: jack to report detection events on
  2688. *
  2689. * Enable microphone detection via IRQ on the WM8962. If GPIOs are
  2690. * being used to bring out signals to the processor then only platform
  2691. * data configuration is needed for WM8962 and processor GPIOs should
  2692. * be configured using snd_soc_jack_add_gpios() instead.
  2693. *
  2694. * If no jack is supplied detection will be disabled.
  2695. */
  2696. int wm8962_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack)
  2697. {
  2698. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2699. int irq_mask, enable;
  2700. wm8962->jack = jack;
  2701. if (jack) {
  2702. irq_mask = 0;
  2703. enable = WM8962_MICDET_ENA;
  2704. } else {
  2705. irq_mask = WM8962_MICD_EINT | WM8962_MICSCD_EINT;
  2706. enable = 0;
  2707. }
  2708. snd_soc_update_bits(codec, WM8962_INTERRUPT_STATUS_2_MASK,
  2709. WM8962_MICD_EINT | WM8962_MICSCD_EINT, irq_mask);
  2710. snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4,
  2711. WM8962_MICDET_ENA, enable);
  2712. /* Send an initial empty report */
  2713. snd_soc_jack_report(wm8962->jack, 0,
  2714. SND_JACK_MICROPHONE | SND_JACK_BTN_0);
  2715. if (jack) {
  2716. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  2717. snd_soc_dapm_force_enable_pin(&codec->dapm, "MICBIAS");
  2718. } else {
  2719. snd_soc_dapm_disable_pin(&codec->dapm, "SYSCLK");
  2720. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS");
  2721. }
  2722. return 0;
  2723. }
  2724. EXPORT_SYMBOL_GPL(wm8962_mic_detect);
  2725. #if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
  2726. static int beep_rates[] = {
  2727. 500, 1000, 2000, 4000,
  2728. };
  2729. static void wm8962_beep_work(struct work_struct *work)
  2730. {
  2731. struct wm8962_priv *wm8962 =
  2732. container_of(work, struct wm8962_priv, beep_work);
  2733. struct snd_soc_codec *codec = wm8962->codec;
  2734. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2735. int i;
  2736. int reg = 0;
  2737. int best = 0;
  2738. if (wm8962->beep_rate) {
  2739. for (i = 0; i < ARRAY_SIZE(beep_rates); i++) {
  2740. if (abs(wm8962->beep_rate - beep_rates[i]) <
  2741. abs(wm8962->beep_rate - beep_rates[best]))
  2742. best = i;
  2743. }
  2744. dev_dbg(codec->dev, "Set beep rate %dHz for requested %dHz\n",
  2745. beep_rates[best], wm8962->beep_rate);
  2746. reg = WM8962_BEEP_ENA | (best << WM8962_BEEP_RATE_SHIFT);
  2747. snd_soc_dapm_enable_pin(dapm, "Beep");
  2748. } else {
  2749. dev_dbg(codec->dev, "Disabling beep\n");
  2750. snd_soc_dapm_disable_pin(dapm, "Beep");
  2751. }
  2752. snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1,
  2753. WM8962_BEEP_ENA | WM8962_BEEP_RATE_MASK, reg);
  2754. snd_soc_dapm_sync(dapm);
  2755. }
  2756. /* For usability define a way of injecting beep events for the device -
  2757. * many systems will not have a keyboard.
  2758. */
  2759. static int wm8962_beep_event(struct input_dev *dev, unsigned int type,
  2760. unsigned int code, int hz)
  2761. {
  2762. struct snd_soc_codec *codec = input_get_drvdata(dev);
  2763. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2764. dev_dbg(codec->dev, "Beep event %x %x\n", code, hz);
  2765. switch (code) {
  2766. case SND_BELL:
  2767. if (hz)
  2768. hz = 1000;
  2769. case SND_TONE:
  2770. break;
  2771. default:
  2772. return -1;
  2773. }
  2774. /* Kick the beep from a workqueue */
  2775. wm8962->beep_rate = hz;
  2776. schedule_work(&wm8962->beep_work);
  2777. return 0;
  2778. }
  2779. static ssize_t wm8962_beep_set(struct device *dev,
  2780. struct device_attribute *attr,
  2781. const char *buf, size_t count)
  2782. {
  2783. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  2784. long int time;
  2785. int ret;
  2786. ret = strict_strtol(buf, 10, &time);
  2787. if (ret != 0)
  2788. return ret;
  2789. input_event(wm8962->beep, EV_SND, SND_TONE, time);
  2790. return count;
  2791. }
  2792. static DEVICE_ATTR(beep, 0200, NULL, wm8962_beep_set);
  2793. static void wm8962_init_beep(struct snd_soc_codec *codec)
  2794. {
  2795. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2796. int ret;
  2797. wm8962->beep = devm_input_allocate_device(codec->dev);
  2798. if (!wm8962->beep) {
  2799. dev_err(codec->dev, "Failed to allocate beep device\n");
  2800. return;
  2801. }
  2802. INIT_WORK(&wm8962->beep_work, wm8962_beep_work);
  2803. wm8962->beep_rate = 0;
  2804. wm8962->beep->name = "WM8962 Beep Generator";
  2805. wm8962->beep->phys = dev_name(codec->dev);
  2806. wm8962->beep->id.bustype = BUS_I2C;
  2807. wm8962->beep->evbit[0] = BIT_MASK(EV_SND);
  2808. wm8962->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE);
  2809. wm8962->beep->event = wm8962_beep_event;
  2810. wm8962->beep->dev.parent = codec->dev;
  2811. input_set_drvdata(wm8962->beep, codec);
  2812. ret = input_register_device(wm8962->beep);
  2813. if (ret != 0) {
  2814. wm8962->beep = NULL;
  2815. dev_err(codec->dev, "Failed to register beep device\n");
  2816. }
  2817. ret = device_create_file(codec->dev, &dev_attr_beep);
  2818. if (ret != 0) {
  2819. dev_err(codec->dev, "Failed to create keyclick file: %d\n",
  2820. ret);
  2821. }
  2822. }
  2823. static void wm8962_free_beep(struct snd_soc_codec *codec)
  2824. {
  2825. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2826. device_remove_file(codec->dev, &dev_attr_beep);
  2827. cancel_work_sync(&wm8962->beep_work);
  2828. wm8962->beep = NULL;
  2829. snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1, WM8962_BEEP_ENA,0);
  2830. }
  2831. #else
  2832. static void wm8962_init_beep(struct snd_soc_codec *codec)
  2833. {
  2834. }
  2835. static void wm8962_free_beep(struct snd_soc_codec *codec)
  2836. {
  2837. }
  2838. #endif
  2839. static void wm8962_set_gpio_mode(struct snd_soc_codec *codec, int gpio)
  2840. {
  2841. int mask = 0;
  2842. int val = 0;
  2843. /* Some of the GPIOs are behind MFP configuration and need to
  2844. * be put into GPIO mode. */
  2845. switch (gpio) {
  2846. case 2:
  2847. mask = WM8962_CLKOUT2_SEL_MASK;
  2848. val = 1 << WM8962_CLKOUT2_SEL_SHIFT;
  2849. break;
  2850. case 3:
  2851. mask = WM8962_CLKOUT3_SEL_MASK;
  2852. val = 1 << WM8962_CLKOUT3_SEL_SHIFT;
  2853. break;
  2854. default:
  2855. break;
  2856. }
  2857. if (mask)
  2858. snd_soc_update_bits(codec, WM8962_ANALOGUE_CLOCKING1,
  2859. mask, val);
  2860. }
  2861. #ifdef CONFIG_GPIOLIB
  2862. static inline struct wm8962_priv *gpio_to_wm8962(struct gpio_chip *chip)
  2863. {
  2864. return container_of(chip, struct wm8962_priv, gpio_chip);
  2865. }
  2866. static int wm8962_gpio_request(struct gpio_chip *chip, unsigned offset)
  2867. {
  2868. struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
  2869. struct snd_soc_codec *codec = wm8962->codec;
  2870. /* The WM8962 GPIOs aren't linearly numbered. For simplicity
  2871. * we export linear numbers and error out if the unsupported
  2872. * ones are requsted.
  2873. */
  2874. switch (offset + 1) {
  2875. case 2:
  2876. case 3:
  2877. case 5:
  2878. case 6:
  2879. break;
  2880. default:
  2881. return -EINVAL;
  2882. }
  2883. wm8962_set_gpio_mode(codec, offset + 1);
  2884. return 0;
  2885. }
  2886. static void wm8962_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  2887. {
  2888. struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
  2889. struct snd_soc_codec *codec = wm8962->codec;
  2890. snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset,
  2891. WM8962_GP2_LVL, !!value << WM8962_GP2_LVL_SHIFT);
  2892. }
  2893. static int wm8962_gpio_direction_out(struct gpio_chip *chip,
  2894. unsigned offset, int value)
  2895. {
  2896. struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
  2897. struct snd_soc_codec *codec = wm8962->codec;
  2898. int ret, val;
  2899. /* Force function 1 (logic output) */
  2900. val = (1 << WM8962_GP2_FN_SHIFT) | (value << WM8962_GP2_LVL_SHIFT);
  2901. ret = snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset,
  2902. WM8962_GP2_FN_MASK | WM8962_GP2_LVL, val);
  2903. if (ret < 0)
  2904. return ret;
  2905. return 0;
  2906. }
  2907. static struct gpio_chip wm8962_template_chip = {
  2908. .label = "wm8962",
  2909. .owner = THIS_MODULE,
  2910. .request = wm8962_gpio_request,
  2911. .direction_output = wm8962_gpio_direction_out,
  2912. .set = wm8962_gpio_set,
  2913. .can_sleep = 1,
  2914. };
  2915. static void wm8962_init_gpio(struct snd_soc_codec *codec)
  2916. {
  2917. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2918. struct wm8962_pdata *pdata = &wm8962->pdata;
  2919. int ret;
  2920. wm8962->gpio_chip = wm8962_template_chip;
  2921. wm8962->gpio_chip.ngpio = WM8962_MAX_GPIO;
  2922. wm8962->gpio_chip.dev = codec->dev;
  2923. if (pdata->gpio_base)
  2924. wm8962->gpio_chip.base = pdata->gpio_base;
  2925. else
  2926. wm8962->gpio_chip.base = -1;
  2927. ret = gpiochip_add(&wm8962->gpio_chip);
  2928. if (ret != 0)
  2929. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  2930. }
  2931. static void wm8962_free_gpio(struct snd_soc_codec *codec)
  2932. {
  2933. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2934. int ret;
  2935. ret = gpiochip_remove(&wm8962->gpio_chip);
  2936. if (ret != 0)
  2937. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  2938. }
  2939. #else
  2940. static void wm8962_init_gpio(struct snd_soc_codec *codec)
  2941. {
  2942. }
  2943. static void wm8962_free_gpio(struct snd_soc_codec *codec)
  2944. {
  2945. }
  2946. #endif
  2947. static int wm8962_probe(struct snd_soc_codec *codec)
  2948. {
  2949. int ret;
  2950. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  2951. struct wm8962_pdata *pdata = &wm8962->pdata;
  2952. int i, trigger, irq_pol;
  2953. bool dmicclk, dmicdat;
  2954. wm8962->codec = codec;
  2955. codec->control_data = wm8962->regmap;
  2956. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2957. if (ret != 0) {
  2958. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2959. return ret;
  2960. }
  2961. wm8962->disable_nb[0].notifier_call = wm8962_regulator_event_0;
  2962. wm8962->disable_nb[1].notifier_call = wm8962_regulator_event_1;
  2963. wm8962->disable_nb[2].notifier_call = wm8962_regulator_event_2;
  2964. wm8962->disable_nb[3].notifier_call = wm8962_regulator_event_3;
  2965. wm8962->disable_nb[4].notifier_call = wm8962_regulator_event_4;
  2966. wm8962->disable_nb[5].notifier_call = wm8962_regulator_event_5;
  2967. wm8962->disable_nb[6].notifier_call = wm8962_regulator_event_6;
  2968. wm8962->disable_nb[7].notifier_call = wm8962_regulator_event_7;
  2969. /* This should really be moved into the regulator core */
  2970. for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) {
  2971. ret = regulator_register_notifier(wm8962->supplies[i].consumer,
  2972. &wm8962->disable_nb[i]);
  2973. if (ret != 0) {
  2974. dev_err(codec->dev,
  2975. "Failed to register regulator notifier: %d\n",
  2976. ret);
  2977. }
  2978. }
  2979. /* SYSCLK defaults to on; make sure it is off so we can safely
  2980. * write to registers if the device is declocked.
  2981. */
  2982. snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_ENA, 0);
  2983. /* Ensure we have soft control over all registers */
  2984. snd_soc_update_bits(codec, WM8962_CLOCKING2,
  2985. WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
  2986. /* Ensure that the oscillator and PLLs are disabled */
  2987. snd_soc_update_bits(codec, WM8962_PLL2,
  2988. WM8962_OSC_ENA | WM8962_PLL2_ENA | WM8962_PLL3_ENA,
  2989. 0);
  2990. /* Apply static configuration for GPIOs */
  2991. for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++)
  2992. if (pdata->gpio_init[i]) {
  2993. wm8962_set_gpio_mode(codec, i + 1);
  2994. snd_soc_write(codec, 0x200 + i,
  2995. pdata->gpio_init[i] & 0xffff);
  2996. }
  2997. /* Put the speakers into mono mode? */
  2998. if (pdata->spk_mono)
  2999. snd_soc_update_bits(codec, WM8962_CLASS_D_CONTROL_2,
  3000. WM8962_SPK_MONO_MASK, WM8962_SPK_MONO);
  3001. /* Micbias setup, detection enable and detection
  3002. * threasholds. */
  3003. if (pdata->mic_cfg)
  3004. snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4,
  3005. WM8962_MICDET_ENA |
  3006. WM8962_MICDET_THR_MASK |
  3007. WM8962_MICSHORT_THR_MASK |
  3008. WM8962_MICBIAS_LVL,
  3009. pdata->mic_cfg);
  3010. /* Latch volume update bits */
  3011. snd_soc_update_bits(codec, WM8962_LEFT_INPUT_VOLUME,
  3012. WM8962_IN_VU, WM8962_IN_VU);
  3013. snd_soc_update_bits(codec, WM8962_RIGHT_INPUT_VOLUME,
  3014. WM8962_IN_VU, WM8962_IN_VU);
  3015. snd_soc_update_bits(codec, WM8962_LEFT_ADC_VOLUME,
  3016. WM8962_ADC_VU, WM8962_ADC_VU);
  3017. snd_soc_update_bits(codec, WM8962_RIGHT_ADC_VOLUME,
  3018. WM8962_ADC_VU, WM8962_ADC_VU);
  3019. snd_soc_update_bits(codec, WM8962_LEFT_DAC_VOLUME,
  3020. WM8962_DAC_VU, WM8962_DAC_VU);
  3021. snd_soc_update_bits(codec, WM8962_RIGHT_DAC_VOLUME,
  3022. WM8962_DAC_VU, WM8962_DAC_VU);
  3023. snd_soc_update_bits(codec, WM8962_SPKOUTL_VOLUME,
  3024. WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
  3025. snd_soc_update_bits(codec, WM8962_SPKOUTR_VOLUME,
  3026. WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
  3027. snd_soc_update_bits(codec, WM8962_HPOUTL_VOLUME,
  3028. WM8962_HPOUT_VU, WM8962_HPOUT_VU);
  3029. snd_soc_update_bits(codec, WM8962_HPOUTR_VOLUME,
  3030. WM8962_HPOUT_VU, WM8962_HPOUT_VU);
  3031. /* Stereo control for EQ */
  3032. snd_soc_update_bits(codec, WM8962_EQ1, WM8962_EQ_SHARED_COEFF, 0);
  3033. /* Don't debouce interrupts so we don't need SYSCLK */
  3034. snd_soc_update_bits(codec, WM8962_IRQ_DEBOUNCE,
  3035. WM8962_FLL_LOCK_DB | WM8962_PLL3_LOCK_DB |
  3036. WM8962_PLL2_LOCK_DB | WM8962_TEMP_SHUT_DB,
  3037. 0);
  3038. wm8962_add_widgets(codec);
  3039. /* Save boards having to disable DMIC when not in use */
  3040. dmicclk = false;
  3041. dmicdat = false;
  3042. for (i = 0; i < WM8962_MAX_GPIO; i++) {
  3043. switch (snd_soc_read(codec, WM8962_GPIO_BASE + i)
  3044. & WM8962_GP2_FN_MASK) {
  3045. case WM8962_GPIO_FN_DMICCLK:
  3046. dmicclk = true;
  3047. break;
  3048. case WM8962_GPIO_FN_DMICDAT:
  3049. dmicdat = true;
  3050. break;
  3051. default:
  3052. break;
  3053. }
  3054. }
  3055. if (!dmicclk || !dmicdat) {
  3056. dev_dbg(codec->dev, "DMIC not in use, disabling\n");
  3057. snd_soc_dapm_nc_pin(&codec->dapm, "DMICDAT");
  3058. }
  3059. if (dmicclk != dmicdat)
  3060. dev_warn(codec->dev, "DMIC GPIOs partially configured\n");
  3061. wm8962_init_beep(codec);
  3062. wm8962_init_gpio(codec);
  3063. if (wm8962->irq) {
  3064. if (pdata->irq_active_low) {
  3065. trigger = IRQF_TRIGGER_LOW;
  3066. irq_pol = WM8962_IRQ_POL;
  3067. } else {
  3068. trigger = IRQF_TRIGGER_HIGH;
  3069. irq_pol = 0;
  3070. }
  3071. snd_soc_update_bits(codec, WM8962_INTERRUPT_CONTROL,
  3072. WM8962_IRQ_POL, irq_pol);
  3073. ret = request_threaded_irq(wm8962->irq, NULL, wm8962_irq,
  3074. trigger | IRQF_ONESHOT,
  3075. "wm8962", codec->dev);
  3076. if (ret != 0) {
  3077. dev_err(codec->dev, "Failed to request IRQ %d: %d\n",
  3078. wm8962->irq, ret);
  3079. wm8962->irq = 0;
  3080. /* Non-fatal */
  3081. } else {
  3082. /* Enable some IRQs by default */
  3083. snd_soc_update_bits(codec,
  3084. WM8962_INTERRUPT_STATUS_2_MASK,
  3085. WM8962_FLL_LOCK_EINT |
  3086. WM8962_TEMP_SHUT_EINT |
  3087. WM8962_FIFOS_ERR_EINT, 0);
  3088. }
  3089. }
  3090. return 0;
  3091. }
  3092. static int wm8962_remove(struct snd_soc_codec *codec)
  3093. {
  3094. struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
  3095. int i;
  3096. if (wm8962->irq)
  3097. free_irq(wm8962->irq, codec);
  3098. cancel_delayed_work_sync(&wm8962->mic_work);
  3099. wm8962_free_gpio(codec);
  3100. wm8962_free_beep(codec);
  3101. for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
  3102. regulator_unregister_notifier(wm8962->supplies[i].consumer,
  3103. &wm8962->disable_nb[i]);
  3104. return 0;
  3105. }
  3106. static struct snd_soc_codec_driver soc_codec_dev_wm8962 = {
  3107. .probe = wm8962_probe,
  3108. .remove = wm8962_remove,
  3109. .set_bias_level = wm8962_set_bias_level,
  3110. .set_pll = wm8962_set_fll,
  3111. .idle_bias_off = true,
  3112. };
  3113. /* Improve power consumption for IN4 DC measurement mode */
  3114. static const struct reg_default wm8962_dc_measure[] = {
  3115. { 0xfd, 0x1 },
  3116. { 0xcc, 0x40 },
  3117. { 0xfd, 0 },
  3118. };
  3119. static const struct regmap_config wm8962_regmap = {
  3120. .reg_bits = 16,
  3121. .val_bits = 16,
  3122. .max_register = WM8962_MAX_REGISTER,
  3123. .reg_defaults = wm8962_reg,
  3124. .num_reg_defaults = ARRAY_SIZE(wm8962_reg),
  3125. .volatile_reg = wm8962_volatile_register,
  3126. .readable_reg = wm8962_readable_register,
  3127. .cache_type = REGCACHE_RBTREE,
  3128. };
  3129. static int wm8962_set_pdata_from_of(struct i2c_client *i2c,
  3130. struct wm8962_pdata *pdata)
  3131. {
  3132. const struct device_node *np = i2c->dev.of_node;
  3133. u32 val32;
  3134. int i;
  3135. if (of_property_read_bool(np, "spk-mono"))
  3136. pdata->spk_mono = true;
  3137. if (of_property_read_u32(np, "mic-cfg", &val32) >= 0)
  3138. pdata->mic_cfg = val32;
  3139. if (of_property_read_u32_array(np, "gpio-cfg", pdata->gpio_init,
  3140. ARRAY_SIZE(pdata->gpio_init)) >= 0)
  3141. for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++) {
  3142. /*
  3143. * The range of GPIO register value is [0x0, 0xffff]
  3144. * While the default value of each register is 0x0
  3145. * Any other value will be regarded as default value
  3146. */
  3147. if (pdata->gpio_init[i] > 0xffff)
  3148. pdata->gpio_init[i] = 0x0;
  3149. }
  3150. return 0;
  3151. }
  3152. static int wm8962_i2c_probe(struct i2c_client *i2c,
  3153. const struct i2c_device_id *id)
  3154. {
  3155. struct wm8962_pdata *pdata = dev_get_platdata(&i2c->dev);
  3156. struct wm8962_priv *wm8962;
  3157. unsigned int reg;
  3158. int ret, i;
  3159. wm8962 = devm_kzalloc(&i2c->dev, sizeof(struct wm8962_priv),
  3160. GFP_KERNEL);
  3161. if (wm8962 == NULL)
  3162. return -ENOMEM;
  3163. i2c_set_clientdata(i2c, wm8962);
  3164. INIT_DELAYED_WORK(&wm8962->mic_work, wm8962_mic_work);
  3165. init_completion(&wm8962->fll_lock);
  3166. wm8962->irq = i2c->irq;
  3167. /* If platform data was supplied, update the default data in priv */
  3168. if (pdata) {
  3169. memcpy(&wm8962->pdata, pdata, sizeof(struct wm8962_pdata));
  3170. } else if (i2c->dev.of_node) {
  3171. ret = wm8962_set_pdata_from_of(i2c, &wm8962->pdata);
  3172. if (ret != 0)
  3173. return ret;
  3174. }
  3175. for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
  3176. wm8962->supplies[i].supply = wm8962_supply_names[i];
  3177. ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8962->supplies),
  3178. wm8962->supplies);
  3179. if (ret != 0) {
  3180. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  3181. goto err;
  3182. }
  3183. ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
  3184. wm8962->supplies);
  3185. if (ret != 0) {
  3186. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  3187. return ret;
  3188. }
  3189. wm8962->regmap = devm_regmap_init_i2c(i2c, &wm8962_regmap);
  3190. if (IS_ERR(wm8962->regmap)) {
  3191. ret = PTR_ERR(wm8962->regmap);
  3192. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  3193. goto err_enable;
  3194. }
  3195. /*
  3196. * We haven't marked the chip revision as volatile due to
  3197. * sharing a register with the right input volume; explicitly
  3198. * bypass the cache to read it.
  3199. */
  3200. regcache_cache_bypass(wm8962->regmap, true);
  3201. ret = regmap_read(wm8962->regmap, WM8962_SOFTWARE_RESET, &reg);
  3202. if (ret < 0) {
  3203. dev_err(&i2c->dev, "Failed to read ID register\n");
  3204. goto err_enable;
  3205. }
  3206. if (reg != 0x6243) {
  3207. dev_err(&i2c->dev,
  3208. "Device is not a WM8962, ID %x != 0x6243\n", reg);
  3209. ret = -EINVAL;
  3210. goto err_enable;
  3211. }
  3212. ret = regmap_read(wm8962->regmap, WM8962_RIGHT_INPUT_VOLUME, &reg);
  3213. if (ret < 0) {
  3214. dev_err(&i2c->dev, "Failed to read device revision: %d\n",
  3215. ret);
  3216. goto err_enable;
  3217. }
  3218. dev_info(&i2c->dev, "customer id %x revision %c\n",
  3219. (reg & WM8962_CUST_ID_MASK) >> WM8962_CUST_ID_SHIFT,
  3220. ((reg & WM8962_CHIP_REV_MASK) >> WM8962_CHIP_REV_SHIFT)
  3221. + 'A');
  3222. regcache_cache_bypass(wm8962->regmap, false);
  3223. ret = wm8962_reset(wm8962);
  3224. if (ret < 0) {
  3225. dev_err(&i2c->dev, "Failed to issue reset\n");
  3226. goto err_enable;
  3227. }
  3228. if (wm8962->pdata.in4_dc_measure) {
  3229. ret = regmap_register_patch(wm8962->regmap,
  3230. wm8962_dc_measure,
  3231. ARRAY_SIZE(wm8962_dc_measure));
  3232. if (ret != 0)
  3233. dev_err(&i2c->dev,
  3234. "Failed to configure for DC mesurement: %d\n",
  3235. ret);
  3236. }
  3237. pm_runtime_enable(&i2c->dev);
  3238. pm_request_idle(&i2c->dev);
  3239. ret = snd_soc_register_codec(&i2c->dev,
  3240. &soc_codec_dev_wm8962, &wm8962_dai, 1);
  3241. if (ret < 0)
  3242. goto err_enable;
  3243. /* The drivers should power up as needed */
  3244. regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
  3245. return 0;
  3246. err_enable:
  3247. regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
  3248. err:
  3249. return ret;
  3250. }
  3251. static int wm8962_i2c_remove(struct i2c_client *client)
  3252. {
  3253. snd_soc_unregister_codec(&client->dev);
  3254. return 0;
  3255. }
  3256. #ifdef CONFIG_PM_RUNTIME
  3257. static int wm8962_runtime_resume(struct device *dev)
  3258. {
  3259. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  3260. int ret;
  3261. ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
  3262. wm8962->supplies);
  3263. if (ret != 0) {
  3264. dev_err(dev,
  3265. "Failed to enable supplies: %d\n", ret);
  3266. return ret;
  3267. }
  3268. regcache_cache_only(wm8962->regmap, false);
  3269. wm8962_reset(wm8962);
  3270. /* SYSCLK defaults to on; make sure it is off so we can safely
  3271. * write to registers if the device is declocked.
  3272. */
  3273. regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
  3274. WM8962_SYSCLK_ENA, 0);
  3275. /* Ensure we have soft control over all registers */
  3276. regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
  3277. WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
  3278. /* Ensure that the oscillator and PLLs are disabled */
  3279. regmap_update_bits(wm8962->regmap, WM8962_PLL2,
  3280. WM8962_OSC_ENA | WM8962_PLL2_ENA | WM8962_PLL3_ENA,
  3281. 0);
  3282. regcache_sync(wm8962->regmap);
  3283. regmap_update_bits(wm8962->regmap, WM8962_ANTI_POP,
  3284. WM8962_STARTUP_BIAS_ENA | WM8962_VMID_BUF_ENA,
  3285. WM8962_STARTUP_BIAS_ENA | WM8962_VMID_BUF_ENA);
  3286. /* Bias enable at 2*5k (fast start-up) */
  3287. regmap_update_bits(wm8962->regmap, WM8962_PWR_MGMT_1,
  3288. WM8962_BIAS_ENA | WM8962_VMID_SEL_MASK,
  3289. WM8962_BIAS_ENA | 0x180);
  3290. msleep(5);
  3291. return 0;
  3292. }
  3293. static int wm8962_runtime_suspend(struct device *dev)
  3294. {
  3295. struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
  3296. regmap_update_bits(wm8962->regmap, WM8962_PWR_MGMT_1,
  3297. WM8962_VMID_SEL_MASK | WM8962_BIAS_ENA, 0);
  3298. regmap_update_bits(wm8962->regmap, WM8962_ANTI_POP,
  3299. WM8962_STARTUP_BIAS_ENA |
  3300. WM8962_VMID_BUF_ENA, 0);
  3301. regcache_cache_only(wm8962->regmap, true);
  3302. regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies),
  3303. wm8962->supplies);
  3304. return 0;
  3305. }
  3306. #endif
  3307. static struct dev_pm_ops wm8962_pm = {
  3308. SET_RUNTIME_PM_OPS(wm8962_runtime_suspend, wm8962_runtime_resume, NULL)
  3309. };
  3310. static const struct i2c_device_id wm8962_i2c_id[] = {
  3311. { "wm8962", 0 },
  3312. { }
  3313. };
  3314. MODULE_DEVICE_TABLE(i2c, wm8962_i2c_id);
  3315. static const struct of_device_id wm8962_of_match[] = {
  3316. { .compatible = "wlf,wm8962", },
  3317. { }
  3318. };
  3319. MODULE_DEVICE_TABLE(of, wm8962_of_match);
  3320. static struct i2c_driver wm8962_i2c_driver = {
  3321. .driver = {
  3322. .name = "wm8962",
  3323. .owner = THIS_MODULE,
  3324. .of_match_table = wm8962_of_match,
  3325. .pm = &wm8962_pm,
  3326. },
  3327. .probe = wm8962_i2c_probe,
  3328. .remove = wm8962_i2c_remove,
  3329. .id_table = wm8962_i2c_id,
  3330. };
  3331. module_i2c_driver(wm8962_i2c_driver);
  3332. MODULE_DESCRIPTION("ASoC WM8962 driver");
  3333. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3334. MODULE_LICENSE("GPL");