sgtl5000.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612
  1. /*
  2. * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/clk.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/driver.h>
  20. #include <linux/regulator/machine.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/of_device.h>
  23. #include <sound/core.h>
  24. #include <sound/tlv.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <sound/initval.h>
  30. #include "sgtl5000.h"
  31. #define SGTL5000_DAP_REG_OFFSET 0x0100
  32. #define SGTL5000_MAX_REG_OFFSET 0x013A
  33. /* default value of sgtl5000 registers */
  34. static const struct reg_default sgtl5000_reg_defaults[] = {
  35. { SGTL5000_CHIP_CLK_CTRL, 0x0008 },
  36. { SGTL5000_CHIP_I2S_CTRL, 0x0010 },
  37. { SGTL5000_CHIP_SSS_CTRL, 0x0010 },
  38. { SGTL5000_CHIP_DAC_VOL, 0x3c3c },
  39. { SGTL5000_CHIP_PAD_STRENGTH, 0x015f },
  40. { SGTL5000_CHIP_ANA_HP_CTRL, 0x1818 },
  41. { SGTL5000_CHIP_ANA_CTRL, 0x0111 },
  42. { SGTL5000_CHIP_LINE_OUT_VOL, 0x0404 },
  43. { SGTL5000_CHIP_ANA_POWER, 0x7060 },
  44. { SGTL5000_CHIP_PLL_CTRL, 0x5000 },
  45. { SGTL5000_DAP_BASS_ENHANCE, 0x0040 },
  46. { SGTL5000_DAP_BASS_ENHANCE_CTRL, 0x051f },
  47. { SGTL5000_DAP_SURROUND, 0x0040 },
  48. { SGTL5000_DAP_EQ_BASS_BAND0, 0x002f },
  49. { SGTL5000_DAP_EQ_BASS_BAND1, 0x002f },
  50. { SGTL5000_DAP_EQ_BASS_BAND2, 0x002f },
  51. { SGTL5000_DAP_EQ_BASS_BAND3, 0x002f },
  52. { SGTL5000_DAP_EQ_BASS_BAND4, 0x002f },
  53. { SGTL5000_DAP_MAIN_CHAN, 0x8000 },
  54. { SGTL5000_DAP_AVC_CTRL, 0x0510 },
  55. { SGTL5000_DAP_AVC_THRESHOLD, 0x1473 },
  56. { SGTL5000_DAP_AVC_ATTACK, 0x0028 },
  57. { SGTL5000_DAP_AVC_DECAY, 0x0050 },
  58. };
  59. /* regulator supplies for sgtl5000, VDDD is an optional external supply */
  60. enum sgtl5000_regulator_supplies {
  61. VDDA,
  62. VDDIO,
  63. VDDD,
  64. SGTL5000_SUPPLY_NUM
  65. };
  66. /* vddd is optional supply */
  67. static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
  68. "VDDA",
  69. "VDDIO",
  70. "VDDD"
  71. };
  72. #define LDO_CONSUMER_NAME "VDDD_LDO"
  73. #define LDO_VOLTAGE 1200000
  74. static struct regulator_consumer_supply ldo_consumer[] = {
  75. REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
  76. };
  77. static struct regulator_init_data ldo_init_data = {
  78. .constraints = {
  79. .min_uV = 1200000,
  80. .max_uV = 1200000,
  81. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  82. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  83. },
  84. .num_consumer_supplies = 1,
  85. .consumer_supplies = &ldo_consumer[0],
  86. };
  87. /*
  88. * sgtl5000 internal ldo regulator,
  89. * enabled when VDDD not provided
  90. */
  91. struct ldo_regulator {
  92. struct regulator_desc desc;
  93. struct regulator_dev *dev;
  94. int voltage;
  95. void *codec_data;
  96. bool enabled;
  97. };
  98. /* sgtl5000 private structure in codec */
  99. struct sgtl5000_priv {
  100. int sysclk; /* sysclk rate */
  101. int master; /* i2s master or not */
  102. int fmt; /* i2s data format */
  103. struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
  104. struct ldo_regulator *ldo;
  105. struct regmap *regmap;
  106. struct clk *mclk;
  107. };
  108. /*
  109. * mic_bias power on/off share the same register bits with
  110. * output impedance of mic bias, when power on mic bias, we
  111. * need reclaim it to impedance value.
  112. * 0x0 = Powered off
  113. * 0x1 = 2Kohm
  114. * 0x2 = 4Kohm
  115. * 0x3 = 8Kohm
  116. */
  117. static int mic_bias_event(struct snd_soc_dapm_widget *w,
  118. struct snd_kcontrol *kcontrol, int event)
  119. {
  120. switch (event) {
  121. case SND_SOC_DAPM_POST_PMU:
  122. /* change mic bias resistor to 4Kohm */
  123. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  124. SGTL5000_BIAS_R_MASK,
  125. SGTL5000_BIAS_R_4k << SGTL5000_BIAS_R_SHIFT);
  126. break;
  127. case SND_SOC_DAPM_PRE_PMD:
  128. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  129. SGTL5000_BIAS_R_MASK, 0);
  130. break;
  131. }
  132. return 0;
  133. }
  134. /*
  135. * As manual described, ADC/DAC only works when VAG powerup,
  136. * So enabled VAG before ADC/DAC up.
  137. * In power down case, we need wait 400ms when vag fully ramped down.
  138. */
  139. static int power_vag_event(struct snd_soc_dapm_widget *w,
  140. struct snd_kcontrol *kcontrol, int event)
  141. {
  142. switch (event) {
  143. case SND_SOC_DAPM_POST_PMU:
  144. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  145. SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
  146. break;
  147. case SND_SOC_DAPM_PRE_PMD:
  148. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  149. SGTL5000_VAG_POWERUP, 0);
  150. msleep(400);
  151. break;
  152. default:
  153. break;
  154. }
  155. return 0;
  156. }
  157. /* input sources for ADC */
  158. static const char *adc_mux_text[] = {
  159. "MIC_IN", "LINE_IN"
  160. };
  161. static const struct soc_enum adc_enum =
  162. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
  163. static const struct snd_kcontrol_new adc_mux =
  164. SOC_DAPM_ENUM("Capture Mux", adc_enum);
  165. /* input sources for DAC */
  166. static const char *dac_mux_text[] = {
  167. "DAC", "LINE_IN"
  168. };
  169. static const struct soc_enum dac_enum =
  170. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
  171. static const struct snd_kcontrol_new dac_mux =
  172. SOC_DAPM_ENUM("Headphone Mux", dac_enum);
  173. static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
  174. SND_SOC_DAPM_INPUT("LINE_IN"),
  175. SND_SOC_DAPM_INPUT("MIC_IN"),
  176. SND_SOC_DAPM_OUTPUT("HP_OUT"),
  177. SND_SOC_DAPM_OUTPUT("LINE_OUT"),
  178. SND_SOC_DAPM_SUPPLY("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
  179. mic_bias_event,
  180. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  181. SND_SOC_DAPM_PGA("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0),
  182. SND_SOC_DAPM_PGA("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0),
  183. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
  184. SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
  185. /* aif for i2s input */
  186. SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
  187. 0, SGTL5000_CHIP_DIG_POWER,
  188. 0, 0),
  189. /* aif for i2s output */
  190. SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
  191. 0, SGTL5000_CHIP_DIG_POWER,
  192. 1, 0),
  193. SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
  194. SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
  195. SND_SOC_DAPM_PRE("VAG_POWER_PRE", power_vag_event),
  196. SND_SOC_DAPM_POST("VAG_POWER_POST", power_vag_event),
  197. };
  198. /* routes for sgtl5000 */
  199. static const struct snd_soc_dapm_route sgtl5000_dapm_routes[] = {
  200. {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
  201. {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
  202. {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
  203. {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
  204. {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
  205. {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
  206. {"LO", NULL, "DAC"}, /* dac --> line_out */
  207. {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
  208. {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
  209. {"LINE_OUT", NULL, "LO"},
  210. {"HP_OUT", NULL, "HP"},
  211. };
  212. /* custom function to fetch info of PCM playback volume */
  213. static int dac_info_volsw(struct snd_kcontrol *kcontrol,
  214. struct snd_ctl_elem_info *uinfo)
  215. {
  216. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  217. uinfo->count = 2;
  218. uinfo->value.integer.min = 0;
  219. uinfo->value.integer.max = 0xfc - 0x3c;
  220. return 0;
  221. }
  222. /*
  223. * custom function to get of PCM playback volume
  224. *
  225. * dac volume register
  226. * 15-------------8-7--------------0
  227. * | R channel vol | L channel vol |
  228. * -------------------------------
  229. *
  230. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  231. *
  232. * register values map to dB
  233. * 0x3B and less = Reserved
  234. * 0x3C = 0 dB
  235. * 0x3D = -0.5 dB
  236. * 0xF0 = -90 dB
  237. * 0xFC and greater = Muted
  238. *
  239. * register value map to userspace value
  240. *
  241. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  242. * ------------------------------
  243. * userspace value 0xc0 0
  244. */
  245. static int dac_get_volsw(struct snd_kcontrol *kcontrol,
  246. struct snd_ctl_elem_value *ucontrol)
  247. {
  248. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  249. int reg;
  250. int l;
  251. int r;
  252. reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
  253. /* get left channel volume */
  254. l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
  255. /* get right channel volume */
  256. r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
  257. /* make sure value fall in (0x3c,0xfc) */
  258. l = clamp(l, 0x3c, 0xfc);
  259. r = clamp(r, 0x3c, 0xfc);
  260. /* invert it and map to userspace value */
  261. l = 0xfc - l;
  262. r = 0xfc - r;
  263. ucontrol->value.integer.value[0] = l;
  264. ucontrol->value.integer.value[1] = r;
  265. return 0;
  266. }
  267. /*
  268. * custom function to put of PCM playback volume
  269. *
  270. * dac volume register
  271. * 15-------------8-7--------------0
  272. * | R channel vol | L channel vol |
  273. * -------------------------------
  274. *
  275. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  276. *
  277. * register values map to dB
  278. * 0x3B and less = Reserved
  279. * 0x3C = 0 dB
  280. * 0x3D = -0.5 dB
  281. * 0xF0 = -90 dB
  282. * 0xFC and greater = Muted
  283. *
  284. * userspace value map to register value
  285. *
  286. * userspace value 0xc0 0
  287. * ------------------------------
  288. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  289. */
  290. static int dac_put_volsw(struct snd_kcontrol *kcontrol,
  291. struct snd_ctl_elem_value *ucontrol)
  292. {
  293. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  294. int reg;
  295. int l;
  296. int r;
  297. l = ucontrol->value.integer.value[0];
  298. r = ucontrol->value.integer.value[1];
  299. /* make sure userspace volume fall in (0, 0xfc-0x3c) */
  300. l = clamp(l, 0, 0xfc - 0x3c);
  301. r = clamp(r, 0, 0xfc - 0x3c);
  302. /* invert it, get the value can be set to register */
  303. l = 0xfc - l;
  304. r = 0xfc - r;
  305. /* shift to get the register value */
  306. reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
  307. r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
  308. snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
  309. return 0;
  310. }
  311. static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
  312. /* tlv for mic gain, 0db 20db 30db 40db */
  313. static const unsigned int mic_gain_tlv[] = {
  314. TLV_DB_RANGE_HEAD(2),
  315. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  316. 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
  317. };
  318. /* tlv for hp volume, -51.5db to 12.0db, step .5db */
  319. static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
  320. static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
  321. /* SOC_DOUBLE_S8_TLV with invert */
  322. {
  323. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  324. .name = "PCM Playback Volume",
  325. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
  326. SNDRV_CTL_ELEM_ACCESS_READWRITE,
  327. .info = dac_info_volsw,
  328. .get = dac_get_volsw,
  329. .put = dac_put_volsw,
  330. },
  331. SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
  332. SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
  333. SGTL5000_CHIP_ANA_ADC_CTRL,
  334. 8, 2, 0, capture_6db_attenuate),
  335. SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
  336. SOC_DOUBLE_TLV("Headphone Playback Volume",
  337. SGTL5000_CHIP_ANA_HP_CTRL,
  338. 0, 8,
  339. 0x7f, 1,
  340. headphone_volume),
  341. SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
  342. 5, 1, 0),
  343. SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
  344. 0, 3, 0, mic_gain_tlv),
  345. };
  346. /* mute the codec used by alsa core */
  347. static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  348. {
  349. struct snd_soc_codec *codec = codec_dai->codec;
  350. u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
  351. snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  352. adcdac_ctrl, mute ? adcdac_ctrl : 0);
  353. return 0;
  354. }
  355. /* set codec format */
  356. static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  357. {
  358. struct snd_soc_codec *codec = codec_dai->codec;
  359. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  360. u16 i2sctl = 0;
  361. sgtl5000->master = 0;
  362. /*
  363. * i2s clock and frame master setting.
  364. * ONLY support:
  365. * - clock and frame slave,
  366. * - clock and frame master
  367. */
  368. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  369. case SND_SOC_DAIFMT_CBS_CFS:
  370. break;
  371. case SND_SOC_DAIFMT_CBM_CFM:
  372. i2sctl |= SGTL5000_I2S_MASTER;
  373. sgtl5000->master = 1;
  374. break;
  375. default:
  376. return -EINVAL;
  377. }
  378. /* setting i2s data format */
  379. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  380. case SND_SOC_DAIFMT_DSP_A:
  381. i2sctl |= SGTL5000_I2S_MODE_PCM;
  382. break;
  383. case SND_SOC_DAIFMT_DSP_B:
  384. i2sctl |= SGTL5000_I2S_MODE_PCM;
  385. i2sctl |= SGTL5000_I2S_LRALIGN;
  386. break;
  387. case SND_SOC_DAIFMT_I2S:
  388. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  389. break;
  390. case SND_SOC_DAIFMT_RIGHT_J:
  391. i2sctl |= SGTL5000_I2S_MODE_RJ;
  392. i2sctl |= SGTL5000_I2S_LRPOL;
  393. break;
  394. case SND_SOC_DAIFMT_LEFT_J:
  395. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  396. i2sctl |= SGTL5000_I2S_LRALIGN;
  397. break;
  398. default:
  399. return -EINVAL;
  400. }
  401. sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  402. /* Clock inversion */
  403. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  404. case SND_SOC_DAIFMT_NB_NF:
  405. break;
  406. case SND_SOC_DAIFMT_IB_NF:
  407. i2sctl |= SGTL5000_I2S_SCLK_INV;
  408. break;
  409. default:
  410. return -EINVAL;
  411. }
  412. snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
  413. return 0;
  414. }
  415. /* set codec sysclk */
  416. static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  417. int clk_id, unsigned int freq, int dir)
  418. {
  419. struct snd_soc_codec *codec = codec_dai->codec;
  420. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  421. switch (clk_id) {
  422. case SGTL5000_SYSCLK:
  423. sgtl5000->sysclk = freq;
  424. break;
  425. default:
  426. return -EINVAL;
  427. }
  428. return 0;
  429. }
  430. /*
  431. * set clock according to i2s frame clock,
  432. * sgtl5000 provide 2 clock sources.
  433. * 1. sys_mclk. sample freq can only configure to
  434. * 1/256, 1/384, 1/512 of sys_mclk.
  435. * 2. pll. can derive any audio clocks.
  436. *
  437. * clock setting rules:
  438. * 1. in slave mode, only sys_mclk can use.
  439. * 2. as constraint by sys_mclk, sample freq should
  440. * set to 32k, 44.1k and above.
  441. * 3. using sys_mclk prefer to pll to save power.
  442. */
  443. static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
  444. {
  445. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  446. int clk_ctl = 0;
  447. int sys_fs; /* sample freq */
  448. /*
  449. * sample freq should be divided by frame clock,
  450. * if frame clock lower than 44.1khz, sample feq should set to
  451. * 32khz or 44.1khz.
  452. */
  453. switch (frame_rate) {
  454. case 8000:
  455. case 16000:
  456. sys_fs = 32000;
  457. break;
  458. case 11025:
  459. case 22050:
  460. sys_fs = 44100;
  461. break;
  462. default:
  463. sys_fs = frame_rate;
  464. break;
  465. }
  466. /* set divided factor of frame clock */
  467. switch (sys_fs / frame_rate) {
  468. case 4:
  469. clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
  470. break;
  471. case 2:
  472. clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
  473. break;
  474. case 1:
  475. clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
  476. break;
  477. default:
  478. return -EINVAL;
  479. }
  480. /* set the sys_fs according to frame rate */
  481. switch (sys_fs) {
  482. case 32000:
  483. clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
  484. break;
  485. case 44100:
  486. clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
  487. break;
  488. case 48000:
  489. clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
  490. break;
  491. case 96000:
  492. clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
  493. break;
  494. default:
  495. dev_err(codec->dev, "frame rate %d not supported\n",
  496. frame_rate);
  497. return -EINVAL;
  498. }
  499. /*
  500. * calculate the divider of mclk/sample_freq,
  501. * factor of freq =96k can only be 256, since mclk in range (12m,27m)
  502. */
  503. switch (sgtl5000->sysclk / sys_fs) {
  504. case 256:
  505. clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
  506. SGTL5000_MCLK_FREQ_SHIFT;
  507. break;
  508. case 384:
  509. clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
  510. SGTL5000_MCLK_FREQ_SHIFT;
  511. break;
  512. case 512:
  513. clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
  514. SGTL5000_MCLK_FREQ_SHIFT;
  515. break;
  516. default:
  517. /* if mclk not satisify the divider, use pll */
  518. if (sgtl5000->master) {
  519. clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
  520. SGTL5000_MCLK_FREQ_SHIFT;
  521. } else {
  522. dev_err(codec->dev,
  523. "PLL not supported in slave mode\n");
  524. return -EINVAL;
  525. }
  526. }
  527. /* if using pll, please check manual 6.4.2 for detail */
  528. if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
  529. u64 out, t;
  530. int div2;
  531. int pll_ctl;
  532. unsigned int in, int_div, frac_div;
  533. if (sgtl5000->sysclk > 17000000) {
  534. div2 = 1;
  535. in = sgtl5000->sysclk / 2;
  536. } else {
  537. div2 = 0;
  538. in = sgtl5000->sysclk;
  539. }
  540. if (sys_fs == 44100)
  541. out = 180633600;
  542. else
  543. out = 196608000;
  544. t = do_div(out, in);
  545. int_div = out;
  546. t *= 2048;
  547. do_div(t, in);
  548. frac_div = t;
  549. pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
  550. frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
  551. snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
  552. if (div2)
  553. snd_soc_update_bits(codec,
  554. SGTL5000_CHIP_CLK_TOP_CTRL,
  555. SGTL5000_INPUT_FREQ_DIV2,
  556. SGTL5000_INPUT_FREQ_DIV2);
  557. else
  558. snd_soc_update_bits(codec,
  559. SGTL5000_CHIP_CLK_TOP_CTRL,
  560. SGTL5000_INPUT_FREQ_DIV2,
  561. 0);
  562. /* power up pll */
  563. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  564. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  565. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
  566. } else {
  567. /* power down pll */
  568. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  569. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  570. 0);
  571. }
  572. /* if using pll, clk_ctrl must be set after pll power up */
  573. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
  574. return 0;
  575. }
  576. /*
  577. * Set PCM DAI bit size and sample rate.
  578. * input: params_rate, params_fmt
  579. */
  580. static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
  581. struct snd_pcm_hw_params *params,
  582. struct snd_soc_dai *dai)
  583. {
  584. struct snd_soc_codec *codec = dai->codec;
  585. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  586. int channels = params_channels(params);
  587. int i2s_ctl = 0;
  588. int stereo;
  589. int ret;
  590. /* sysclk should already set */
  591. if (!sgtl5000->sysclk) {
  592. dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
  593. return -EFAULT;
  594. }
  595. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  596. stereo = SGTL5000_DAC_STEREO;
  597. else
  598. stereo = SGTL5000_ADC_STEREO;
  599. /* set mono to save power */
  600. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
  601. channels == 1 ? 0 : stereo);
  602. /* set codec clock base on lrclk */
  603. ret = sgtl5000_set_clock(codec, params_rate(params));
  604. if (ret)
  605. return ret;
  606. /* set i2s data format */
  607. switch (params_format(params)) {
  608. case SNDRV_PCM_FORMAT_S16_LE:
  609. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  610. return -EINVAL;
  611. i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
  612. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
  613. SGTL5000_I2S_SCLKFREQ_SHIFT;
  614. break;
  615. case SNDRV_PCM_FORMAT_S20_3LE:
  616. i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
  617. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  618. SGTL5000_I2S_SCLKFREQ_SHIFT;
  619. break;
  620. case SNDRV_PCM_FORMAT_S24_LE:
  621. i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
  622. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  623. SGTL5000_I2S_SCLKFREQ_SHIFT;
  624. break;
  625. case SNDRV_PCM_FORMAT_S32_LE:
  626. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  627. return -EINVAL;
  628. i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
  629. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  630. SGTL5000_I2S_SCLKFREQ_SHIFT;
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL,
  636. SGTL5000_I2S_DLEN_MASK | SGTL5000_I2S_SCLKFREQ_MASK,
  637. i2s_ctl);
  638. return 0;
  639. }
  640. #ifdef CONFIG_REGULATOR
  641. static int ldo_regulator_is_enabled(struct regulator_dev *dev)
  642. {
  643. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  644. return ldo->enabled;
  645. }
  646. static int ldo_regulator_enable(struct regulator_dev *dev)
  647. {
  648. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  649. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  650. int reg;
  651. if (ldo_regulator_is_enabled(dev))
  652. return 0;
  653. /* set regulator value firstly */
  654. reg = (1600 - ldo->voltage / 1000) / 50;
  655. reg = clamp(reg, 0x0, 0xf);
  656. /* amend the voltage value, unit: uV */
  657. ldo->voltage = (1600 - reg * 50) * 1000;
  658. /* set voltage to register */
  659. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  660. SGTL5000_LINREG_VDDD_MASK, reg);
  661. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  662. SGTL5000_LINEREG_D_POWERUP,
  663. SGTL5000_LINEREG_D_POWERUP);
  664. /* when internal ldo enabled, simple digital power can be disabled */
  665. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  666. SGTL5000_LINREG_SIMPLE_POWERUP,
  667. 0);
  668. ldo->enabled = 1;
  669. return 0;
  670. }
  671. static int ldo_regulator_disable(struct regulator_dev *dev)
  672. {
  673. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  674. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  675. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  676. SGTL5000_LINEREG_D_POWERUP,
  677. 0);
  678. /* clear voltage info */
  679. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  680. SGTL5000_LINREG_VDDD_MASK, 0);
  681. ldo->enabled = 0;
  682. return 0;
  683. }
  684. static int ldo_regulator_get_voltage(struct regulator_dev *dev)
  685. {
  686. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  687. return ldo->voltage;
  688. }
  689. static struct regulator_ops ldo_regulator_ops = {
  690. .is_enabled = ldo_regulator_is_enabled,
  691. .enable = ldo_regulator_enable,
  692. .disable = ldo_regulator_disable,
  693. .get_voltage = ldo_regulator_get_voltage,
  694. };
  695. static int ldo_regulator_register(struct snd_soc_codec *codec,
  696. struct regulator_init_data *init_data,
  697. int voltage)
  698. {
  699. struct ldo_regulator *ldo;
  700. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  701. struct regulator_config config = { };
  702. ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
  703. if (!ldo) {
  704. dev_err(codec->dev, "failed to allocate ldo_regulator\n");
  705. return -ENOMEM;
  706. }
  707. ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
  708. if (!ldo->desc.name) {
  709. kfree(ldo);
  710. dev_err(codec->dev, "failed to allocate decs name memory\n");
  711. return -ENOMEM;
  712. }
  713. ldo->desc.type = REGULATOR_VOLTAGE;
  714. ldo->desc.owner = THIS_MODULE;
  715. ldo->desc.ops = &ldo_regulator_ops;
  716. ldo->desc.n_voltages = 1;
  717. ldo->codec_data = codec;
  718. ldo->voltage = voltage;
  719. config.dev = codec->dev;
  720. config.driver_data = ldo;
  721. config.init_data = init_data;
  722. ldo->dev = regulator_register(&ldo->desc, &config);
  723. if (IS_ERR(ldo->dev)) {
  724. int ret = PTR_ERR(ldo->dev);
  725. dev_err(codec->dev, "failed to register regulator\n");
  726. kfree(ldo->desc.name);
  727. kfree(ldo);
  728. return ret;
  729. }
  730. sgtl5000->ldo = ldo;
  731. return 0;
  732. }
  733. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  734. {
  735. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  736. struct ldo_regulator *ldo = sgtl5000->ldo;
  737. if (!ldo)
  738. return 0;
  739. regulator_unregister(ldo->dev);
  740. kfree(ldo->desc.name);
  741. kfree(ldo);
  742. return 0;
  743. }
  744. #else
  745. static int ldo_regulator_register(struct snd_soc_codec *codec,
  746. struct regulator_init_data *init_data,
  747. int voltage)
  748. {
  749. dev_err(codec->dev, "this setup needs regulator support in the kernel\n");
  750. return -EINVAL;
  751. }
  752. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  753. {
  754. return 0;
  755. }
  756. #endif
  757. /*
  758. * set dac bias
  759. * common state changes:
  760. * startup:
  761. * off --> standby --> prepare --> on
  762. * standby --> prepare --> on
  763. *
  764. * stop:
  765. * on --> prepare --> standby
  766. */
  767. static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
  768. enum snd_soc_bias_level level)
  769. {
  770. int ret;
  771. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  772. switch (level) {
  773. case SND_SOC_BIAS_ON:
  774. case SND_SOC_BIAS_PREPARE:
  775. break;
  776. case SND_SOC_BIAS_STANDBY:
  777. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  778. ret = regulator_bulk_enable(
  779. ARRAY_SIZE(sgtl5000->supplies),
  780. sgtl5000->supplies);
  781. if (ret)
  782. return ret;
  783. udelay(10);
  784. regcache_cache_only(sgtl5000->regmap, false);
  785. ret = regcache_sync(sgtl5000->regmap);
  786. if (ret != 0) {
  787. dev_err(codec->dev,
  788. "Failed to restore cache: %d\n", ret);
  789. regcache_cache_only(sgtl5000->regmap, true);
  790. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  791. sgtl5000->supplies);
  792. return ret;
  793. }
  794. }
  795. break;
  796. case SND_SOC_BIAS_OFF:
  797. regcache_cache_only(sgtl5000->regmap, true);
  798. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  799. sgtl5000->supplies);
  800. break;
  801. }
  802. codec->dapm.bias_level = level;
  803. return 0;
  804. }
  805. #define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  806. SNDRV_PCM_FMTBIT_S20_3LE |\
  807. SNDRV_PCM_FMTBIT_S24_LE |\
  808. SNDRV_PCM_FMTBIT_S32_LE)
  809. static const struct snd_soc_dai_ops sgtl5000_ops = {
  810. .hw_params = sgtl5000_pcm_hw_params,
  811. .digital_mute = sgtl5000_digital_mute,
  812. .set_fmt = sgtl5000_set_dai_fmt,
  813. .set_sysclk = sgtl5000_set_dai_sysclk,
  814. };
  815. static struct snd_soc_dai_driver sgtl5000_dai = {
  816. .name = "sgtl5000",
  817. .playback = {
  818. .stream_name = "Playback",
  819. .channels_min = 1,
  820. .channels_max = 2,
  821. /*
  822. * only support 8~48K + 96K,
  823. * TODO modify hw_param to support more
  824. */
  825. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  826. .formats = SGTL5000_FORMATS,
  827. },
  828. .capture = {
  829. .stream_name = "Capture",
  830. .channels_min = 1,
  831. .channels_max = 2,
  832. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  833. .formats = SGTL5000_FORMATS,
  834. },
  835. .ops = &sgtl5000_ops,
  836. .symmetric_rates = 1,
  837. };
  838. static bool sgtl5000_volatile(struct device *dev, unsigned int reg)
  839. {
  840. switch (reg) {
  841. case SGTL5000_CHIP_ID:
  842. case SGTL5000_CHIP_ADCDAC_CTRL:
  843. case SGTL5000_CHIP_ANA_STATUS:
  844. return true;
  845. }
  846. return false;
  847. }
  848. static bool sgtl5000_readable(struct device *dev, unsigned int reg)
  849. {
  850. switch (reg) {
  851. case SGTL5000_CHIP_ID:
  852. case SGTL5000_CHIP_DIG_POWER:
  853. case SGTL5000_CHIP_CLK_CTRL:
  854. case SGTL5000_CHIP_I2S_CTRL:
  855. case SGTL5000_CHIP_SSS_CTRL:
  856. case SGTL5000_CHIP_ADCDAC_CTRL:
  857. case SGTL5000_CHIP_DAC_VOL:
  858. case SGTL5000_CHIP_PAD_STRENGTH:
  859. case SGTL5000_CHIP_ANA_ADC_CTRL:
  860. case SGTL5000_CHIP_ANA_HP_CTRL:
  861. case SGTL5000_CHIP_ANA_CTRL:
  862. case SGTL5000_CHIP_LINREG_CTRL:
  863. case SGTL5000_CHIP_REF_CTRL:
  864. case SGTL5000_CHIP_MIC_CTRL:
  865. case SGTL5000_CHIP_LINE_OUT_CTRL:
  866. case SGTL5000_CHIP_LINE_OUT_VOL:
  867. case SGTL5000_CHIP_ANA_POWER:
  868. case SGTL5000_CHIP_PLL_CTRL:
  869. case SGTL5000_CHIP_CLK_TOP_CTRL:
  870. case SGTL5000_CHIP_ANA_STATUS:
  871. case SGTL5000_CHIP_SHORT_CTRL:
  872. case SGTL5000_CHIP_ANA_TEST2:
  873. case SGTL5000_DAP_CTRL:
  874. case SGTL5000_DAP_PEQ:
  875. case SGTL5000_DAP_BASS_ENHANCE:
  876. case SGTL5000_DAP_BASS_ENHANCE_CTRL:
  877. case SGTL5000_DAP_AUDIO_EQ:
  878. case SGTL5000_DAP_SURROUND:
  879. case SGTL5000_DAP_FLT_COEF_ACCESS:
  880. case SGTL5000_DAP_COEF_WR_B0_MSB:
  881. case SGTL5000_DAP_COEF_WR_B0_LSB:
  882. case SGTL5000_DAP_EQ_BASS_BAND0:
  883. case SGTL5000_DAP_EQ_BASS_BAND1:
  884. case SGTL5000_DAP_EQ_BASS_BAND2:
  885. case SGTL5000_DAP_EQ_BASS_BAND3:
  886. case SGTL5000_DAP_EQ_BASS_BAND4:
  887. case SGTL5000_DAP_MAIN_CHAN:
  888. case SGTL5000_DAP_MIX_CHAN:
  889. case SGTL5000_DAP_AVC_CTRL:
  890. case SGTL5000_DAP_AVC_THRESHOLD:
  891. case SGTL5000_DAP_AVC_ATTACK:
  892. case SGTL5000_DAP_AVC_DECAY:
  893. case SGTL5000_DAP_COEF_WR_B1_MSB:
  894. case SGTL5000_DAP_COEF_WR_B1_LSB:
  895. case SGTL5000_DAP_COEF_WR_B2_MSB:
  896. case SGTL5000_DAP_COEF_WR_B2_LSB:
  897. case SGTL5000_DAP_COEF_WR_A1_MSB:
  898. case SGTL5000_DAP_COEF_WR_A1_LSB:
  899. case SGTL5000_DAP_COEF_WR_A2_MSB:
  900. case SGTL5000_DAP_COEF_WR_A2_LSB:
  901. return true;
  902. default:
  903. return false;
  904. }
  905. }
  906. #ifdef CONFIG_SUSPEND
  907. static int sgtl5000_suspend(struct snd_soc_codec *codec)
  908. {
  909. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  910. return 0;
  911. }
  912. /*
  913. * restore all sgtl5000 registers,
  914. * since a big hole between dap and regular registers,
  915. * we will restore them respectively.
  916. */
  917. static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
  918. {
  919. u16 *cache = codec->reg_cache;
  920. u16 reg;
  921. /* restore regular registers */
  922. for (reg = 0; reg <= SGTL5000_CHIP_SHORT_CTRL; reg += 2) {
  923. /* These regs should restore in particular order */
  924. if (reg == SGTL5000_CHIP_ANA_POWER ||
  925. reg == SGTL5000_CHIP_CLK_CTRL ||
  926. reg == SGTL5000_CHIP_LINREG_CTRL ||
  927. reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
  928. reg == SGTL5000_CHIP_REF_CTRL)
  929. continue;
  930. snd_soc_write(codec, reg, cache[reg]);
  931. }
  932. /* restore dap registers */
  933. for (reg = SGTL5000_DAP_REG_OFFSET; reg < SGTL5000_MAX_REG_OFFSET; reg += 2)
  934. snd_soc_write(codec, reg, cache[reg]);
  935. /*
  936. * restore these regs according to the power setting sequence in
  937. * sgtl5000_set_power_regs() and clock setting sequence in
  938. * sgtl5000_set_clock().
  939. *
  940. * The order of restore is:
  941. * 1. SGTL5000_CHIP_CLK_CTRL MCLK_FREQ bits (1:0) should be restore after
  942. * SGTL5000_CHIP_ANA_POWER PLL bits set
  943. * 2. SGTL5000_CHIP_LINREG_CTRL should be set before
  944. * SGTL5000_CHIP_ANA_POWER LINREG_D restored
  945. * 3. SGTL5000_CHIP_REF_CTRL controls Analog Ground Voltage,
  946. * prefer to resotre it after SGTL5000_CHIP_ANA_POWER restored
  947. */
  948. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
  949. cache[SGTL5000_CHIP_LINREG_CTRL]);
  950. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
  951. cache[SGTL5000_CHIP_ANA_POWER]);
  952. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
  953. cache[SGTL5000_CHIP_CLK_CTRL]);
  954. snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
  955. cache[SGTL5000_CHIP_REF_CTRL]);
  956. snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  957. cache[SGTL5000_CHIP_LINE_OUT_CTRL]);
  958. return 0;
  959. }
  960. static int sgtl5000_resume(struct snd_soc_codec *codec)
  961. {
  962. /* Bring the codec back up to standby to enable regulators */
  963. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  964. /* Restore registers by cached in memory */
  965. sgtl5000_restore_regs(codec);
  966. return 0;
  967. }
  968. #else
  969. #define sgtl5000_suspend NULL
  970. #define sgtl5000_resume NULL
  971. #endif /* CONFIG_SUSPEND */
  972. /*
  973. * sgtl5000 has 3 internal power supplies:
  974. * 1. VAG, normally set to vdda/2
  975. * 2. chargepump, set to different value
  976. * according to voltage of vdda and vddio
  977. * 3. line out VAG, normally set to vddio/2
  978. *
  979. * and should be set according to:
  980. * 1. vddd provided by external or not
  981. * 2. vdda and vddio voltage value. > 3.1v or not
  982. * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
  983. */
  984. static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
  985. {
  986. int vddd;
  987. int vdda;
  988. int vddio;
  989. u16 ana_pwr;
  990. u16 lreg_ctrl;
  991. int vag;
  992. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  993. vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
  994. vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
  995. vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
  996. vdda = vdda / 1000;
  997. vddio = vddio / 1000;
  998. vddd = vddd / 1000;
  999. if (vdda <= 0 || vddio <= 0 || vddd < 0) {
  1000. dev_err(codec->dev, "regulator voltage not set correctly\n");
  1001. return -EINVAL;
  1002. }
  1003. /* according to datasheet, maximum voltage of supplies */
  1004. if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
  1005. dev_err(codec->dev,
  1006. "exceed max voltage vdda %dmV vddio %dmV vddd %dmV\n",
  1007. vdda, vddio, vddd);
  1008. return -EINVAL;
  1009. }
  1010. /* reset value */
  1011. ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
  1012. ana_pwr |= SGTL5000_DAC_STEREO |
  1013. SGTL5000_ADC_STEREO |
  1014. SGTL5000_REFTOP_POWERUP;
  1015. lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
  1016. if (vddio < 3100 && vdda < 3100) {
  1017. /* enable internal oscillator used for charge pump */
  1018. snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
  1019. SGTL5000_INT_OSC_EN,
  1020. SGTL5000_INT_OSC_EN);
  1021. /* Enable VDDC charge pump */
  1022. ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
  1023. } else if (vddio >= 3100 && vdda >= 3100) {
  1024. /*
  1025. * if vddio and vddd > 3.1v,
  1026. * charge pump should be clean before set ana_pwr
  1027. */
  1028. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1029. SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
  1030. /* VDDC use VDDIO rail */
  1031. lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
  1032. lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
  1033. SGTL5000_VDDC_MAN_ASSN_SHIFT;
  1034. }
  1035. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
  1036. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
  1037. /* set voltage to register */
  1038. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  1039. SGTL5000_LINREG_VDDD_MASK, 0x8);
  1040. /*
  1041. * if vddd linear reg has been enabled,
  1042. * simple digital supply should be clear to get
  1043. * proper VDDD voltage.
  1044. */
  1045. if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
  1046. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1047. SGTL5000_LINREG_SIMPLE_POWERUP,
  1048. 0);
  1049. else
  1050. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1051. SGTL5000_LINREG_SIMPLE_POWERUP |
  1052. SGTL5000_STARTUP_POWERUP,
  1053. 0);
  1054. /*
  1055. * set ADC/DAC VAG to vdda / 2,
  1056. * should stay in range (0.8v, 1.575v)
  1057. */
  1058. vag = vdda / 2;
  1059. if (vag <= SGTL5000_ANA_GND_BASE)
  1060. vag = 0;
  1061. else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
  1062. (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
  1063. vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
  1064. else
  1065. vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
  1066. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1067. SGTL5000_ANA_GND_MASK, vag << SGTL5000_ANA_GND_SHIFT);
  1068. /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
  1069. vag = vddio / 2;
  1070. if (vag <= SGTL5000_LINE_OUT_GND_BASE)
  1071. vag = 0;
  1072. else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
  1073. SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
  1074. vag = SGTL5000_LINE_OUT_GND_MAX;
  1075. else
  1076. vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
  1077. SGTL5000_LINE_OUT_GND_STP;
  1078. snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  1079. SGTL5000_LINE_OUT_CURRENT_MASK |
  1080. SGTL5000_LINE_OUT_GND_MASK,
  1081. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1082. SGTL5000_LINE_OUT_CURRENT_360u <<
  1083. SGTL5000_LINE_OUT_CURRENT_SHIFT);
  1084. return 0;
  1085. }
  1086. static int sgtl5000_replace_vddd_with_ldo(struct snd_soc_codec *codec)
  1087. {
  1088. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1089. int ret;
  1090. /* set internal ldo to 1.2v */
  1091. ret = ldo_regulator_register(codec, &ldo_init_data, LDO_VOLTAGE);
  1092. if (ret) {
  1093. dev_err(codec->dev,
  1094. "Failed to register vddd internal supplies: %d\n", ret);
  1095. return ret;
  1096. }
  1097. sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
  1098. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1099. sgtl5000->supplies);
  1100. if (ret) {
  1101. ldo_regulator_remove(codec);
  1102. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1103. return ret;
  1104. }
  1105. dev_info(codec->dev, "Using internal LDO instead of VDDD\n");
  1106. return 0;
  1107. }
  1108. static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
  1109. {
  1110. int reg;
  1111. int ret;
  1112. int rev;
  1113. int i;
  1114. int external_vddd = 0;
  1115. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1116. for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
  1117. sgtl5000->supplies[i].supply = supply_names[i];
  1118. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1119. sgtl5000->supplies);
  1120. if (!ret)
  1121. external_vddd = 1;
  1122. else {
  1123. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1124. if (ret)
  1125. return ret;
  1126. }
  1127. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1128. sgtl5000->supplies);
  1129. if (ret)
  1130. goto err_regulator_free;
  1131. /* wait for all power rails bring up */
  1132. udelay(10);
  1133. /*
  1134. * workaround for revision 0x11 and later,
  1135. * roll back to use internal LDO
  1136. */
  1137. ret = regmap_read(sgtl5000->regmap, SGTL5000_CHIP_ID, &reg);
  1138. if (ret)
  1139. goto err_regulator_disable;
  1140. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1141. if (external_vddd && rev >= 0x11) {
  1142. /* disable all regulator first */
  1143. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1144. sgtl5000->supplies);
  1145. /* free VDDD regulator */
  1146. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1147. sgtl5000->supplies);
  1148. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1149. if (ret)
  1150. return ret;
  1151. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1152. sgtl5000->supplies);
  1153. if (ret)
  1154. goto err_regulator_free;
  1155. /* wait for all power rails bring up */
  1156. udelay(10);
  1157. }
  1158. return 0;
  1159. err_regulator_disable:
  1160. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1161. sgtl5000->supplies);
  1162. err_regulator_free:
  1163. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1164. sgtl5000->supplies);
  1165. if (external_vddd)
  1166. ldo_regulator_remove(codec);
  1167. return ret;
  1168. }
  1169. static int sgtl5000_probe(struct snd_soc_codec *codec)
  1170. {
  1171. int ret;
  1172. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1173. /* setup i2c data ops */
  1174. codec->control_data = sgtl5000->regmap;
  1175. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  1176. if (ret < 0) {
  1177. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1178. return ret;
  1179. }
  1180. ret = sgtl5000_enable_regulators(codec);
  1181. if (ret)
  1182. return ret;
  1183. /* power up sgtl5000 */
  1184. ret = sgtl5000_set_power_regs(codec);
  1185. if (ret)
  1186. goto err;
  1187. /* enable small pop, introduce 400ms delay in turning off */
  1188. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1189. SGTL5000_SMALL_POP,
  1190. SGTL5000_SMALL_POP);
  1191. /* disable short cut detector */
  1192. snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
  1193. /*
  1194. * set i2s as default input of sound switch
  1195. * TODO: add sound switch to control and dapm widge.
  1196. */
  1197. snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
  1198. SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
  1199. snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
  1200. SGTL5000_ADC_EN | SGTL5000_DAC_EN);
  1201. /* enable dac volume ramp by default */
  1202. snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  1203. SGTL5000_DAC_VOL_RAMP_EN |
  1204. SGTL5000_DAC_MUTE_RIGHT |
  1205. SGTL5000_DAC_MUTE_LEFT);
  1206. snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
  1207. snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
  1208. SGTL5000_HP_ZCD_EN |
  1209. SGTL5000_ADC_ZCD_EN);
  1210. snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 2);
  1211. /*
  1212. * disable DAP
  1213. * TODO:
  1214. * Enable DAP in kcontrol and dapm.
  1215. */
  1216. snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
  1217. /* leading to standby state */
  1218. ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1219. if (ret)
  1220. goto err;
  1221. return 0;
  1222. err:
  1223. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1224. sgtl5000->supplies);
  1225. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1226. sgtl5000->supplies);
  1227. ldo_regulator_remove(codec);
  1228. return ret;
  1229. }
  1230. static int sgtl5000_remove(struct snd_soc_codec *codec)
  1231. {
  1232. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1233. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1234. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1235. sgtl5000->supplies);
  1236. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1237. sgtl5000->supplies);
  1238. ldo_regulator_remove(codec);
  1239. return 0;
  1240. }
  1241. static struct snd_soc_codec_driver sgtl5000_driver = {
  1242. .probe = sgtl5000_probe,
  1243. .remove = sgtl5000_remove,
  1244. .suspend = sgtl5000_suspend,
  1245. .resume = sgtl5000_resume,
  1246. .set_bias_level = sgtl5000_set_bias_level,
  1247. .controls = sgtl5000_snd_controls,
  1248. .num_controls = ARRAY_SIZE(sgtl5000_snd_controls),
  1249. .dapm_widgets = sgtl5000_dapm_widgets,
  1250. .num_dapm_widgets = ARRAY_SIZE(sgtl5000_dapm_widgets),
  1251. .dapm_routes = sgtl5000_dapm_routes,
  1252. .num_dapm_routes = ARRAY_SIZE(sgtl5000_dapm_routes),
  1253. };
  1254. static const struct regmap_config sgtl5000_regmap = {
  1255. .reg_bits = 16,
  1256. .val_bits = 16,
  1257. .max_register = SGTL5000_MAX_REG_OFFSET,
  1258. .volatile_reg = sgtl5000_volatile,
  1259. .readable_reg = sgtl5000_readable,
  1260. .cache_type = REGCACHE_RBTREE,
  1261. .reg_defaults = sgtl5000_reg_defaults,
  1262. .num_reg_defaults = ARRAY_SIZE(sgtl5000_reg_defaults),
  1263. };
  1264. /*
  1265. * Write all the default values from sgtl5000_reg_defaults[] array into the
  1266. * sgtl5000 registers, to make sure we always start with the sane registers
  1267. * values as stated in the datasheet.
  1268. *
  1269. * Since sgtl5000 does not have a reset line, nor a reset command in software,
  1270. * we follow this approach to guarantee we always start from the default values
  1271. * and avoid problems like, not being able to probe after an audio playback
  1272. * followed by a system reset or a 'reboot' command in Linux
  1273. */
  1274. static int sgtl5000_fill_defaults(struct sgtl5000_priv *sgtl5000)
  1275. {
  1276. int i, ret, val, index;
  1277. for (i = 0; i < ARRAY_SIZE(sgtl5000_reg_defaults); i++) {
  1278. val = sgtl5000_reg_defaults[i].def;
  1279. index = sgtl5000_reg_defaults[i].reg;
  1280. ret = regmap_write(sgtl5000->regmap, index, val);
  1281. if (ret)
  1282. return ret;
  1283. }
  1284. return 0;
  1285. }
  1286. static int sgtl5000_i2c_probe(struct i2c_client *client,
  1287. const struct i2c_device_id *id)
  1288. {
  1289. struct sgtl5000_priv *sgtl5000;
  1290. int ret, reg, rev;
  1291. sgtl5000 = devm_kzalloc(&client->dev, sizeof(struct sgtl5000_priv),
  1292. GFP_KERNEL);
  1293. if (!sgtl5000)
  1294. return -ENOMEM;
  1295. sgtl5000->regmap = devm_regmap_init_i2c(client, &sgtl5000_regmap);
  1296. if (IS_ERR(sgtl5000->regmap)) {
  1297. ret = PTR_ERR(sgtl5000->regmap);
  1298. dev_err(&client->dev, "Failed to allocate regmap: %d\n", ret);
  1299. return ret;
  1300. }
  1301. sgtl5000->mclk = devm_clk_get(&client->dev, NULL);
  1302. if (IS_ERR(sgtl5000->mclk)) {
  1303. ret = PTR_ERR(sgtl5000->mclk);
  1304. dev_err(&client->dev, "Failed to get mclock: %d\n", ret);
  1305. /* Defer the probe to see if the clk will be provided later */
  1306. if (ret == -ENOENT)
  1307. return -EPROBE_DEFER;
  1308. return ret;
  1309. }
  1310. ret = clk_prepare_enable(sgtl5000->mclk);
  1311. if (ret)
  1312. return ret;
  1313. /* read chip information */
  1314. ret = regmap_read(sgtl5000->regmap, SGTL5000_CHIP_ID, &reg);
  1315. if (ret)
  1316. goto disable_clk;
  1317. if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
  1318. SGTL5000_PARTID_PART_ID) {
  1319. dev_err(&client->dev,
  1320. "Device with ID register %x is not a sgtl5000\n", reg);
  1321. ret = -ENODEV;
  1322. goto disable_clk;
  1323. }
  1324. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1325. dev_info(&client->dev, "sgtl5000 revision 0x%x\n", rev);
  1326. i2c_set_clientdata(client, sgtl5000);
  1327. /* Ensure sgtl5000 will start with sane register values */
  1328. ret = sgtl5000_fill_defaults(sgtl5000);
  1329. if (ret)
  1330. goto disable_clk;
  1331. ret = snd_soc_register_codec(&client->dev,
  1332. &sgtl5000_driver, &sgtl5000_dai, 1);
  1333. if (ret)
  1334. goto disable_clk;
  1335. return 0;
  1336. disable_clk:
  1337. clk_disable_unprepare(sgtl5000->mclk);
  1338. return ret;
  1339. }
  1340. static int sgtl5000_i2c_remove(struct i2c_client *client)
  1341. {
  1342. struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
  1343. snd_soc_unregister_codec(&client->dev);
  1344. clk_disable_unprepare(sgtl5000->mclk);
  1345. return 0;
  1346. }
  1347. static const struct i2c_device_id sgtl5000_id[] = {
  1348. {"sgtl5000", 0},
  1349. {},
  1350. };
  1351. MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
  1352. static const struct of_device_id sgtl5000_dt_ids[] = {
  1353. { .compatible = "fsl,sgtl5000", },
  1354. { /* sentinel */ }
  1355. };
  1356. MODULE_DEVICE_TABLE(of, sgtl5000_dt_ids);
  1357. static struct i2c_driver sgtl5000_i2c_driver = {
  1358. .driver = {
  1359. .name = "sgtl5000",
  1360. .owner = THIS_MODULE,
  1361. .of_match_table = sgtl5000_dt_ids,
  1362. },
  1363. .probe = sgtl5000_i2c_probe,
  1364. .remove = sgtl5000_i2c_remove,
  1365. .id_table = sgtl5000_id,
  1366. };
  1367. module_i2c_driver(sgtl5000_i2c_driver);
  1368. MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
  1369. MODULE_AUTHOR("Zeng Zhaoming <zengzm.kernel@gmail.com>");
  1370. MODULE_LICENSE("GPL");