cq.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/mlx4/cq.h>
  34. #include <linux/mlx4/qp.h>
  35. #include <linux/mlx4/srq.h>
  36. #include <linux/slab.h>
  37. #include "mlx4_ib.h"
  38. #include "user.h"
  39. static void mlx4_ib_cq_comp(struct mlx4_cq *cq)
  40. {
  41. struct ib_cq *ibcq = &to_mibcq(cq)->ibcq;
  42. ibcq->comp_handler(ibcq, ibcq->cq_context);
  43. }
  44. static void mlx4_ib_cq_event(struct mlx4_cq *cq, enum mlx4_event type)
  45. {
  46. struct ib_event event;
  47. struct ib_cq *ibcq;
  48. if (type != MLX4_EVENT_TYPE_CQ_ERROR) {
  49. pr_warn("Unexpected event type %d "
  50. "on CQ %06x\n", type, cq->cqn);
  51. return;
  52. }
  53. ibcq = &to_mibcq(cq)->ibcq;
  54. if (ibcq->event_handler) {
  55. event.device = ibcq->device;
  56. event.event = IB_EVENT_CQ_ERR;
  57. event.element.cq = ibcq;
  58. ibcq->event_handler(&event, ibcq->cq_context);
  59. }
  60. }
  61. static void *get_cqe_from_buf(struct mlx4_ib_cq_buf *buf, int n)
  62. {
  63. return mlx4_buf_offset(&buf->buf, n * buf->entry_size);
  64. }
  65. static void *get_cqe(struct mlx4_ib_cq *cq, int n)
  66. {
  67. return get_cqe_from_buf(&cq->buf, n);
  68. }
  69. static void *get_sw_cqe(struct mlx4_ib_cq *cq, int n)
  70. {
  71. struct mlx4_cqe *cqe = get_cqe(cq, n & cq->ibcq.cqe);
  72. struct mlx4_cqe *tcqe = ((cq->buf.entry_size == 64) ? (cqe + 1) : cqe);
  73. return (!!(tcqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK) ^
  74. !!(n & (cq->ibcq.cqe + 1))) ? NULL : cqe;
  75. }
  76. static struct mlx4_cqe *next_cqe_sw(struct mlx4_ib_cq *cq)
  77. {
  78. return get_sw_cqe(cq, cq->mcq.cons_index);
  79. }
  80. int mlx4_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  81. {
  82. struct mlx4_ib_cq *mcq = to_mcq(cq);
  83. struct mlx4_ib_dev *dev = to_mdev(cq->device);
  84. return mlx4_cq_modify(dev->dev, &mcq->mcq, cq_count, cq_period);
  85. }
  86. static int mlx4_ib_alloc_cq_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq_buf *buf, int nent)
  87. {
  88. int err;
  89. err = mlx4_buf_alloc(dev->dev, nent * dev->dev->caps.cqe_size,
  90. PAGE_SIZE * 2, &buf->buf);
  91. if (err)
  92. goto out;
  93. buf->entry_size = dev->dev->caps.cqe_size;
  94. err = mlx4_mtt_init(dev->dev, buf->buf.npages, buf->buf.page_shift,
  95. &buf->mtt);
  96. if (err)
  97. goto err_buf;
  98. err = mlx4_buf_write_mtt(dev->dev, &buf->mtt, &buf->buf);
  99. if (err)
  100. goto err_mtt;
  101. return 0;
  102. err_mtt:
  103. mlx4_mtt_cleanup(dev->dev, &buf->mtt);
  104. err_buf:
  105. mlx4_buf_free(dev->dev, nent * buf->entry_size, &buf->buf);
  106. out:
  107. return err;
  108. }
  109. static void mlx4_ib_free_cq_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq_buf *buf, int cqe)
  110. {
  111. mlx4_buf_free(dev->dev, (cqe + 1) * buf->entry_size, &buf->buf);
  112. }
  113. static int mlx4_ib_get_cq_umem(struct mlx4_ib_dev *dev, struct ib_ucontext *context,
  114. struct mlx4_ib_cq_buf *buf, struct ib_umem **umem,
  115. u64 buf_addr, int cqe)
  116. {
  117. int err;
  118. int cqe_size = dev->dev->caps.cqe_size;
  119. *umem = ib_umem_get(context, buf_addr, cqe * cqe_size,
  120. IB_ACCESS_LOCAL_WRITE, 1);
  121. if (IS_ERR(*umem))
  122. return PTR_ERR(*umem);
  123. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(*umem),
  124. ilog2((*umem)->page_size), &buf->mtt);
  125. if (err)
  126. goto err_buf;
  127. err = mlx4_ib_umem_write_mtt(dev, &buf->mtt, *umem);
  128. if (err)
  129. goto err_mtt;
  130. return 0;
  131. err_mtt:
  132. mlx4_mtt_cleanup(dev->dev, &buf->mtt);
  133. err_buf:
  134. ib_umem_release(*umem);
  135. return err;
  136. }
  137. struct ib_cq *mlx4_ib_create_cq(struct ib_device *ibdev, int entries, int vector,
  138. struct ib_ucontext *context,
  139. struct ib_udata *udata)
  140. {
  141. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  142. struct mlx4_ib_cq *cq;
  143. struct mlx4_uar *uar;
  144. int err;
  145. if (entries < 1 || entries > dev->dev->caps.max_cqes)
  146. return ERR_PTR(-EINVAL);
  147. cq = kmalloc(sizeof *cq, GFP_KERNEL);
  148. if (!cq)
  149. return ERR_PTR(-ENOMEM);
  150. entries = roundup_pow_of_two(entries + 1);
  151. cq->ibcq.cqe = entries - 1;
  152. mutex_init(&cq->resize_mutex);
  153. spin_lock_init(&cq->lock);
  154. cq->resize_buf = NULL;
  155. cq->resize_umem = NULL;
  156. if (context) {
  157. struct mlx4_ib_create_cq ucmd;
  158. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  159. err = -EFAULT;
  160. goto err_cq;
  161. }
  162. err = mlx4_ib_get_cq_umem(dev, context, &cq->buf, &cq->umem,
  163. ucmd.buf_addr, entries);
  164. if (err)
  165. goto err_cq;
  166. err = mlx4_ib_db_map_user(to_mucontext(context), ucmd.db_addr,
  167. &cq->db);
  168. if (err)
  169. goto err_mtt;
  170. uar = &to_mucontext(context)->uar;
  171. } else {
  172. err = mlx4_db_alloc(dev->dev, &cq->db, 1);
  173. if (err)
  174. goto err_cq;
  175. cq->mcq.set_ci_db = cq->db.db;
  176. cq->mcq.arm_db = cq->db.db + 1;
  177. *cq->mcq.set_ci_db = 0;
  178. *cq->mcq.arm_db = 0;
  179. err = mlx4_ib_alloc_cq_buf(dev, &cq->buf, entries);
  180. if (err)
  181. goto err_db;
  182. uar = &dev->priv_uar;
  183. }
  184. if (dev->eq_table)
  185. vector = dev->eq_table[vector % ibdev->num_comp_vectors];
  186. err = mlx4_cq_alloc(dev->dev, entries, &cq->buf.mtt, uar,
  187. cq->db.dma, &cq->mcq, vector, 0, 0);
  188. if (err)
  189. goto err_dbmap;
  190. cq->mcq.comp = mlx4_ib_cq_comp;
  191. cq->mcq.event = mlx4_ib_cq_event;
  192. if (context)
  193. if (ib_copy_to_udata(udata, &cq->mcq.cqn, sizeof (__u32))) {
  194. err = -EFAULT;
  195. goto err_dbmap;
  196. }
  197. return &cq->ibcq;
  198. err_dbmap:
  199. if (context)
  200. mlx4_ib_db_unmap_user(to_mucontext(context), &cq->db);
  201. err_mtt:
  202. mlx4_mtt_cleanup(dev->dev, &cq->buf.mtt);
  203. if (context)
  204. ib_umem_release(cq->umem);
  205. else
  206. mlx4_ib_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  207. err_db:
  208. if (!context)
  209. mlx4_db_free(dev->dev, &cq->db);
  210. err_cq:
  211. kfree(cq);
  212. return ERR_PTR(err);
  213. }
  214. static int mlx4_alloc_resize_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq *cq,
  215. int entries)
  216. {
  217. int err;
  218. if (cq->resize_buf)
  219. return -EBUSY;
  220. cq->resize_buf = kmalloc(sizeof *cq->resize_buf, GFP_ATOMIC);
  221. if (!cq->resize_buf)
  222. return -ENOMEM;
  223. err = mlx4_ib_alloc_cq_buf(dev, &cq->resize_buf->buf, entries);
  224. if (err) {
  225. kfree(cq->resize_buf);
  226. cq->resize_buf = NULL;
  227. return err;
  228. }
  229. cq->resize_buf->cqe = entries - 1;
  230. return 0;
  231. }
  232. static int mlx4_alloc_resize_umem(struct mlx4_ib_dev *dev, struct mlx4_ib_cq *cq,
  233. int entries, struct ib_udata *udata)
  234. {
  235. struct mlx4_ib_resize_cq ucmd;
  236. int err;
  237. if (cq->resize_umem)
  238. return -EBUSY;
  239. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd))
  240. return -EFAULT;
  241. cq->resize_buf = kmalloc(sizeof *cq->resize_buf, GFP_ATOMIC);
  242. if (!cq->resize_buf)
  243. return -ENOMEM;
  244. err = mlx4_ib_get_cq_umem(dev, cq->umem->context, &cq->resize_buf->buf,
  245. &cq->resize_umem, ucmd.buf_addr, entries);
  246. if (err) {
  247. kfree(cq->resize_buf);
  248. cq->resize_buf = NULL;
  249. return err;
  250. }
  251. cq->resize_buf->cqe = entries - 1;
  252. return 0;
  253. }
  254. static int mlx4_ib_get_outstanding_cqes(struct mlx4_ib_cq *cq)
  255. {
  256. u32 i;
  257. i = cq->mcq.cons_index;
  258. while (get_sw_cqe(cq, i & cq->ibcq.cqe))
  259. ++i;
  260. return i - cq->mcq.cons_index;
  261. }
  262. static void mlx4_ib_cq_resize_copy_cqes(struct mlx4_ib_cq *cq)
  263. {
  264. struct mlx4_cqe *cqe, *new_cqe;
  265. int i;
  266. int cqe_size = cq->buf.entry_size;
  267. int cqe_inc = cqe_size == 64 ? 1 : 0;
  268. i = cq->mcq.cons_index;
  269. cqe = get_cqe(cq, i & cq->ibcq.cqe);
  270. cqe += cqe_inc;
  271. while ((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) != MLX4_CQE_OPCODE_RESIZE) {
  272. new_cqe = get_cqe_from_buf(&cq->resize_buf->buf,
  273. (i + 1) & cq->resize_buf->cqe);
  274. memcpy(new_cqe, get_cqe(cq, i & cq->ibcq.cqe), cqe_size);
  275. new_cqe += cqe_inc;
  276. new_cqe->owner_sr_opcode = (cqe->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK) |
  277. (((i + 1) & (cq->resize_buf->cqe + 1)) ? MLX4_CQE_OWNER_MASK : 0);
  278. cqe = get_cqe(cq, ++i & cq->ibcq.cqe);
  279. cqe += cqe_inc;
  280. }
  281. ++cq->mcq.cons_index;
  282. }
  283. int mlx4_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata)
  284. {
  285. struct mlx4_ib_dev *dev = to_mdev(ibcq->device);
  286. struct mlx4_ib_cq *cq = to_mcq(ibcq);
  287. struct mlx4_mtt mtt;
  288. int outst_cqe;
  289. int err;
  290. mutex_lock(&cq->resize_mutex);
  291. if (entries < 1 || entries > dev->dev->caps.max_cqes) {
  292. err = -EINVAL;
  293. goto out;
  294. }
  295. entries = roundup_pow_of_two(entries + 1);
  296. if (entries == ibcq->cqe + 1) {
  297. err = 0;
  298. goto out;
  299. }
  300. if (ibcq->uobject) {
  301. err = mlx4_alloc_resize_umem(dev, cq, entries, udata);
  302. if (err)
  303. goto out;
  304. } else {
  305. /* Can't be smaller than the number of outstanding CQEs */
  306. outst_cqe = mlx4_ib_get_outstanding_cqes(cq);
  307. if (entries < outst_cqe + 1) {
  308. err = 0;
  309. goto out;
  310. }
  311. err = mlx4_alloc_resize_buf(dev, cq, entries);
  312. if (err)
  313. goto out;
  314. }
  315. mtt = cq->buf.mtt;
  316. err = mlx4_cq_resize(dev->dev, &cq->mcq, entries, &cq->resize_buf->buf.mtt);
  317. if (err)
  318. goto err_buf;
  319. mlx4_mtt_cleanup(dev->dev, &mtt);
  320. if (ibcq->uobject) {
  321. cq->buf = cq->resize_buf->buf;
  322. cq->ibcq.cqe = cq->resize_buf->cqe;
  323. ib_umem_release(cq->umem);
  324. cq->umem = cq->resize_umem;
  325. kfree(cq->resize_buf);
  326. cq->resize_buf = NULL;
  327. cq->resize_umem = NULL;
  328. } else {
  329. struct mlx4_ib_cq_buf tmp_buf;
  330. int tmp_cqe = 0;
  331. spin_lock_irq(&cq->lock);
  332. if (cq->resize_buf) {
  333. mlx4_ib_cq_resize_copy_cqes(cq);
  334. tmp_buf = cq->buf;
  335. tmp_cqe = cq->ibcq.cqe;
  336. cq->buf = cq->resize_buf->buf;
  337. cq->ibcq.cqe = cq->resize_buf->cqe;
  338. kfree(cq->resize_buf);
  339. cq->resize_buf = NULL;
  340. }
  341. spin_unlock_irq(&cq->lock);
  342. if (tmp_cqe)
  343. mlx4_ib_free_cq_buf(dev, &tmp_buf, tmp_cqe);
  344. }
  345. goto out;
  346. err_buf:
  347. mlx4_mtt_cleanup(dev->dev, &cq->resize_buf->buf.mtt);
  348. if (!ibcq->uobject)
  349. mlx4_ib_free_cq_buf(dev, &cq->resize_buf->buf,
  350. cq->resize_buf->cqe);
  351. kfree(cq->resize_buf);
  352. cq->resize_buf = NULL;
  353. if (cq->resize_umem) {
  354. ib_umem_release(cq->resize_umem);
  355. cq->resize_umem = NULL;
  356. }
  357. out:
  358. mutex_unlock(&cq->resize_mutex);
  359. return err;
  360. }
  361. int mlx4_ib_destroy_cq(struct ib_cq *cq)
  362. {
  363. struct mlx4_ib_dev *dev = to_mdev(cq->device);
  364. struct mlx4_ib_cq *mcq = to_mcq(cq);
  365. mlx4_cq_free(dev->dev, &mcq->mcq);
  366. mlx4_mtt_cleanup(dev->dev, &mcq->buf.mtt);
  367. if (cq->uobject) {
  368. mlx4_ib_db_unmap_user(to_mucontext(cq->uobject->context), &mcq->db);
  369. ib_umem_release(mcq->umem);
  370. } else {
  371. mlx4_ib_free_cq_buf(dev, &mcq->buf, cq->cqe);
  372. mlx4_db_free(dev->dev, &mcq->db);
  373. }
  374. kfree(mcq);
  375. return 0;
  376. }
  377. static void dump_cqe(void *cqe)
  378. {
  379. __be32 *buf = cqe;
  380. pr_debug("CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
  381. be32_to_cpu(buf[0]), be32_to_cpu(buf[1]), be32_to_cpu(buf[2]),
  382. be32_to_cpu(buf[3]), be32_to_cpu(buf[4]), be32_to_cpu(buf[5]),
  383. be32_to_cpu(buf[6]), be32_to_cpu(buf[7]));
  384. }
  385. static void mlx4_ib_handle_error_cqe(struct mlx4_err_cqe *cqe,
  386. struct ib_wc *wc)
  387. {
  388. if (cqe->syndrome == MLX4_CQE_SYNDROME_LOCAL_QP_OP_ERR) {
  389. pr_debug("local QP operation err "
  390. "(QPN %06x, WQE index %x, vendor syndrome %02x, "
  391. "opcode = %02x)\n",
  392. be32_to_cpu(cqe->my_qpn), be16_to_cpu(cqe->wqe_index),
  393. cqe->vendor_err_syndrome,
  394. cqe->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK);
  395. dump_cqe(cqe);
  396. }
  397. switch (cqe->syndrome) {
  398. case MLX4_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  399. wc->status = IB_WC_LOC_LEN_ERR;
  400. break;
  401. case MLX4_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  402. wc->status = IB_WC_LOC_QP_OP_ERR;
  403. break;
  404. case MLX4_CQE_SYNDROME_LOCAL_PROT_ERR:
  405. wc->status = IB_WC_LOC_PROT_ERR;
  406. break;
  407. case MLX4_CQE_SYNDROME_WR_FLUSH_ERR:
  408. wc->status = IB_WC_WR_FLUSH_ERR;
  409. break;
  410. case MLX4_CQE_SYNDROME_MW_BIND_ERR:
  411. wc->status = IB_WC_MW_BIND_ERR;
  412. break;
  413. case MLX4_CQE_SYNDROME_BAD_RESP_ERR:
  414. wc->status = IB_WC_BAD_RESP_ERR;
  415. break;
  416. case MLX4_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  417. wc->status = IB_WC_LOC_ACCESS_ERR;
  418. break;
  419. case MLX4_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  420. wc->status = IB_WC_REM_INV_REQ_ERR;
  421. break;
  422. case MLX4_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  423. wc->status = IB_WC_REM_ACCESS_ERR;
  424. break;
  425. case MLX4_CQE_SYNDROME_REMOTE_OP_ERR:
  426. wc->status = IB_WC_REM_OP_ERR;
  427. break;
  428. case MLX4_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  429. wc->status = IB_WC_RETRY_EXC_ERR;
  430. break;
  431. case MLX4_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  432. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  433. break;
  434. case MLX4_CQE_SYNDROME_REMOTE_ABORTED_ERR:
  435. wc->status = IB_WC_REM_ABORT_ERR;
  436. break;
  437. default:
  438. wc->status = IB_WC_GENERAL_ERR;
  439. break;
  440. }
  441. wc->vendor_err = cqe->vendor_err_syndrome;
  442. }
  443. static int mlx4_ib_ipoib_csum_ok(__be16 status, __be16 checksum)
  444. {
  445. return ((status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  446. MLX4_CQE_STATUS_IPV4F |
  447. MLX4_CQE_STATUS_IPV4OPT |
  448. MLX4_CQE_STATUS_IPV6 |
  449. MLX4_CQE_STATUS_IPOK)) ==
  450. cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  451. MLX4_CQE_STATUS_IPOK)) &&
  452. (status & cpu_to_be16(MLX4_CQE_STATUS_UDP |
  453. MLX4_CQE_STATUS_TCP)) &&
  454. checksum == cpu_to_be16(0xffff);
  455. }
  456. static int use_tunnel_data(struct mlx4_ib_qp *qp, struct mlx4_ib_cq *cq, struct ib_wc *wc,
  457. unsigned tail, struct mlx4_cqe *cqe)
  458. {
  459. struct mlx4_ib_proxy_sqp_hdr *hdr;
  460. ib_dma_sync_single_for_cpu(qp->ibqp.device,
  461. qp->sqp_proxy_rcv[tail].map,
  462. sizeof (struct mlx4_ib_proxy_sqp_hdr),
  463. DMA_FROM_DEVICE);
  464. hdr = (struct mlx4_ib_proxy_sqp_hdr *) (qp->sqp_proxy_rcv[tail].addr);
  465. wc->pkey_index = be16_to_cpu(hdr->tun.pkey_index);
  466. wc->slid = be16_to_cpu(hdr->tun.slid_mac_47_32);
  467. wc->sl = (u8) (be16_to_cpu(hdr->tun.sl_vid) >> 12);
  468. wc->src_qp = be32_to_cpu(hdr->tun.flags_src_qp) & 0xFFFFFF;
  469. wc->wc_flags |= (hdr->tun.g_ml_path & 0x80) ? (IB_WC_GRH) : 0;
  470. wc->dlid_path_bits = 0;
  471. return 0;
  472. }
  473. static int mlx4_ib_poll_one(struct mlx4_ib_cq *cq,
  474. struct mlx4_ib_qp **cur_qp,
  475. struct ib_wc *wc)
  476. {
  477. struct mlx4_cqe *cqe;
  478. struct mlx4_qp *mqp;
  479. struct mlx4_ib_wq *wq;
  480. struct mlx4_ib_srq *srq;
  481. struct mlx4_srq *msrq = NULL;
  482. int is_send;
  483. int is_error;
  484. u32 g_mlpath_rqpn;
  485. u16 wqe_ctr;
  486. unsigned tail = 0;
  487. repoll:
  488. cqe = next_cqe_sw(cq);
  489. if (!cqe)
  490. return -EAGAIN;
  491. if (cq->buf.entry_size == 64)
  492. cqe++;
  493. ++cq->mcq.cons_index;
  494. /*
  495. * Make sure we read CQ entry contents after we've checked the
  496. * ownership bit.
  497. */
  498. rmb();
  499. is_send = cqe->owner_sr_opcode & MLX4_CQE_IS_SEND_MASK;
  500. is_error = (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  501. MLX4_CQE_OPCODE_ERROR;
  502. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) == MLX4_OPCODE_NOP &&
  503. is_send)) {
  504. pr_warn("Completion for NOP opcode detected!\n");
  505. return -EINVAL;
  506. }
  507. /* Resize CQ in progress */
  508. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) == MLX4_CQE_OPCODE_RESIZE)) {
  509. if (cq->resize_buf) {
  510. struct mlx4_ib_dev *dev = to_mdev(cq->ibcq.device);
  511. mlx4_ib_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  512. cq->buf = cq->resize_buf->buf;
  513. cq->ibcq.cqe = cq->resize_buf->cqe;
  514. kfree(cq->resize_buf);
  515. cq->resize_buf = NULL;
  516. }
  517. goto repoll;
  518. }
  519. if (!*cur_qp ||
  520. (be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK) != (*cur_qp)->mqp.qpn) {
  521. /*
  522. * We do not have to take the QP table lock here,
  523. * because CQs will be locked while QPs are removed
  524. * from the table.
  525. */
  526. mqp = __mlx4_qp_lookup(to_mdev(cq->ibcq.device)->dev,
  527. be32_to_cpu(cqe->vlan_my_qpn));
  528. if (unlikely(!mqp)) {
  529. pr_warn("CQ %06x with entry for unknown QPN %06x\n",
  530. cq->mcq.cqn, be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK);
  531. return -EINVAL;
  532. }
  533. *cur_qp = to_mibqp(mqp);
  534. }
  535. wc->qp = &(*cur_qp)->ibqp;
  536. if (wc->qp->qp_type == IB_QPT_XRC_TGT) {
  537. u32 srq_num;
  538. g_mlpath_rqpn = be32_to_cpu(cqe->g_mlpath_rqpn);
  539. srq_num = g_mlpath_rqpn & 0xffffff;
  540. /* SRQ is also in the radix tree */
  541. msrq = mlx4_srq_lookup(to_mdev(cq->ibcq.device)->dev,
  542. srq_num);
  543. if (unlikely(!msrq)) {
  544. pr_warn("CQ %06x with entry for unknown SRQN %06x\n",
  545. cq->mcq.cqn, srq_num);
  546. return -EINVAL;
  547. }
  548. }
  549. if (is_send) {
  550. wq = &(*cur_qp)->sq;
  551. if (!(*cur_qp)->sq_signal_bits) {
  552. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  553. wq->tail += (u16) (wqe_ctr - (u16) wq->tail);
  554. }
  555. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  556. ++wq->tail;
  557. } else if ((*cur_qp)->ibqp.srq) {
  558. srq = to_msrq((*cur_qp)->ibqp.srq);
  559. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  560. wc->wr_id = srq->wrid[wqe_ctr];
  561. mlx4_ib_free_srq_wqe(srq, wqe_ctr);
  562. } else if (msrq) {
  563. srq = to_mibsrq(msrq);
  564. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  565. wc->wr_id = srq->wrid[wqe_ctr];
  566. mlx4_ib_free_srq_wqe(srq, wqe_ctr);
  567. } else {
  568. wq = &(*cur_qp)->rq;
  569. tail = wq->tail & (wq->wqe_cnt - 1);
  570. wc->wr_id = wq->wrid[tail];
  571. ++wq->tail;
  572. }
  573. if (unlikely(is_error)) {
  574. mlx4_ib_handle_error_cqe((struct mlx4_err_cqe *) cqe, wc);
  575. return 0;
  576. }
  577. wc->status = IB_WC_SUCCESS;
  578. if (is_send) {
  579. wc->wc_flags = 0;
  580. switch (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) {
  581. case MLX4_OPCODE_RDMA_WRITE_IMM:
  582. wc->wc_flags |= IB_WC_WITH_IMM;
  583. case MLX4_OPCODE_RDMA_WRITE:
  584. wc->opcode = IB_WC_RDMA_WRITE;
  585. break;
  586. case MLX4_OPCODE_SEND_IMM:
  587. wc->wc_flags |= IB_WC_WITH_IMM;
  588. case MLX4_OPCODE_SEND:
  589. case MLX4_OPCODE_SEND_INVAL:
  590. wc->opcode = IB_WC_SEND;
  591. break;
  592. case MLX4_OPCODE_RDMA_READ:
  593. wc->opcode = IB_WC_RDMA_READ;
  594. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  595. break;
  596. case MLX4_OPCODE_ATOMIC_CS:
  597. wc->opcode = IB_WC_COMP_SWAP;
  598. wc->byte_len = 8;
  599. break;
  600. case MLX4_OPCODE_ATOMIC_FA:
  601. wc->opcode = IB_WC_FETCH_ADD;
  602. wc->byte_len = 8;
  603. break;
  604. case MLX4_OPCODE_MASKED_ATOMIC_CS:
  605. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  606. wc->byte_len = 8;
  607. break;
  608. case MLX4_OPCODE_MASKED_ATOMIC_FA:
  609. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  610. wc->byte_len = 8;
  611. break;
  612. case MLX4_OPCODE_BIND_MW:
  613. wc->opcode = IB_WC_BIND_MW;
  614. break;
  615. case MLX4_OPCODE_LSO:
  616. wc->opcode = IB_WC_LSO;
  617. break;
  618. case MLX4_OPCODE_FMR:
  619. wc->opcode = IB_WC_FAST_REG_MR;
  620. break;
  621. case MLX4_OPCODE_LOCAL_INVAL:
  622. wc->opcode = IB_WC_LOCAL_INV;
  623. break;
  624. }
  625. } else {
  626. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  627. switch (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) {
  628. case MLX4_RECV_OPCODE_RDMA_WRITE_IMM:
  629. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  630. wc->wc_flags = IB_WC_WITH_IMM;
  631. wc->ex.imm_data = cqe->immed_rss_invalid;
  632. break;
  633. case MLX4_RECV_OPCODE_SEND_INVAL:
  634. wc->opcode = IB_WC_RECV;
  635. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  636. wc->ex.invalidate_rkey = be32_to_cpu(cqe->immed_rss_invalid);
  637. break;
  638. case MLX4_RECV_OPCODE_SEND:
  639. wc->opcode = IB_WC_RECV;
  640. wc->wc_flags = 0;
  641. break;
  642. case MLX4_RECV_OPCODE_SEND_IMM:
  643. wc->opcode = IB_WC_RECV;
  644. wc->wc_flags = IB_WC_WITH_IMM;
  645. wc->ex.imm_data = cqe->immed_rss_invalid;
  646. break;
  647. }
  648. if (mlx4_is_mfunc(to_mdev(cq->ibcq.device)->dev)) {
  649. if ((*cur_qp)->mlx4_ib_qp_type &
  650. (MLX4_IB_QPT_PROXY_SMI_OWNER |
  651. MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
  652. return use_tunnel_data(*cur_qp, cq, wc, tail, cqe);
  653. }
  654. wc->slid = be16_to_cpu(cqe->rlid);
  655. g_mlpath_rqpn = be32_to_cpu(cqe->g_mlpath_rqpn);
  656. wc->src_qp = g_mlpath_rqpn & 0xffffff;
  657. wc->dlid_path_bits = (g_mlpath_rqpn >> 24) & 0x7f;
  658. wc->wc_flags |= g_mlpath_rqpn & 0x80000000 ? IB_WC_GRH : 0;
  659. wc->pkey_index = be32_to_cpu(cqe->immed_rss_invalid) & 0x7f;
  660. wc->wc_flags |= mlx4_ib_ipoib_csum_ok(cqe->status,
  661. cqe->checksum) ? IB_WC_IP_CSUM_OK : 0;
  662. if (rdma_port_get_link_layer(wc->qp->device,
  663. (*cur_qp)->port) == IB_LINK_LAYER_ETHERNET)
  664. wc->sl = be16_to_cpu(cqe->sl_vid) >> 13;
  665. else
  666. wc->sl = be16_to_cpu(cqe->sl_vid) >> 12;
  667. }
  668. return 0;
  669. }
  670. int mlx4_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  671. {
  672. struct mlx4_ib_cq *cq = to_mcq(ibcq);
  673. struct mlx4_ib_qp *cur_qp = NULL;
  674. unsigned long flags;
  675. int npolled;
  676. int err = 0;
  677. spin_lock_irqsave(&cq->lock, flags);
  678. for (npolled = 0; npolled < num_entries; ++npolled) {
  679. err = mlx4_ib_poll_one(cq, &cur_qp, wc + npolled);
  680. if (err)
  681. break;
  682. }
  683. mlx4_cq_set_ci(&cq->mcq);
  684. spin_unlock_irqrestore(&cq->lock, flags);
  685. if (err == 0 || err == -EAGAIN)
  686. return npolled;
  687. else
  688. return err;
  689. }
  690. int mlx4_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  691. {
  692. mlx4_cq_arm(&to_mcq(ibcq)->mcq,
  693. (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  694. MLX4_CQ_DB_REQ_NOT_SOL : MLX4_CQ_DB_REQ_NOT,
  695. to_mdev(ibcq->device)->uar_map,
  696. MLX4_GET_DOORBELL_LOCK(&to_mdev(ibcq->device)->uar_lock));
  697. return 0;
  698. }
  699. void __mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq)
  700. {
  701. u32 prod_index;
  702. int nfreed = 0;
  703. struct mlx4_cqe *cqe, *dest;
  704. u8 owner_bit;
  705. int cqe_inc = cq->buf.entry_size == 64 ? 1 : 0;
  706. /*
  707. * First we need to find the current producer index, so we
  708. * know where to start cleaning from. It doesn't matter if HW
  709. * adds new entries after this loop -- the QP we're worried
  710. * about is already in RESET, so the new entries won't come
  711. * from our QP and therefore don't need to be checked.
  712. */
  713. for (prod_index = cq->mcq.cons_index; get_sw_cqe(cq, prod_index); ++prod_index)
  714. if (prod_index == cq->mcq.cons_index + cq->ibcq.cqe)
  715. break;
  716. /*
  717. * Now sweep backwards through the CQ, removing CQ entries
  718. * that match our QP by copying older entries on top of them.
  719. */
  720. while ((int) --prod_index - (int) cq->mcq.cons_index >= 0) {
  721. cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
  722. cqe += cqe_inc;
  723. if ((be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK) == qpn) {
  724. if (srq && !(cqe->owner_sr_opcode & MLX4_CQE_IS_SEND_MASK))
  725. mlx4_ib_free_srq_wqe(srq, be16_to_cpu(cqe->wqe_index));
  726. ++nfreed;
  727. } else if (nfreed) {
  728. dest = get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe);
  729. dest += cqe_inc;
  730. owner_bit = dest->owner_sr_opcode & MLX4_CQE_OWNER_MASK;
  731. memcpy(dest, cqe, sizeof *cqe);
  732. dest->owner_sr_opcode = owner_bit |
  733. (dest->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK);
  734. }
  735. }
  736. if (nfreed) {
  737. cq->mcq.cons_index += nfreed;
  738. /*
  739. * Make sure update of buffer contents is done before
  740. * updating consumer index.
  741. */
  742. wmb();
  743. mlx4_cq_set_ci(&cq->mcq);
  744. }
  745. }
  746. void mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq)
  747. {
  748. spin_lock_irq(&cq->lock);
  749. __mlx4_ib_cq_clean(cq, qpn, srq);
  750. spin_unlock_irq(&cq->lock);
  751. }