verbs.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256
  1. /*
  2. * Copyright (c) 2004 Mellanox Technologies Ltd. All rights reserved.
  3. * Copyright (c) 2004 Infinicon Corporation. All rights reserved.
  4. * Copyright (c) 2004 Intel Corporation. All rights reserved.
  5. * Copyright (c) 2004 Topspin Corporation. All rights reserved.
  6. * Copyright (c) 2004 Voltaire Corporation. All rights reserved.
  7. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  8. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  9. *
  10. * This software is available to you under a choice of one of two
  11. * licenses. You may choose to be licensed under the terms of the GNU
  12. * General Public License (GPL) Version 2, available from the file
  13. * COPYING in the main directory of this source tree, or the
  14. * OpenIB.org BSD license below:
  15. *
  16. * Redistribution and use in source and binary forms, with or
  17. * without modification, are permitted provided that the following
  18. * conditions are met:
  19. *
  20. * - Redistributions of source code must retain the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer.
  23. *
  24. * - Redistributions in binary form must reproduce the above
  25. * copyright notice, this list of conditions and the following
  26. * disclaimer in the documentation and/or other materials
  27. * provided with the distribution.
  28. *
  29. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  30. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  31. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  32. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  33. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  34. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  35. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  36. * SOFTWARE.
  37. */
  38. #include <linux/errno.h>
  39. #include <linux/err.h>
  40. #include <linux/export.h>
  41. #include <linux/string.h>
  42. #include <linux/slab.h>
  43. #include <rdma/ib_verbs.h>
  44. #include <rdma/ib_cache.h>
  45. int ib_rate_to_mult(enum ib_rate rate)
  46. {
  47. switch (rate) {
  48. case IB_RATE_2_5_GBPS: return 1;
  49. case IB_RATE_5_GBPS: return 2;
  50. case IB_RATE_10_GBPS: return 4;
  51. case IB_RATE_20_GBPS: return 8;
  52. case IB_RATE_30_GBPS: return 12;
  53. case IB_RATE_40_GBPS: return 16;
  54. case IB_RATE_60_GBPS: return 24;
  55. case IB_RATE_80_GBPS: return 32;
  56. case IB_RATE_120_GBPS: return 48;
  57. default: return -1;
  58. }
  59. }
  60. EXPORT_SYMBOL(ib_rate_to_mult);
  61. enum ib_rate mult_to_ib_rate(int mult)
  62. {
  63. switch (mult) {
  64. case 1: return IB_RATE_2_5_GBPS;
  65. case 2: return IB_RATE_5_GBPS;
  66. case 4: return IB_RATE_10_GBPS;
  67. case 8: return IB_RATE_20_GBPS;
  68. case 12: return IB_RATE_30_GBPS;
  69. case 16: return IB_RATE_40_GBPS;
  70. case 24: return IB_RATE_60_GBPS;
  71. case 32: return IB_RATE_80_GBPS;
  72. case 48: return IB_RATE_120_GBPS;
  73. default: return IB_RATE_PORT_CURRENT;
  74. }
  75. }
  76. EXPORT_SYMBOL(mult_to_ib_rate);
  77. int ib_rate_to_mbps(enum ib_rate rate)
  78. {
  79. switch (rate) {
  80. case IB_RATE_2_5_GBPS: return 2500;
  81. case IB_RATE_5_GBPS: return 5000;
  82. case IB_RATE_10_GBPS: return 10000;
  83. case IB_RATE_20_GBPS: return 20000;
  84. case IB_RATE_30_GBPS: return 30000;
  85. case IB_RATE_40_GBPS: return 40000;
  86. case IB_RATE_60_GBPS: return 60000;
  87. case IB_RATE_80_GBPS: return 80000;
  88. case IB_RATE_120_GBPS: return 120000;
  89. case IB_RATE_14_GBPS: return 14062;
  90. case IB_RATE_56_GBPS: return 56250;
  91. case IB_RATE_112_GBPS: return 112500;
  92. case IB_RATE_168_GBPS: return 168750;
  93. case IB_RATE_25_GBPS: return 25781;
  94. case IB_RATE_100_GBPS: return 103125;
  95. case IB_RATE_200_GBPS: return 206250;
  96. case IB_RATE_300_GBPS: return 309375;
  97. default: return -1;
  98. }
  99. }
  100. EXPORT_SYMBOL(ib_rate_to_mbps);
  101. enum rdma_transport_type
  102. rdma_node_get_transport(enum rdma_node_type node_type)
  103. {
  104. switch (node_type) {
  105. case RDMA_NODE_IB_CA:
  106. case RDMA_NODE_IB_SWITCH:
  107. case RDMA_NODE_IB_ROUTER:
  108. return RDMA_TRANSPORT_IB;
  109. case RDMA_NODE_RNIC:
  110. return RDMA_TRANSPORT_IWARP;
  111. default:
  112. BUG();
  113. return 0;
  114. }
  115. }
  116. EXPORT_SYMBOL(rdma_node_get_transport);
  117. enum rdma_link_layer rdma_port_get_link_layer(struct ib_device *device, u8 port_num)
  118. {
  119. if (device->get_link_layer)
  120. return device->get_link_layer(device, port_num);
  121. switch (rdma_node_get_transport(device->node_type)) {
  122. case RDMA_TRANSPORT_IB:
  123. return IB_LINK_LAYER_INFINIBAND;
  124. case RDMA_TRANSPORT_IWARP:
  125. return IB_LINK_LAYER_ETHERNET;
  126. default:
  127. return IB_LINK_LAYER_UNSPECIFIED;
  128. }
  129. }
  130. EXPORT_SYMBOL(rdma_port_get_link_layer);
  131. /* Protection domains */
  132. struct ib_pd *ib_alloc_pd(struct ib_device *device)
  133. {
  134. struct ib_pd *pd;
  135. pd = device->alloc_pd(device, NULL, NULL);
  136. if (!IS_ERR(pd)) {
  137. pd->device = device;
  138. pd->uobject = NULL;
  139. atomic_set(&pd->usecnt, 0);
  140. }
  141. return pd;
  142. }
  143. EXPORT_SYMBOL(ib_alloc_pd);
  144. int ib_dealloc_pd(struct ib_pd *pd)
  145. {
  146. if (atomic_read(&pd->usecnt))
  147. return -EBUSY;
  148. return pd->device->dealloc_pd(pd);
  149. }
  150. EXPORT_SYMBOL(ib_dealloc_pd);
  151. /* Address handles */
  152. struct ib_ah *ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr)
  153. {
  154. struct ib_ah *ah;
  155. ah = pd->device->create_ah(pd, ah_attr);
  156. if (!IS_ERR(ah)) {
  157. ah->device = pd->device;
  158. ah->pd = pd;
  159. ah->uobject = NULL;
  160. atomic_inc(&pd->usecnt);
  161. }
  162. return ah;
  163. }
  164. EXPORT_SYMBOL(ib_create_ah);
  165. int ib_init_ah_from_wc(struct ib_device *device, u8 port_num, struct ib_wc *wc,
  166. struct ib_grh *grh, struct ib_ah_attr *ah_attr)
  167. {
  168. u32 flow_class;
  169. u16 gid_index;
  170. int ret;
  171. memset(ah_attr, 0, sizeof *ah_attr);
  172. ah_attr->dlid = wc->slid;
  173. ah_attr->sl = wc->sl;
  174. ah_attr->src_path_bits = wc->dlid_path_bits;
  175. ah_attr->port_num = port_num;
  176. if (wc->wc_flags & IB_WC_GRH) {
  177. ah_attr->ah_flags = IB_AH_GRH;
  178. ah_attr->grh.dgid = grh->sgid;
  179. ret = ib_find_cached_gid(device, &grh->dgid, &port_num,
  180. &gid_index);
  181. if (ret)
  182. return ret;
  183. ah_attr->grh.sgid_index = (u8) gid_index;
  184. flow_class = be32_to_cpu(grh->version_tclass_flow);
  185. ah_attr->grh.flow_label = flow_class & 0xFFFFF;
  186. ah_attr->grh.hop_limit = 0xFF;
  187. ah_attr->grh.traffic_class = (flow_class >> 20) & 0xFF;
  188. }
  189. return 0;
  190. }
  191. EXPORT_SYMBOL(ib_init_ah_from_wc);
  192. struct ib_ah *ib_create_ah_from_wc(struct ib_pd *pd, struct ib_wc *wc,
  193. struct ib_grh *grh, u8 port_num)
  194. {
  195. struct ib_ah_attr ah_attr;
  196. int ret;
  197. ret = ib_init_ah_from_wc(pd->device, port_num, wc, grh, &ah_attr);
  198. if (ret)
  199. return ERR_PTR(ret);
  200. return ib_create_ah(pd, &ah_attr);
  201. }
  202. EXPORT_SYMBOL(ib_create_ah_from_wc);
  203. int ib_modify_ah(struct ib_ah *ah, struct ib_ah_attr *ah_attr)
  204. {
  205. return ah->device->modify_ah ?
  206. ah->device->modify_ah(ah, ah_attr) :
  207. -ENOSYS;
  208. }
  209. EXPORT_SYMBOL(ib_modify_ah);
  210. int ib_query_ah(struct ib_ah *ah, struct ib_ah_attr *ah_attr)
  211. {
  212. return ah->device->query_ah ?
  213. ah->device->query_ah(ah, ah_attr) :
  214. -ENOSYS;
  215. }
  216. EXPORT_SYMBOL(ib_query_ah);
  217. int ib_destroy_ah(struct ib_ah *ah)
  218. {
  219. struct ib_pd *pd;
  220. int ret;
  221. pd = ah->pd;
  222. ret = ah->device->destroy_ah(ah);
  223. if (!ret)
  224. atomic_dec(&pd->usecnt);
  225. return ret;
  226. }
  227. EXPORT_SYMBOL(ib_destroy_ah);
  228. /* Shared receive queues */
  229. struct ib_srq *ib_create_srq(struct ib_pd *pd,
  230. struct ib_srq_init_attr *srq_init_attr)
  231. {
  232. struct ib_srq *srq;
  233. if (!pd->device->create_srq)
  234. return ERR_PTR(-ENOSYS);
  235. srq = pd->device->create_srq(pd, srq_init_attr, NULL);
  236. if (!IS_ERR(srq)) {
  237. srq->device = pd->device;
  238. srq->pd = pd;
  239. srq->uobject = NULL;
  240. srq->event_handler = srq_init_attr->event_handler;
  241. srq->srq_context = srq_init_attr->srq_context;
  242. srq->srq_type = srq_init_attr->srq_type;
  243. if (srq->srq_type == IB_SRQT_XRC) {
  244. srq->ext.xrc.xrcd = srq_init_attr->ext.xrc.xrcd;
  245. srq->ext.xrc.cq = srq_init_attr->ext.xrc.cq;
  246. atomic_inc(&srq->ext.xrc.xrcd->usecnt);
  247. atomic_inc(&srq->ext.xrc.cq->usecnt);
  248. }
  249. atomic_inc(&pd->usecnt);
  250. atomic_set(&srq->usecnt, 0);
  251. }
  252. return srq;
  253. }
  254. EXPORT_SYMBOL(ib_create_srq);
  255. int ib_modify_srq(struct ib_srq *srq,
  256. struct ib_srq_attr *srq_attr,
  257. enum ib_srq_attr_mask srq_attr_mask)
  258. {
  259. return srq->device->modify_srq ?
  260. srq->device->modify_srq(srq, srq_attr, srq_attr_mask, NULL) :
  261. -ENOSYS;
  262. }
  263. EXPORT_SYMBOL(ib_modify_srq);
  264. int ib_query_srq(struct ib_srq *srq,
  265. struct ib_srq_attr *srq_attr)
  266. {
  267. return srq->device->query_srq ?
  268. srq->device->query_srq(srq, srq_attr) : -ENOSYS;
  269. }
  270. EXPORT_SYMBOL(ib_query_srq);
  271. int ib_destroy_srq(struct ib_srq *srq)
  272. {
  273. struct ib_pd *pd;
  274. enum ib_srq_type srq_type;
  275. struct ib_xrcd *uninitialized_var(xrcd);
  276. struct ib_cq *uninitialized_var(cq);
  277. int ret;
  278. if (atomic_read(&srq->usecnt))
  279. return -EBUSY;
  280. pd = srq->pd;
  281. srq_type = srq->srq_type;
  282. if (srq_type == IB_SRQT_XRC) {
  283. xrcd = srq->ext.xrc.xrcd;
  284. cq = srq->ext.xrc.cq;
  285. }
  286. ret = srq->device->destroy_srq(srq);
  287. if (!ret) {
  288. atomic_dec(&pd->usecnt);
  289. if (srq_type == IB_SRQT_XRC) {
  290. atomic_dec(&xrcd->usecnt);
  291. atomic_dec(&cq->usecnt);
  292. }
  293. }
  294. return ret;
  295. }
  296. EXPORT_SYMBOL(ib_destroy_srq);
  297. /* Queue pairs */
  298. static void __ib_shared_qp_event_handler(struct ib_event *event, void *context)
  299. {
  300. struct ib_qp *qp = context;
  301. list_for_each_entry(event->element.qp, &qp->open_list, open_list)
  302. if (event->element.qp->event_handler)
  303. event->element.qp->event_handler(event, event->element.qp->qp_context);
  304. }
  305. static void __ib_insert_xrcd_qp(struct ib_xrcd *xrcd, struct ib_qp *qp)
  306. {
  307. mutex_lock(&xrcd->tgt_qp_mutex);
  308. list_add(&qp->xrcd_list, &xrcd->tgt_qp_list);
  309. mutex_unlock(&xrcd->tgt_qp_mutex);
  310. }
  311. static struct ib_qp *__ib_open_qp(struct ib_qp *real_qp,
  312. void (*event_handler)(struct ib_event *, void *),
  313. void *qp_context)
  314. {
  315. struct ib_qp *qp;
  316. unsigned long flags;
  317. qp = kzalloc(sizeof *qp, GFP_KERNEL);
  318. if (!qp)
  319. return ERR_PTR(-ENOMEM);
  320. qp->real_qp = real_qp;
  321. atomic_inc(&real_qp->usecnt);
  322. qp->device = real_qp->device;
  323. qp->event_handler = event_handler;
  324. qp->qp_context = qp_context;
  325. qp->qp_num = real_qp->qp_num;
  326. qp->qp_type = real_qp->qp_type;
  327. spin_lock_irqsave(&real_qp->device->event_handler_lock, flags);
  328. list_add(&qp->open_list, &real_qp->open_list);
  329. spin_unlock_irqrestore(&real_qp->device->event_handler_lock, flags);
  330. return qp;
  331. }
  332. struct ib_qp *ib_open_qp(struct ib_xrcd *xrcd,
  333. struct ib_qp_open_attr *qp_open_attr)
  334. {
  335. struct ib_qp *qp, *real_qp;
  336. if (qp_open_attr->qp_type != IB_QPT_XRC_TGT)
  337. return ERR_PTR(-EINVAL);
  338. qp = ERR_PTR(-EINVAL);
  339. mutex_lock(&xrcd->tgt_qp_mutex);
  340. list_for_each_entry(real_qp, &xrcd->tgt_qp_list, xrcd_list) {
  341. if (real_qp->qp_num == qp_open_attr->qp_num) {
  342. qp = __ib_open_qp(real_qp, qp_open_attr->event_handler,
  343. qp_open_attr->qp_context);
  344. break;
  345. }
  346. }
  347. mutex_unlock(&xrcd->tgt_qp_mutex);
  348. return qp;
  349. }
  350. EXPORT_SYMBOL(ib_open_qp);
  351. struct ib_qp *ib_create_qp(struct ib_pd *pd,
  352. struct ib_qp_init_attr *qp_init_attr)
  353. {
  354. struct ib_qp *qp, *real_qp;
  355. struct ib_device *device;
  356. device = pd ? pd->device : qp_init_attr->xrcd->device;
  357. qp = device->create_qp(pd, qp_init_attr, NULL);
  358. if (!IS_ERR(qp)) {
  359. qp->device = device;
  360. qp->real_qp = qp;
  361. qp->uobject = NULL;
  362. qp->qp_type = qp_init_attr->qp_type;
  363. atomic_set(&qp->usecnt, 0);
  364. if (qp_init_attr->qp_type == IB_QPT_XRC_TGT) {
  365. qp->event_handler = __ib_shared_qp_event_handler;
  366. qp->qp_context = qp;
  367. qp->pd = NULL;
  368. qp->send_cq = qp->recv_cq = NULL;
  369. qp->srq = NULL;
  370. qp->xrcd = qp_init_attr->xrcd;
  371. atomic_inc(&qp_init_attr->xrcd->usecnt);
  372. INIT_LIST_HEAD(&qp->open_list);
  373. real_qp = qp;
  374. qp = __ib_open_qp(real_qp, qp_init_attr->event_handler,
  375. qp_init_attr->qp_context);
  376. if (!IS_ERR(qp))
  377. __ib_insert_xrcd_qp(qp_init_attr->xrcd, real_qp);
  378. else
  379. real_qp->device->destroy_qp(real_qp);
  380. } else {
  381. qp->event_handler = qp_init_attr->event_handler;
  382. qp->qp_context = qp_init_attr->qp_context;
  383. if (qp_init_attr->qp_type == IB_QPT_XRC_INI) {
  384. qp->recv_cq = NULL;
  385. qp->srq = NULL;
  386. } else {
  387. qp->recv_cq = qp_init_attr->recv_cq;
  388. atomic_inc(&qp_init_attr->recv_cq->usecnt);
  389. qp->srq = qp_init_attr->srq;
  390. if (qp->srq)
  391. atomic_inc(&qp_init_attr->srq->usecnt);
  392. }
  393. qp->pd = pd;
  394. qp->send_cq = qp_init_attr->send_cq;
  395. qp->xrcd = NULL;
  396. atomic_inc(&pd->usecnt);
  397. atomic_inc(&qp_init_attr->send_cq->usecnt);
  398. }
  399. }
  400. return qp;
  401. }
  402. EXPORT_SYMBOL(ib_create_qp);
  403. static const struct {
  404. int valid;
  405. enum ib_qp_attr_mask req_param[IB_QPT_MAX];
  406. enum ib_qp_attr_mask opt_param[IB_QPT_MAX];
  407. } qp_state_table[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  408. [IB_QPS_RESET] = {
  409. [IB_QPS_RESET] = { .valid = 1 },
  410. [IB_QPS_INIT] = {
  411. .valid = 1,
  412. .req_param = {
  413. [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
  414. IB_QP_PORT |
  415. IB_QP_QKEY),
  416. [IB_QPT_RAW_PACKET] = IB_QP_PORT,
  417. [IB_QPT_UC] = (IB_QP_PKEY_INDEX |
  418. IB_QP_PORT |
  419. IB_QP_ACCESS_FLAGS),
  420. [IB_QPT_RC] = (IB_QP_PKEY_INDEX |
  421. IB_QP_PORT |
  422. IB_QP_ACCESS_FLAGS),
  423. [IB_QPT_XRC_INI] = (IB_QP_PKEY_INDEX |
  424. IB_QP_PORT |
  425. IB_QP_ACCESS_FLAGS),
  426. [IB_QPT_XRC_TGT] = (IB_QP_PKEY_INDEX |
  427. IB_QP_PORT |
  428. IB_QP_ACCESS_FLAGS),
  429. [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
  430. IB_QP_QKEY),
  431. [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
  432. IB_QP_QKEY),
  433. }
  434. },
  435. },
  436. [IB_QPS_INIT] = {
  437. [IB_QPS_RESET] = { .valid = 1 },
  438. [IB_QPS_ERR] = { .valid = 1 },
  439. [IB_QPS_INIT] = {
  440. .valid = 1,
  441. .opt_param = {
  442. [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
  443. IB_QP_PORT |
  444. IB_QP_QKEY),
  445. [IB_QPT_UC] = (IB_QP_PKEY_INDEX |
  446. IB_QP_PORT |
  447. IB_QP_ACCESS_FLAGS),
  448. [IB_QPT_RC] = (IB_QP_PKEY_INDEX |
  449. IB_QP_PORT |
  450. IB_QP_ACCESS_FLAGS),
  451. [IB_QPT_XRC_INI] = (IB_QP_PKEY_INDEX |
  452. IB_QP_PORT |
  453. IB_QP_ACCESS_FLAGS),
  454. [IB_QPT_XRC_TGT] = (IB_QP_PKEY_INDEX |
  455. IB_QP_PORT |
  456. IB_QP_ACCESS_FLAGS),
  457. [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
  458. IB_QP_QKEY),
  459. [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
  460. IB_QP_QKEY),
  461. }
  462. },
  463. [IB_QPS_RTR] = {
  464. .valid = 1,
  465. .req_param = {
  466. [IB_QPT_UC] = (IB_QP_AV |
  467. IB_QP_PATH_MTU |
  468. IB_QP_DEST_QPN |
  469. IB_QP_RQ_PSN),
  470. [IB_QPT_RC] = (IB_QP_AV |
  471. IB_QP_PATH_MTU |
  472. IB_QP_DEST_QPN |
  473. IB_QP_RQ_PSN |
  474. IB_QP_MAX_DEST_RD_ATOMIC |
  475. IB_QP_MIN_RNR_TIMER),
  476. [IB_QPT_XRC_INI] = (IB_QP_AV |
  477. IB_QP_PATH_MTU |
  478. IB_QP_DEST_QPN |
  479. IB_QP_RQ_PSN),
  480. [IB_QPT_XRC_TGT] = (IB_QP_AV |
  481. IB_QP_PATH_MTU |
  482. IB_QP_DEST_QPN |
  483. IB_QP_RQ_PSN |
  484. IB_QP_MAX_DEST_RD_ATOMIC |
  485. IB_QP_MIN_RNR_TIMER),
  486. },
  487. .opt_param = {
  488. [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
  489. IB_QP_QKEY),
  490. [IB_QPT_UC] = (IB_QP_ALT_PATH |
  491. IB_QP_ACCESS_FLAGS |
  492. IB_QP_PKEY_INDEX),
  493. [IB_QPT_RC] = (IB_QP_ALT_PATH |
  494. IB_QP_ACCESS_FLAGS |
  495. IB_QP_PKEY_INDEX),
  496. [IB_QPT_XRC_INI] = (IB_QP_ALT_PATH |
  497. IB_QP_ACCESS_FLAGS |
  498. IB_QP_PKEY_INDEX),
  499. [IB_QPT_XRC_TGT] = (IB_QP_ALT_PATH |
  500. IB_QP_ACCESS_FLAGS |
  501. IB_QP_PKEY_INDEX),
  502. [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
  503. IB_QP_QKEY),
  504. [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
  505. IB_QP_QKEY),
  506. }
  507. }
  508. },
  509. [IB_QPS_RTR] = {
  510. [IB_QPS_RESET] = { .valid = 1 },
  511. [IB_QPS_ERR] = { .valid = 1 },
  512. [IB_QPS_RTS] = {
  513. .valid = 1,
  514. .req_param = {
  515. [IB_QPT_UD] = IB_QP_SQ_PSN,
  516. [IB_QPT_UC] = IB_QP_SQ_PSN,
  517. [IB_QPT_RC] = (IB_QP_TIMEOUT |
  518. IB_QP_RETRY_CNT |
  519. IB_QP_RNR_RETRY |
  520. IB_QP_SQ_PSN |
  521. IB_QP_MAX_QP_RD_ATOMIC),
  522. [IB_QPT_XRC_INI] = (IB_QP_TIMEOUT |
  523. IB_QP_RETRY_CNT |
  524. IB_QP_RNR_RETRY |
  525. IB_QP_SQ_PSN |
  526. IB_QP_MAX_QP_RD_ATOMIC),
  527. [IB_QPT_XRC_TGT] = (IB_QP_TIMEOUT |
  528. IB_QP_SQ_PSN),
  529. [IB_QPT_SMI] = IB_QP_SQ_PSN,
  530. [IB_QPT_GSI] = IB_QP_SQ_PSN,
  531. },
  532. .opt_param = {
  533. [IB_QPT_UD] = (IB_QP_CUR_STATE |
  534. IB_QP_QKEY),
  535. [IB_QPT_UC] = (IB_QP_CUR_STATE |
  536. IB_QP_ALT_PATH |
  537. IB_QP_ACCESS_FLAGS |
  538. IB_QP_PATH_MIG_STATE),
  539. [IB_QPT_RC] = (IB_QP_CUR_STATE |
  540. IB_QP_ALT_PATH |
  541. IB_QP_ACCESS_FLAGS |
  542. IB_QP_MIN_RNR_TIMER |
  543. IB_QP_PATH_MIG_STATE),
  544. [IB_QPT_XRC_INI] = (IB_QP_CUR_STATE |
  545. IB_QP_ALT_PATH |
  546. IB_QP_ACCESS_FLAGS |
  547. IB_QP_PATH_MIG_STATE),
  548. [IB_QPT_XRC_TGT] = (IB_QP_CUR_STATE |
  549. IB_QP_ALT_PATH |
  550. IB_QP_ACCESS_FLAGS |
  551. IB_QP_MIN_RNR_TIMER |
  552. IB_QP_PATH_MIG_STATE),
  553. [IB_QPT_SMI] = (IB_QP_CUR_STATE |
  554. IB_QP_QKEY),
  555. [IB_QPT_GSI] = (IB_QP_CUR_STATE |
  556. IB_QP_QKEY),
  557. }
  558. }
  559. },
  560. [IB_QPS_RTS] = {
  561. [IB_QPS_RESET] = { .valid = 1 },
  562. [IB_QPS_ERR] = { .valid = 1 },
  563. [IB_QPS_RTS] = {
  564. .valid = 1,
  565. .opt_param = {
  566. [IB_QPT_UD] = (IB_QP_CUR_STATE |
  567. IB_QP_QKEY),
  568. [IB_QPT_UC] = (IB_QP_CUR_STATE |
  569. IB_QP_ACCESS_FLAGS |
  570. IB_QP_ALT_PATH |
  571. IB_QP_PATH_MIG_STATE),
  572. [IB_QPT_RC] = (IB_QP_CUR_STATE |
  573. IB_QP_ACCESS_FLAGS |
  574. IB_QP_ALT_PATH |
  575. IB_QP_PATH_MIG_STATE |
  576. IB_QP_MIN_RNR_TIMER),
  577. [IB_QPT_XRC_INI] = (IB_QP_CUR_STATE |
  578. IB_QP_ACCESS_FLAGS |
  579. IB_QP_ALT_PATH |
  580. IB_QP_PATH_MIG_STATE),
  581. [IB_QPT_XRC_TGT] = (IB_QP_CUR_STATE |
  582. IB_QP_ACCESS_FLAGS |
  583. IB_QP_ALT_PATH |
  584. IB_QP_PATH_MIG_STATE |
  585. IB_QP_MIN_RNR_TIMER),
  586. [IB_QPT_SMI] = (IB_QP_CUR_STATE |
  587. IB_QP_QKEY),
  588. [IB_QPT_GSI] = (IB_QP_CUR_STATE |
  589. IB_QP_QKEY),
  590. }
  591. },
  592. [IB_QPS_SQD] = {
  593. .valid = 1,
  594. .opt_param = {
  595. [IB_QPT_UD] = IB_QP_EN_SQD_ASYNC_NOTIFY,
  596. [IB_QPT_UC] = IB_QP_EN_SQD_ASYNC_NOTIFY,
  597. [IB_QPT_RC] = IB_QP_EN_SQD_ASYNC_NOTIFY,
  598. [IB_QPT_XRC_INI] = IB_QP_EN_SQD_ASYNC_NOTIFY,
  599. [IB_QPT_XRC_TGT] = IB_QP_EN_SQD_ASYNC_NOTIFY, /* ??? */
  600. [IB_QPT_SMI] = IB_QP_EN_SQD_ASYNC_NOTIFY,
  601. [IB_QPT_GSI] = IB_QP_EN_SQD_ASYNC_NOTIFY
  602. }
  603. },
  604. },
  605. [IB_QPS_SQD] = {
  606. [IB_QPS_RESET] = { .valid = 1 },
  607. [IB_QPS_ERR] = { .valid = 1 },
  608. [IB_QPS_RTS] = {
  609. .valid = 1,
  610. .opt_param = {
  611. [IB_QPT_UD] = (IB_QP_CUR_STATE |
  612. IB_QP_QKEY),
  613. [IB_QPT_UC] = (IB_QP_CUR_STATE |
  614. IB_QP_ALT_PATH |
  615. IB_QP_ACCESS_FLAGS |
  616. IB_QP_PATH_MIG_STATE),
  617. [IB_QPT_RC] = (IB_QP_CUR_STATE |
  618. IB_QP_ALT_PATH |
  619. IB_QP_ACCESS_FLAGS |
  620. IB_QP_MIN_RNR_TIMER |
  621. IB_QP_PATH_MIG_STATE),
  622. [IB_QPT_XRC_INI] = (IB_QP_CUR_STATE |
  623. IB_QP_ALT_PATH |
  624. IB_QP_ACCESS_FLAGS |
  625. IB_QP_PATH_MIG_STATE),
  626. [IB_QPT_XRC_TGT] = (IB_QP_CUR_STATE |
  627. IB_QP_ALT_PATH |
  628. IB_QP_ACCESS_FLAGS |
  629. IB_QP_MIN_RNR_TIMER |
  630. IB_QP_PATH_MIG_STATE),
  631. [IB_QPT_SMI] = (IB_QP_CUR_STATE |
  632. IB_QP_QKEY),
  633. [IB_QPT_GSI] = (IB_QP_CUR_STATE |
  634. IB_QP_QKEY),
  635. }
  636. },
  637. [IB_QPS_SQD] = {
  638. .valid = 1,
  639. .opt_param = {
  640. [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
  641. IB_QP_QKEY),
  642. [IB_QPT_UC] = (IB_QP_AV |
  643. IB_QP_ALT_PATH |
  644. IB_QP_ACCESS_FLAGS |
  645. IB_QP_PKEY_INDEX |
  646. IB_QP_PATH_MIG_STATE),
  647. [IB_QPT_RC] = (IB_QP_PORT |
  648. IB_QP_AV |
  649. IB_QP_TIMEOUT |
  650. IB_QP_RETRY_CNT |
  651. IB_QP_RNR_RETRY |
  652. IB_QP_MAX_QP_RD_ATOMIC |
  653. IB_QP_MAX_DEST_RD_ATOMIC |
  654. IB_QP_ALT_PATH |
  655. IB_QP_ACCESS_FLAGS |
  656. IB_QP_PKEY_INDEX |
  657. IB_QP_MIN_RNR_TIMER |
  658. IB_QP_PATH_MIG_STATE),
  659. [IB_QPT_XRC_INI] = (IB_QP_PORT |
  660. IB_QP_AV |
  661. IB_QP_TIMEOUT |
  662. IB_QP_RETRY_CNT |
  663. IB_QP_RNR_RETRY |
  664. IB_QP_MAX_QP_RD_ATOMIC |
  665. IB_QP_ALT_PATH |
  666. IB_QP_ACCESS_FLAGS |
  667. IB_QP_PKEY_INDEX |
  668. IB_QP_PATH_MIG_STATE),
  669. [IB_QPT_XRC_TGT] = (IB_QP_PORT |
  670. IB_QP_AV |
  671. IB_QP_TIMEOUT |
  672. IB_QP_MAX_DEST_RD_ATOMIC |
  673. IB_QP_ALT_PATH |
  674. IB_QP_ACCESS_FLAGS |
  675. IB_QP_PKEY_INDEX |
  676. IB_QP_MIN_RNR_TIMER |
  677. IB_QP_PATH_MIG_STATE),
  678. [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
  679. IB_QP_QKEY),
  680. [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
  681. IB_QP_QKEY),
  682. }
  683. }
  684. },
  685. [IB_QPS_SQE] = {
  686. [IB_QPS_RESET] = { .valid = 1 },
  687. [IB_QPS_ERR] = { .valid = 1 },
  688. [IB_QPS_RTS] = {
  689. .valid = 1,
  690. .opt_param = {
  691. [IB_QPT_UD] = (IB_QP_CUR_STATE |
  692. IB_QP_QKEY),
  693. [IB_QPT_UC] = (IB_QP_CUR_STATE |
  694. IB_QP_ACCESS_FLAGS),
  695. [IB_QPT_SMI] = (IB_QP_CUR_STATE |
  696. IB_QP_QKEY),
  697. [IB_QPT_GSI] = (IB_QP_CUR_STATE |
  698. IB_QP_QKEY),
  699. }
  700. }
  701. },
  702. [IB_QPS_ERR] = {
  703. [IB_QPS_RESET] = { .valid = 1 },
  704. [IB_QPS_ERR] = { .valid = 1 }
  705. }
  706. };
  707. int ib_modify_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state next_state,
  708. enum ib_qp_type type, enum ib_qp_attr_mask mask)
  709. {
  710. enum ib_qp_attr_mask req_param, opt_param;
  711. if (cur_state < 0 || cur_state > IB_QPS_ERR ||
  712. next_state < 0 || next_state > IB_QPS_ERR)
  713. return 0;
  714. if (mask & IB_QP_CUR_STATE &&
  715. cur_state != IB_QPS_RTR && cur_state != IB_QPS_RTS &&
  716. cur_state != IB_QPS_SQD && cur_state != IB_QPS_SQE)
  717. return 0;
  718. if (!qp_state_table[cur_state][next_state].valid)
  719. return 0;
  720. req_param = qp_state_table[cur_state][next_state].req_param[type];
  721. opt_param = qp_state_table[cur_state][next_state].opt_param[type];
  722. if ((mask & req_param) != req_param)
  723. return 0;
  724. if (mask & ~(req_param | opt_param | IB_QP_STATE))
  725. return 0;
  726. return 1;
  727. }
  728. EXPORT_SYMBOL(ib_modify_qp_is_ok);
  729. int ib_modify_qp(struct ib_qp *qp,
  730. struct ib_qp_attr *qp_attr,
  731. int qp_attr_mask)
  732. {
  733. return qp->device->modify_qp(qp->real_qp, qp_attr, qp_attr_mask, NULL);
  734. }
  735. EXPORT_SYMBOL(ib_modify_qp);
  736. int ib_query_qp(struct ib_qp *qp,
  737. struct ib_qp_attr *qp_attr,
  738. int qp_attr_mask,
  739. struct ib_qp_init_attr *qp_init_attr)
  740. {
  741. return qp->device->query_qp ?
  742. qp->device->query_qp(qp->real_qp, qp_attr, qp_attr_mask, qp_init_attr) :
  743. -ENOSYS;
  744. }
  745. EXPORT_SYMBOL(ib_query_qp);
  746. int ib_close_qp(struct ib_qp *qp)
  747. {
  748. struct ib_qp *real_qp;
  749. unsigned long flags;
  750. real_qp = qp->real_qp;
  751. if (real_qp == qp)
  752. return -EINVAL;
  753. spin_lock_irqsave(&real_qp->device->event_handler_lock, flags);
  754. list_del(&qp->open_list);
  755. spin_unlock_irqrestore(&real_qp->device->event_handler_lock, flags);
  756. atomic_dec(&real_qp->usecnt);
  757. kfree(qp);
  758. return 0;
  759. }
  760. EXPORT_SYMBOL(ib_close_qp);
  761. static int __ib_destroy_shared_qp(struct ib_qp *qp)
  762. {
  763. struct ib_xrcd *xrcd;
  764. struct ib_qp *real_qp;
  765. int ret;
  766. real_qp = qp->real_qp;
  767. xrcd = real_qp->xrcd;
  768. mutex_lock(&xrcd->tgt_qp_mutex);
  769. ib_close_qp(qp);
  770. if (atomic_read(&real_qp->usecnt) == 0)
  771. list_del(&real_qp->xrcd_list);
  772. else
  773. real_qp = NULL;
  774. mutex_unlock(&xrcd->tgt_qp_mutex);
  775. if (real_qp) {
  776. ret = ib_destroy_qp(real_qp);
  777. if (!ret)
  778. atomic_dec(&xrcd->usecnt);
  779. else
  780. __ib_insert_xrcd_qp(xrcd, real_qp);
  781. }
  782. return 0;
  783. }
  784. int ib_destroy_qp(struct ib_qp *qp)
  785. {
  786. struct ib_pd *pd;
  787. struct ib_cq *scq, *rcq;
  788. struct ib_srq *srq;
  789. int ret;
  790. if (atomic_read(&qp->usecnt))
  791. return -EBUSY;
  792. if (qp->real_qp != qp)
  793. return __ib_destroy_shared_qp(qp);
  794. pd = qp->pd;
  795. scq = qp->send_cq;
  796. rcq = qp->recv_cq;
  797. srq = qp->srq;
  798. ret = qp->device->destroy_qp(qp);
  799. if (!ret) {
  800. if (pd)
  801. atomic_dec(&pd->usecnt);
  802. if (scq)
  803. atomic_dec(&scq->usecnt);
  804. if (rcq)
  805. atomic_dec(&rcq->usecnt);
  806. if (srq)
  807. atomic_dec(&srq->usecnt);
  808. }
  809. return ret;
  810. }
  811. EXPORT_SYMBOL(ib_destroy_qp);
  812. /* Completion queues */
  813. struct ib_cq *ib_create_cq(struct ib_device *device,
  814. ib_comp_handler comp_handler,
  815. void (*event_handler)(struct ib_event *, void *),
  816. void *cq_context, int cqe, int comp_vector)
  817. {
  818. struct ib_cq *cq;
  819. cq = device->create_cq(device, cqe, comp_vector, NULL, NULL);
  820. if (!IS_ERR(cq)) {
  821. cq->device = device;
  822. cq->uobject = NULL;
  823. cq->comp_handler = comp_handler;
  824. cq->event_handler = event_handler;
  825. cq->cq_context = cq_context;
  826. atomic_set(&cq->usecnt, 0);
  827. }
  828. return cq;
  829. }
  830. EXPORT_SYMBOL(ib_create_cq);
  831. int ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  832. {
  833. return cq->device->modify_cq ?
  834. cq->device->modify_cq(cq, cq_count, cq_period) : -ENOSYS;
  835. }
  836. EXPORT_SYMBOL(ib_modify_cq);
  837. int ib_destroy_cq(struct ib_cq *cq)
  838. {
  839. if (atomic_read(&cq->usecnt))
  840. return -EBUSY;
  841. return cq->device->destroy_cq(cq);
  842. }
  843. EXPORT_SYMBOL(ib_destroy_cq);
  844. int ib_resize_cq(struct ib_cq *cq, int cqe)
  845. {
  846. return cq->device->resize_cq ?
  847. cq->device->resize_cq(cq, cqe, NULL) : -ENOSYS;
  848. }
  849. EXPORT_SYMBOL(ib_resize_cq);
  850. /* Memory regions */
  851. struct ib_mr *ib_get_dma_mr(struct ib_pd *pd, int mr_access_flags)
  852. {
  853. struct ib_mr *mr;
  854. mr = pd->device->get_dma_mr(pd, mr_access_flags);
  855. if (!IS_ERR(mr)) {
  856. mr->device = pd->device;
  857. mr->pd = pd;
  858. mr->uobject = NULL;
  859. atomic_inc(&pd->usecnt);
  860. atomic_set(&mr->usecnt, 0);
  861. }
  862. return mr;
  863. }
  864. EXPORT_SYMBOL(ib_get_dma_mr);
  865. struct ib_mr *ib_reg_phys_mr(struct ib_pd *pd,
  866. struct ib_phys_buf *phys_buf_array,
  867. int num_phys_buf,
  868. int mr_access_flags,
  869. u64 *iova_start)
  870. {
  871. struct ib_mr *mr;
  872. if (!pd->device->reg_phys_mr)
  873. return ERR_PTR(-ENOSYS);
  874. mr = pd->device->reg_phys_mr(pd, phys_buf_array, num_phys_buf,
  875. mr_access_flags, iova_start);
  876. if (!IS_ERR(mr)) {
  877. mr->device = pd->device;
  878. mr->pd = pd;
  879. mr->uobject = NULL;
  880. atomic_inc(&pd->usecnt);
  881. atomic_set(&mr->usecnt, 0);
  882. }
  883. return mr;
  884. }
  885. EXPORT_SYMBOL(ib_reg_phys_mr);
  886. int ib_rereg_phys_mr(struct ib_mr *mr,
  887. int mr_rereg_mask,
  888. struct ib_pd *pd,
  889. struct ib_phys_buf *phys_buf_array,
  890. int num_phys_buf,
  891. int mr_access_flags,
  892. u64 *iova_start)
  893. {
  894. struct ib_pd *old_pd;
  895. int ret;
  896. if (!mr->device->rereg_phys_mr)
  897. return -ENOSYS;
  898. if (atomic_read(&mr->usecnt))
  899. return -EBUSY;
  900. old_pd = mr->pd;
  901. ret = mr->device->rereg_phys_mr(mr, mr_rereg_mask, pd,
  902. phys_buf_array, num_phys_buf,
  903. mr_access_flags, iova_start);
  904. if (!ret && (mr_rereg_mask & IB_MR_REREG_PD)) {
  905. atomic_dec(&old_pd->usecnt);
  906. atomic_inc(&pd->usecnt);
  907. }
  908. return ret;
  909. }
  910. EXPORT_SYMBOL(ib_rereg_phys_mr);
  911. int ib_query_mr(struct ib_mr *mr, struct ib_mr_attr *mr_attr)
  912. {
  913. return mr->device->query_mr ?
  914. mr->device->query_mr(mr, mr_attr) : -ENOSYS;
  915. }
  916. EXPORT_SYMBOL(ib_query_mr);
  917. int ib_dereg_mr(struct ib_mr *mr)
  918. {
  919. struct ib_pd *pd;
  920. int ret;
  921. if (atomic_read(&mr->usecnt))
  922. return -EBUSY;
  923. pd = mr->pd;
  924. ret = mr->device->dereg_mr(mr);
  925. if (!ret)
  926. atomic_dec(&pd->usecnt);
  927. return ret;
  928. }
  929. EXPORT_SYMBOL(ib_dereg_mr);
  930. struct ib_mr *ib_alloc_fast_reg_mr(struct ib_pd *pd, int max_page_list_len)
  931. {
  932. struct ib_mr *mr;
  933. if (!pd->device->alloc_fast_reg_mr)
  934. return ERR_PTR(-ENOSYS);
  935. mr = pd->device->alloc_fast_reg_mr(pd, max_page_list_len);
  936. if (!IS_ERR(mr)) {
  937. mr->device = pd->device;
  938. mr->pd = pd;
  939. mr->uobject = NULL;
  940. atomic_inc(&pd->usecnt);
  941. atomic_set(&mr->usecnt, 0);
  942. }
  943. return mr;
  944. }
  945. EXPORT_SYMBOL(ib_alloc_fast_reg_mr);
  946. struct ib_fast_reg_page_list *ib_alloc_fast_reg_page_list(struct ib_device *device,
  947. int max_page_list_len)
  948. {
  949. struct ib_fast_reg_page_list *page_list;
  950. if (!device->alloc_fast_reg_page_list)
  951. return ERR_PTR(-ENOSYS);
  952. page_list = device->alloc_fast_reg_page_list(device, max_page_list_len);
  953. if (!IS_ERR(page_list)) {
  954. page_list->device = device;
  955. page_list->max_page_list_len = max_page_list_len;
  956. }
  957. return page_list;
  958. }
  959. EXPORT_SYMBOL(ib_alloc_fast_reg_page_list);
  960. void ib_free_fast_reg_page_list(struct ib_fast_reg_page_list *page_list)
  961. {
  962. page_list->device->free_fast_reg_page_list(page_list);
  963. }
  964. EXPORT_SYMBOL(ib_free_fast_reg_page_list);
  965. /* Memory windows */
  966. struct ib_mw *ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type)
  967. {
  968. struct ib_mw *mw;
  969. if (!pd->device->alloc_mw)
  970. return ERR_PTR(-ENOSYS);
  971. mw = pd->device->alloc_mw(pd, type);
  972. if (!IS_ERR(mw)) {
  973. mw->device = pd->device;
  974. mw->pd = pd;
  975. mw->uobject = NULL;
  976. mw->type = type;
  977. atomic_inc(&pd->usecnt);
  978. }
  979. return mw;
  980. }
  981. EXPORT_SYMBOL(ib_alloc_mw);
  982. int ib_dealloc_mw(struct ib_mw *mw)
  983. {
  984. struct ib_pd *pd;
  985. int ret;
  986. pd = mw->pd;
  987. ret = mw->device->dealloc_mw(mw);
  988. if (!ret)
  989. atomic_dec(&pd->usecnt);
  990. return ret;
  991. }
  992. EXPORT_SYMBOL(ib_dealloc_mw);
  993. /* "Fast" memory regions */
  994. struct ib_fmr *ib_alloc_fmr(struct ib_pd *pd,
  995. int mr_access_flags,
  996. struct ib_fmr_attr *fmr_attr)
  997. {
  998. struct ib_fmr *fmr;
  999. if (!pd->device->alloc_fmr)
  1000. return ERR_PTR(-ENOSYS);
  1001. fmr = pd->device->alloc_fmr(pd, mr_access_flags, fmr_attr);
  1002. if (!IS_ERR(fmr)) {
  1003. fmr->device = pd->device;
  1004. fmr->pd = pd;
  1005. atomic_inc(&pd->usecnt);
  1006. }
  1007. return fmr;
  1008. }
  1009. EXPORT_SYMBOL(ib_alloc_fmr);
  1010. int ib_unmap_fmr(struct list_head *fmr_list)
  1011. {
  1012. struct ib_fmr *fmr;
  1013. if (list_empty(fmr_list))
  1014. return 0;
  1015. fmr = list_entry(fmr_list->next, struct ib_fmr, list);
  1016. return fmr->device->unmap_fmr(fmr_list);
  1017. }
  1018. EXPORT_SYMBOL(ib_unmap_fmr);
  1019. int ib_dealloc_fmr(struct ib_fmr *fmr)
  1020. {
  1021. struct ib_pd *pd;
  1022. int ret;
  1023. pd = fmr->pd;
  1024. ret = fmr->device->dealloc_fmr(fmr);
  1025. if (!ret)
  1026. atomic_dec(&pd->usecnt);
  1027. return ret;
  1028. }
  1029. EXPORT_SYMBOL(ib_dealloc_fmr);
  1030. /* Multicast groups */
  1031. int ib_attach_mcast(struct ib_qp *qp, union ib_gid *gid, u16 lid)
  1032. {
  1033. int ret;
  1034. if (!qp->device->attach_mcast)
  1035. return -ENOSYS;
  1036. if (gid->raw[0] != 0xff || qp->qp_type != IB_QPT_UD)
  1037. return -EINVAL;
  1038. ret = qp->device->attach_mcast(qp, gid, lid);
  1039. if (!ret)
  1040. atomic_inc(&qp->usecnt);
  1041. return ret;
  1042. }
  1043. EXPORT_SYMBOL(ib_attach_mcast);
  1044. int ib_detach_mcast(struct ib_qp *qp, union ib_gid *gid, u16 lid)
  1045. {
  1046. int ret;
  1047. if (!qp->device->detach_mcast)
  1048. return -ENOSYS;
  1049. if (gid->raw[0] != 0xff || qp->qp_type != IB_QPT_UD)
  1050. return -EINVAL;
  1051. ret = qp->device->detach_mcast(qp, gid, lid);
  1052. if (!ret)
  1053. atomic_dec(&qp->usecnt);
  1054. return ret;
  1055. }
  1056. EXPORT_SYMBOL(ib_detach_mcast);
  1057. struct ib_xrcd *ib_alloc_xrcd(struct ib_device *device)
  1058. {
  1059. struct ib_xrcd *xrcd;
  1060. if (!device->alloc_xrcd)
  1061. return ERR_PTR(-ENOSYS);
  1062. xrcd = device->alloc_xrcd(device, NULL, NULL);
  1063. if (!IS_ERR(xrcd)) {
  1064. xrcd->device = device;
  1065. xrcd->inode = NULL;
  1066. atomic_set(&xrcd->usecnt, 0);
  1067. mutex_init(&xrcd->tgt_qp_mutex);
  1068. INIT_LIST_HEAD(&xrcd->tgt_qp_list);
  1069. }
  1070. return xrcd;
  1071. }
  1072. EXPORT_SYMBOL(ib_alloc_xrcd);
  1073. int ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  1074. {
  1075. struct ib_qp *qp;
  1076. int ret;
  1077. if (atomic_read(&xrcd->usecnt))
  1078. return -EBUSY;
  1079. while (!list_empty(&xrcd->tgt_qp_list)) {
  1080. qp = list_entry(xrcd->tgt_qp_list.next, struct ib_qp, xrcd_list);
  1081. ret = ib_destroy_qp(qp);
  1082. if (ret)
  1083. return ret;
  1084. }
  1085. return xrcd->device->dealloc_xrcd(xrcd);
  1086. }
  1087. EXPORT_SYMBOL(ib_dealloc_xrcd);