apic.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/cpumask.h>
  4. #include <linux/pm.h>
  5. #include <asm/alternative.h>
  6. #include <asm/cpufeature.h>
  7. #include <asm/processor.h>
  8. #include <asm/apicdef.h>
  9. #include <linux/atomic.h>
  10. #include <asm/fixmap.h>
  11. #include <asm/mpspec.h>
  12. #include <asm/msr.h>
  13. #include <asm/idle.h>
  14. #define ARCH_APICTIMER_STOPS_ON_C3 1
  15. /*
  16. * Debugging macros
  17. */
  18. #define APIC_QUIET 0
  19. #define APIC_VERBOSE 1
  20. #define APIC_DEBUG 2
  21. /*
  22. * Define the default level of output to be very little
  23. * This can be turned up by using apic=verbose for more
  24. * information and apic=debug for _lots_ of information.
  25. * apic_verbosity is defined in apic.c
  26. */
  27. #define apic_printk(v, s, a...) do { \
  28. if ((v) <= apic_verbosity) \
  29. printk(s, ##a); \
  30. } while (0)
  31. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  32. extern void generic_apic_probe(void);
  33. #else
  34. static inline void generic_apic_probe(void)
  35. {
  36. }
  37. #endif
  38. #ifdef CONFIG_X86_LOCAL_APIC
  39. extern unsigned int apic_verbosity;
  40. extern int local_apic_timer_c2_ok;
  41. extern int disable_apic;
  42. extern unsigned int lapic_timer_frequency;
  43. #ifdef CONFIG_SMP
  44. extern void __inquire_remote_apic(int apicid);
  45. #else /* CONFIG_SMP */
  46. static inline void __inquire_remote_apic(int apicid)
  47. {
  48. }
  49. #endif /* CONFIG_SMP */
  50. static inline void default_inquire_remote_apic(int apicid)
  51. {
  52. if (apic_verbosity >= APIC_DEBUG)
  53. __inquire_remote_apic(apicid);
  54. }
  55. /*
  56. * With 82489DX we can't rely on apic feature bit
  57. * retrieved via cpuid but still have to deal with
  58. * such an apic chip so we assume that SMP configuration
  59. * is found from MP table (64bit case uses ACPI mostly
  60. * which set smp presence flag as well so we are safe
  61. * to use this helper too).
  62. */
  63. static inline bool apic_from_smp_config(void)
  64. {
  65. return smp_found_config && !disable_apic;
  66. }
  67. /*
  68. * Basic functions accessing APICs.
  69. */
  70. #ifdef CONFIG_PARAVIRT
  71. #include <asm/paravirt.h>
  72. #endif
  73. #ifdef CONFIG_X86_64
  74. extern int is_vsmp_box(void);
  75. #else
  76. static inline int is_vsmp_box(void)
  77. {
  78. return 0;
  79. }
  80. #endif
  81. extern void xapic_wait_icr_idle(void);
  82. extern u32 safe_xapic_wait_icr_idle(void);
  83. extern void xapic_icr_write(u32, u32);
  84. extern int setup_profiling_timer(unsigned int);
  85. static inline void native_apic_mem_write(u32 reg, u32 v)
  86. {
  87. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  88. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  89. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  90. ASM_OUTPUT2("0" (v), "m" (*addr)));
  91. }
  92. static inline u32 native_apic_mem_read(u32 reg)
  93. {
  94. return *((volatile u32 *)(APIC_BASE + reg));
  95. }
  96. extern void native_apic_wait_icr_idle(void);
  97. extern u32 native_safe_apic_wait_icr_idle(void);
  98. extern void native_apic_icr_write(u32 low, u32 id);
  99. extern u64 native_apic_icr_read(void);
  100. extern int x2apic_mode;
  101. #ifdef CONFIG_X86_X2APIC
  102. /*
  103. * Make previous memory operations globally visible before
  104. * sending the IPI through x2apic wrmsr. We need a serializing instruction or
  105. * mfence for this.
  106. */
  107. static inline void x2apic_wrmsr_fence(void)
  108. {
  109. asm volatile("mfence" : : : "memory");
  110. }
  111. static inline void native_apic_msr_write(u32 reg, u32 v)
  112. {
  113. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  114. reg == APIC_LVR)
  115. return;
  116. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  117. }
  118. static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
  119. {
  120. wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
  121. }
  122. static inline u32 native_apic_msr_read(u32 reg)
  123. {
  124. u64 msr;
  125. if (reg == APIC_DFR)
  126. return -1;
  127. rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
  128. return (u32)msr;
  129. }
  130. static inline void native_x2apic_wait_icr_idle(void)
  131. {
  132. /* no need to wait for icr idle in x2apic */
  133. return;
  134. }
  135. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  136. {
  137. /* no need to wait for icr idle in x2apic */
  138. return 0;
  139. }
  140. static inline void native_x2apic_icr_write(u32 low, u32 id)
  141. {
  142. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  143. }
  144. static inline u64 native_x2apic_icr_read(void)
  145. {
  146. unsigned long val;
  147. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  148. return val;
  149. }
  150. extern int x2apic_phys;
  151. extern int x2apic_preenabled;
  152. extern void check_x2apic(void);
  153. extern void enable_x2apic(void);
  154. extern void x2apic_icr_write(u32 low, u32 id);
  155. static inline int x2apic_enabled(void)
  156. {
  157. u64 msr;
  158. if (!cpu_has_x2apic)
  159. return 0;
  160. rdmsrl(MSR_IA32_APICBASE, msr);
  161. if (msr & X2APIC_ENABLE)
  162. return 1;
  163. return 0;
  164. }
  165. #define x2apic_supported() (cpu_has_x2apic)
  166. static inline void x2apic_force_phys(void)
  167. {
  168. x2apic_phys = 1;
  169. }
  170. #else
  171. static inline void disable_x2apic(void)
  172. {
  173. }
  174. static inline void check_x2apic(void)
  175. {
  176. }
  177. static inline void enable_x2apic(void)
  178. {
  179. }
  180. static inline int x2apic_enabled(void)
  181. {
  182. return 0;
  183. }
  184. static inline void x2apic_force_phys(void)
  185. {
  186. }
  187. #define nox2apic 0
  188. #define x2apic_preenabled 0
  189. #define x2apic_supported() 0
  190. #endif
  191. extern void enable_IR_x2apic(void);
  192. extern int get_physical_broadcast(void);
  193. extern int lapic_get_maxlvt(void);
  194. extern void clear_local_APIC(void);
  195. extern void connect_bsp_APIC(void);
  196. extern void disconnect_bsp_APIC(int virt_wire_setup);
  197. extern void disable_local_APIC(void);
  198. extern void lapic_shutdown(void);
  199. extern int verify_local_APIC(void);
  200. extern void sync_Arb_IDs(void);
  201. extern void init_bsp_APIC(void);
  202. extern void setup_local_APIC(void);
  203. extern void end_local_APIC_setup(void);
  204. extern void bsp_end_local_APIC_setup(void);
  205. extern void init_apic_mappings(void);
  206. void register_lapic_address(unsigned long address);
  207. extern void setup_boot_APIC_clock(void);
  208. extern void setup_secondary_APIC_clock(void);
  209. extern int APIC_init_uniprocessor(void);
  210. extern int apic_force_enable(unsigned long addr);
  211. /*
  212. * On 32bit this is mach-xxx local
  213. */
  214. #ifdef CONFIG_X86_64
  215. extern int apic_is_clustered_box(void);
  216. #else
  217. static inline int apic_is_clustered_box(void)
  218. {
  219. return 0;
  220. }
  221. #endif
  222. extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
  223. #else /* !CONFIG_X86_LOCAL_APIC */
  224. static inline void lapic_shutdown(void) { }
  225. #define local_apic_timer_c2_ok 1
  226. static inline void init_apic_mappings(void) { }
  227. static inline void disable_local_APIC(void) { }
  228. # define setup_boot_APIC_clock x86_init_noop
  229. # define setup_secondary_APIC_clock x86_init_noop
  230. #endif /* !CONFIG_X86_LOCAL_APIC */
  231. #ifdef CONFIG_X86_64
  232. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  233. #else
  234. #endif
  235. /*
  236. * Copyright 2004 James Cleverdon, IBM.
  237. * Subject to the GNU Public License, v.2
  238. *
  239. * Generic APIC sub-arch data struct.
  240. *
  241. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  242. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  243. * James Cleverdon.
  244. */
  245. struct apic {
  246. char *name;
  247. int (*probe)(void);
  248. int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
  249. int (*apic_id_valid)(int apicid);
  250. int (*apic_id_registered)(void);
  251. u32 irq_delivery_mode;
  252. u32 irq_dest_mode;
  253. const struct cpumask *(*target_cpus)(void);
  254. int disable_esr;
  255. int dest_logical;
  256. unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
  257. unsigned long (*check_apicid_present)(int apicid);
  258. void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
  259. const struct cpumask *mask);
  260. void (*init_apic_ldr)(void);
  261. void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
  262. void (*setup_apic_routing)(void);
  263. int (*multi_timer_check)(int apic, int irq);
  264. int (*cpu_present_to_apicid)(int mps_cpu);
  265. void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
  266. void (*setup_portio_remap)(void);
  267. int (*check_phys_apicid_present)(int phys_apicid);
  268. void (*enable_apic_mode)(void);
  269. int (*phys_pkg_id)(int cpuid_apic, int index_msb);
  270. /*
  271. * When one of the next two hooks returns 1 the apic
  272. * is switched to this. Essentially they are additional
  273. * probe functions:
  274. */
  275. int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
  276. unsigned int (*get_apic_id)(unsigned long x);
  277. unsigned long (*set_apic_id)(unsigned int id);
  278. unsigned long apic_id_mask;
  279. int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
  280. const struct cpumask *andmask,
  281. unsigned int *apicid);
  282. /* ipi */
  283. void (*send_IPI_mask)(const struct cpumask *mask, int vector);
  284. void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
  285. int vector);
  286. void (*send_IPI_allbutself)(int vector);
  287. void (*send_IPI_all)(int vector);
  288. void (*send_IPI_self)(int vector);
  289. /* wakeup_secondary_cpu */
  290. int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
  291. int trampoline_phys_low;
  292. int trampoline_phys_high;
  293. void (*wait_for_init_deassert)(atomic_t *deassert);
  294. void (*smp_callin_clear_local_apic)(void);
  295. void (*inquire_remote_apic)(int apicid);
  296. /* apic ops */
  297. u32 (*read)(u32 reg);
  298. void (*write)(u32 reg, u32 v);
  299. /*
  300. * ->eoi_write() has the same signature as ->write().
  301. *
  302. * Drivers can support both ->eoi_write() and ->write() by passing the same
  303. * callback value. Kernel can override ->eoi_write() and fall back
  304. * on write for EOI.
  305. */
  306. void (*eoi_write)(u32 reg, u32 v);
  307. u64 (*icr_read)(void);
  308. void (*icr_write)(u32 low, u32 high);
  309. void (*wait_icr_idle)(void);
  310. u32 (*safe_wait_icr_idle)(void);
  311. #ifdef CONFIG_X86_32
  312. /*
  313. * Called very early during boot from get_smp_config(). It should
  314. * return the logical apicid. x86_[bios]_cpu_to_apicid is
  315. * initialized before this function is called.
  316. *
  317. * If logical apicid can't be determined that early, the function
  318. * may return BAD_APICID. Logical apicid will be configured after
  319. * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
  320. * won't be applied properly during early boot in this case.
  321. */
  322. int (*x86_32_early_logical_apicid)(int cpu);
  323. /*
  324. * Optional method called from setup_local_APIC() after logical
  325. * apicid is guaranteed to be known to initialize apicid -> node
  326. * mapping if NUMA initialization hasn't done so already. Don't
  327. * add new users.
  328. */
  329. int (*x86_32_numa_cpu_node)(int cpu);
  330. #endif
  331. };
  332. /*
  333. * Pointer to the local APIC driver in use on this system (there's
  334. * always just one such driver in use - the kernel decides via an
  335. * early probing process which one it picks - and then sticks to it):
  336. */
  337. extern struct apic *apic;
  338. /*
  339. * APIC drivers are probed based on how they are listed in the .apicdrivers
  340. * section. So the order is important and enforced by the ordering
  341. * of different apic driver files in the Makefile.
  342. *
  343. * For the files having two apic drivers, we use apic_drivers()
  344. * to enforce the order with in them.
  345. */
  346. #define apic_driver(sym) \
  347. static const struct apic *__apicdrivers_##sym __used \
  348. __aligned(sizeof(struct apic *)) \
  349. __section(.apicdrivers) = { &sym }
  350. #define apic_drivers(sym1, sym2) \
  351. static struct apic *__apicdrivers_##sym1##sym2[2] __used \
  352. __aligned(sizeof(struct apic *)) \
  353. __section(.apicdrivers) = { &sym1, &sym2 }
  354. extern struct apic *__apicdrivers[], *__apicdrivers_end[];
  355. /*
  356. * APIC functionality to boot other CPUs - only used on SMP:
  357. */
  358. #ifdef CONFIG_SMP
  359. extern atomic_t init_deasserted;
  360. extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
  361. #endif
  362. #ifdef CONFIG_X86_LOCAL_APIC
  363. static inline u32 apic_read(u32 reg)
  364. {
  365. return apic->read(reg);
  366. }
  367. static inline void apic_write(u32 reg, u32 val)
  368. {
  369. apic->write(reg, val);
  370. }
  371. static inline void apic_eoi(void)
  372. {
  373. apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
  374. }
  375. static inline u64 apic_icr_read(void)
  376. {
  377. return apic->icr_read();
  378. }
  379. static inline void apic_icr_write(u32 low, u32 high)
  380. {
  381. apic->icr_write(low, high);
  382. }
  383. static inline void apic_wait_icr_idle(void)
  384. {
  385. apic->wait_icr_idle();
  386. }
  387. static inline u32 safe_apic_wait_icr_idle(void)
  388. {
  389. return apic->safe_wait_icr_idle();
  390. }
  391. extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
  392. #else /* CONFIG_X86_LOCAL_APIC */
  393. static inline u32 apic_read(u32 reg) { return 0; }
  394. static inline void apic_write(u32 reg, u32 val) { }
  395. static inline void apic_eoi(void) { }
  396. static inline u64 apic_icr_read(void) { return 0; }
  397. static inline void apic_icr_write(u32 low, u32 high) { }
  398. static inline void apic_wait_icr_idle(void) { }
  399. static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
  400. static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
  401. #endif /* CONFIG_X86_LOCAL_APIC */
  402. static inline void ack_APIC_irq(void)
  403. {
  404. /*
  405. * ack_APIC_irq() actually gets compiled as a single instruction
  406. * ... yummie.
  407. */
  408. apic_eoi();
  409. }
  410. static inline unsigned default_get_apic_id(unsigned long x)
  411. {
  412. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  413. if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
  414. return (x >> 24) & 0xFF;
  415. else
  416. return (x >> 24) & 0x0F;
  417. }
  418. /*
  419. * Warm reset vector default position:
  420. */
  421. #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
  422. #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
  423. #ifdef CONFIG_X86_64
  424. extern int default_acpi_madt_oem_check(char *, char *);
  425. extern void apic_send_IPI_self(int vector);
  426. DECLARE_PER_CPU(int, x2apic_extra_bits);
  427. extern int default_cpu_present_to_apicid(int mps_cpu);
  428. extern int default_check_phys_apicid_present(int phys_apicid);
  429. #endif
  430. static inline void default_wait_for_init_deassert(atomic_t *deassert)
  431. {
  432. while (!atomic_read(deassert))
  433. cpu_relax();
  434. return;
  435. }
  436. extern void generic_bigsmp_probe(void);
  437. #ifdef CONFIG_X86_LOCAL_APIC
  438. #include <asm/smp.h>
  439. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  440. static inline const struct cpumask *default_target_cpus(void)
  441. {
  442. #ifdef CONFIG_SMP
  443. return cpu_online_mask;
  444. #else
  445. return cpumask_of(0);
  446. #endif
  447. }
  448. static inline const struct cpumask *online_target_cpus(void)
  449. {
  450. return cpu_online_mask;
  451. }
  452. DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
  453. static inline unsigned int read_apic_id(void)
  454. {
  455. unsigned int reg;
  456. reg = apic_read(APIC_ID);
  457. return apic->get_apic_id(reg);
  458. }
  459. static inline int default_apic_id_valid(int apicid)
  460. {
  461. return (apicid < 255);
  462. }
  463. extern void default_setup_apic_routing(void);
  464. extern struct apic apic_noop;
  465. #ifdef CONFIG_X86_32
  466. static inline int noop_x86_32_early_logical_apicid(int cpu)
  467. {
  468. return BAD_APICID;
  469. }
  470. /*
  471. * Set up the logical destination ID.
  472. *
  473. * Intel recommends to set DFR, LDR and TPR before enabling
  474. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  475. * document number 292116). So here it goes...
  476. */
  477. extern void default_init_apic_ldr(void);
  478. static inline int default_apic_id_registered(void)
  479. {
  480. return physid_isset(read_apic_id(), phys_cpu_present_map);
  481. }
  482. static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
  483. {
  484. return cpuid_apic >> index_msb;
  485. }
  486. #endif
  487. static inline int
  488. flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  489. const struct cpumask *andmask,
  490. unsigned int *apicid)
  491. {
  492. unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
  493. cpumask_bits(andmask)[0] &
  494. cpumask_bits(cpu_online_mask)[0] &
  495. APIC_ALL_CPUS;
  496. if (likely(cpu_mask)) {
  497. *apicid = (unsigned int)cpu_mask;
  498. return 0;
  499. } else {
  500. return -EINVAL;
  501. }
  502. }
  503. extern int
  504. default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  505. const struct cpumask *andmask,
  506. unsigned int *apicid);
  507. static inline void
  508. flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
  509. const struct cpumask *mask)
  510. {
  511. /* Careful. Some cpus do not strictly honor the set of cpus
  512. * specified in the interrupt destination when using lowest
  513. * priority interrupt delivery mode.
  514. *
  515. * In particular there was a hyperthreading cpu observed to
  516. * deliver interrupts to the wrong hyperthread when only one
  517. * hyperthread was specified in the interrupt desitination.
  518. */
  519. cpumask_clear(retmask);
  520. cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
  521. }
  522. static inline void
  523. default_vector_allocation_domain(int cpu, struct cpumask *retmask,
  524. const struct cpumask *mask)
  525. {
  526. cpumask_copy(retmask, cpumask_of(cpu));
  527. }
  528. static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
  529. {
  530. return physid_isset(apicid, *map);
  531. }
  532. static inline unsigned long default_check_apicid_present(int bit)
  533. {
  534. return physid_isset(bit, phys_cpu_present_map);
  535. }
  536. static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
  537. {
  538. *retmap = *phys_map;
  539. }
  540. static inline int __default_cpu_present_to_apicid(int mps_cpu)
  541. {
  542. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  543. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  544. else
  545. return BAD_APICID;
  546. }
  547. static inline int
  548. __default_check_phys_apicid_present(int phys_apicid)
  549. {
  550. return physid_isset(phys_apicid, phys_cpu_present_map);
  551. }
  552. #ifdef CONFIG_X86_32
  553. static inline int default_cpu_present_to_apicid(int mps_cpu)
  554. {
  555. return __default_cpu_present_to_apicid(mps_cpu);
  556. }
  557. static inline int
  558. default_check_phys_apicid_present(int phys_apicid)
  559. {
  560. return __default_check_phys_apicid_present(phys_apicid);
  561. }
  562. #else
  563. extern int default_cpu_present_to_apicid(int mps_cpu);
  564. extern int default_check_phys_apicid_present(int phys_apicid);
  565. #endif
  566. #endif /* CONFIG_X86_LOCAL_APIC */
  567. extern void irq_enter(void);
  568. extern void irq_exit(void);
  569. static inline void entering_irq(void)
  570. {
  571. irq_enter();
  572. exit_idle();
  573. }
  574. static inline void entering_ack_irq(void)
  575. {
  576. ack_APIC_irq();
  577. entering_irq();
  578. }
  579. static inline void exiting_irq(void)
  580. {
  581. irq_exit();
  582. }
  583. static inline void exiting_ack_irq(void)
  584. {
  585. irq_exit();
  586. /* Ack only at the end to avoid potential reentry */
  587. ack_APIC_irq();
  588. }
  589. #endif /* _ASM_X86_APIC_H */