eeh.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /*
  2. * Copyright IBM Corporation 2001, 2005, 2006
  3. * Copyright Dave Engebretsen & Todd Inglett 2001
  4. * Copyright Linas Vepstas 2005, 2006
  5. * Copyright 2001-2012 IBM Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/sched.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/pci.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/rbtree.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/export.h>
  33. #include <linux/of.h>
  34. #include <linux/atomic.h>
  35. #include <asm/eeh.h>
  36. #include <asm/eeh_event.h>
  37. #include <asm/io.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/rtas.h>
  41. /** Overview:
  42. * EEH, or "Extended Error Handling" is a PCI bridge technology for
  43. * dealing with PCI bus errors that can't be dealt with within the
  44. * usual PCI framework, except by check-stopping the CPU. Systems
  45. * that are designed for high-availability/reliability cannot afford
  46. * to crash due to a "mere" PCI error, thus the need for EEH.
  47. * An EEH-capable bridge operates by converting a detected error
  48. * into a "slot freeze", taking the PCI adapter off-line, making
  49. * the slot behave, from the OS'es point of view, as if the slot
  50. * were "empty": all reads return 0xff's and all writes are silently
  51. * ignored. EEH slot isolation events can be triggered by parity
  52. * errors on the address or data busses (e.g. during posted writes),
  53. * which in turn might be caused by low voltage on the bus, dust,
  54. * vibration, humidity, radioactivity or plain-old failed hardware.
  55. *
  56. * Note, however, that one of the leading causes of EEH slot
  57. * freeze events are buggy device drivers, buggy device microcode,
  58. * or buggy device hardware. This is because any attempt by the
  59. * device to bus-master data to a memory address that is not
  60. * assigned to the device will trigger a slot freeze. (The idea
  61. * is to prevent devices-gone-wild from corrupting system memory).
  62. * Buggy hardware/drivers will have a miserable time co-existing
  63. * with EEH.
  64. *
  65. * Ideally, a PCI device driver, when suspecting that an isolation
  66. * event has occurred (e.g. by reading 0xff's), will then ask EEH
  67. * whether this is the case, and then take appropriate steps to
  68. * reset the PCI slot, the PCI device, and then resume operations.
  69. * However, until that day, the checking is done here, with the
  70. * eeh_check_failure() routine embedded in the MMIO macros. If
  71. * the slot is found to be isolated, an "EEH Event" is synthesized
  72. * and sent out for processing.
  73. */
  74. /* If a device driver keeps reading an MMIO register in an interrupt
  75. * handler after a slot isolation event, it might be broken.
  76. * This sets the threshold for how many read attempts we allow
  77. * before printing an error message.
  78. */
  79. #define EEH_MAX_FAILS 2100000
  80. /* Time to wait for a PCI slot to report status, in milliseconds */
  81. #define PCI_BUS_RESET_WAIT_MSEC (60*1000)
  82. /* Platform dependent EEH operations */
  83. struct eeh_ops *eeh_ops = NULL;
  84. int eeh_subsystem_enabled;
  85. EXPORT_SYMBOL(eeh_subsystem_enabled);
  86. /*
  87. * EEH probe mode support. The intention is to support multiple
  88. * platforms for EEH. Some platforms like pSeries do PCI emunation
  89. * based on device tree. However, other platforms like powernv probe
  90. * PCI devices from hardware. The flag is used to distinguish that.
  91. * In addition, struct eeh_ops::probe would be invoked for particular
  92. * OF node or PCI device so that the corresponding PE would be created
  93. * there.
  94. */
  95. int eeh_probe_mode;
  96. /* Lock to avoid races due to multiple reports of an error */
  97. DEFINE_RAW_SPINLOCK(confirm_error_lock);
  98. /* Buffer for reporting pci register dumps. Its here in BSS, and
  99. * not dynamically alloced, so that it ends up in RMO where RTAS
  100. * can access it.
  101. */
  102. #define EEH_PCI_REGS_LOG_LEN 4096
  103. static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
  104. /*
  105. * The struct is used to maintain the EEH global statistic
  106. * information. Besides, the EEH global statistics will be
  107. * exported to user space through procfs
  108. */
  109. struct eeh_stats {
  110. u64 no_device; /* PCI device not found */
  111. u64 no_dn; /* OF node not found */
  112. u64 no_cfg_addr; /* Config address not found */
  113. u64 ignored_check; /* EEH check skipped */
  114. u64 total_mmio_ffs; /* Total EEH checks */
  115. u64 false_positives; /* Unnecessary EEH checks */
  116. u64 slot_resets; /* PE reset */
  117. };
  118. static struct eeh_stats eeh_stats;
  119. #define IS_BRIDGE(class_code) (((class_code)<<16) == PCI_BASE_CLASS_BRIDGE)
  120. /**
  121. * eeh_gather_pci_data - Copy assorted PCI config space registers to buff
  122. * @edev: device to report data for
  123. * @buf: point to buffer in which to log
  124. * @len: amount of room in buffer
  125. *
  126. * This routine captures assorted PCI configuration space data,
  127. * and puts them into a buffer for RTAS error logging.
  128. */
  129. static size_t eeh_gather_pci_data(struct eeh_dev *edev, char * buf, size_t len)
  130. {
  131. struct device_node *dn = eeh_dev_to_of_node(edev);
  132. struct pci_dev *dev = eeh_dev_to_pci_dev(edev);
  133. u32 cfg;
  134. int cap, i;
  135. int n = 0;
  136. n += scnprintf(buf+n, len-n, "%s\n", dn->full_name);
  137. printk(KERN_WARNING "EEH: of node=%s\n", dn->full_name);
  138. eeh_ops->read_config(dn, PCI_VENDOR_ID, 4, &cfg);
  139. n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
  140. printk(KERN_WARNING "EEH: PCI device/vendor: %08x\n", cfg);
  141. eeh_ops->read_config(dn, PCI_COMMAND, 4, &cfg);
  142. n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
  143. printk(KERN_WARNING "EEH: PCI cmd/status register: %08x\n", cfg);
  144. if (!dev) {
  145. printk(KERN_WARNING "EEH: no PCI device for this of node\n");
  146. return n;
  147. }
  148. /* Gather bridge-specific registers */
  149. if (dev->class >> 16 == PCI_BASE_CLASS_BRIDGE) {
  150. eeh_ops->read_config(dn, PCI_SEC_STATUS, 2, &cfg);
  151. n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
  152. printk(KERN_WARNING "EEH: Bridge secondary status: %04x\n", cfg);
  153. eeh_ops->read_config(dn, PCI_BRIDGE_CONTROL, 2, &cfg);
  154. n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
  155. printk(KERN_WARNING "EEH: Bridge control: %04x\n", cfg);
  156. }
  157. /* Dump out the PCI-X command and status regs */
  158. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  159. if (cap) {
  160. eeh_ops->read_config(dn, cap, 4, &cfg);
  161. n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
  162. printk(KERN_WARNING "EEH: PCI-X cmd: %08x\n", cfg);
  163. eeh_ops->read_config(dn, cap+4, 4, &cfg);
  164. n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
  165. printk(KERN_WARNING "EEH: PCI-X status: %08x\n", cfg);
  166. }
  167. /* If PCI-E capable, dump PCI-E cap 10, and the AER */
  168. cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
  169. if (cap) {
  170. n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
  171. printk(KERN_WARNING
  172. "EEH: PCI-E capabilities and status follow:\n");
  173. for (i=0; i<=8; i++) {
  174. eeh_ops->read_config(dn, cap+4*i, 4, &cfg);
  175. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  176. printk(KERN_WARNING "EEH: PCI-E %02x: %08x\n", i, cfg);
  177. }
  178. cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  179. if (cap) {
  180. n += scnprintf(buf+n, len-n, "pci-e AER:\n");
  181. printk(KERN_WARNING
  182. "EEH: PCI-E AER capability register set follows:\n");
  183. for (i=0; i<14; i++) {
  184. eeh_ops->read_config(dn, cap+4*i, 4, &cfg);
  185. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  186. printk(KERN_WARNING "EEH: PCI-E AER %02x: %08x\n", i, cfg);
  187. }
  188. }
  189. }
  190. return n;
  191. }
  192. /**
  193. * eeh_slot_error_detail - Generate combined log including driver log and error log
  194. * @pe: EEH PE
  195. * @severity: temporary or permanent error log
  196. *
  197. * This routine should be called to generate the combined log, which
  198. * is comprised of driver log and error log. The driver log is figured
  199. * out from the config space of the corresponding PCI device, while
  200. * the error log is fetched through platform dependent function call.
  201. */
  202. void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
  203. {
  204. size_t loglen = 0;
  205. struct eeh_dev *edev, *tmp;
  206. bool valid_cfg_log = true;
  207. /*
  208. * When the PHB is fenced or dead, it's pointless to collect
  209. * the data from PCI config space because it should return
  210. * 0xFF's. For ER, we still retrieve the data from the PCI
  211. * config space.
  212. */
  213. if (eeh_probe_mode_dev() &&
  214. (pe->type & EEH_PE_PHB) &&
  215. (pe->state & (EEH_PE_ISOLATED | EEH_PE_PHB_DEAD)))
  216. valid_cfg_log = false;
  217. if (valid_cfg_log) {
  218. eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
  219. eeh_ops->configure_bridge(pe);
  220. eeh_pe_restore_bars(pe);
  221. pci_regs_buf[0] = 0;
  222. eeh_pe_for_each_dev(pe, edev, tmp) {
  223. loglen += eeh_gather_pci_data(edev, pci_regs_buf + loglen,
  224. EEH_PCI_REGS_LOG_LEN - loglen);
  225. }
  226. }
  227. eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
  228. }
  229. /**
  230. * eeh_token_to_phys - Convert EEH address token to phys address
  231. * @token: I/O token, should be address in the form 0xA....
  232. *
  233. * This routine should be called to convert virtual I/O address
  234. * to physical one.
  235. */
  236. static inline unsigned long eeh_token_to_phys(unsigned long token)
  237. {
  238. pte_t *ptep;
  239. unsigned long pa;
  240. int hugepage_shift;
  241. /*
  242. * We won't find hugepages here, iomem
  243. */
  244. ptep = find_linux_pte_or_hugepte(init_mm.pgd, token, &hugepage_shift);
  245. if (!ptep)
  246. return token;
  247. WARN_ON(hugepage_shift);
  248. pa = pte_pfn(*ptep) << PAGE_SHIFT;
  249. return pa | (token & (PAGE_SIZE-1));
  250. }
  251. /*
  252. * On PowerNV platform, we might already have fenced PHB there.
  253. * For that case, it's meaningless to recover frozen PE. Intead,
  254. * We have to handle fenced PHB firstly.
  255. */
  256. static int eeh_phb_check_failure(struct eeh_pe *pe)
  257. {
  258. struct eeh_pe *phb_pe;
  259. unsigned long flags;
  260. int ret;
  261. if (!eeh_probe_mode_dev())
  262. return -EPERM;
  263. /* Find the PHB PE */
  264. phb_pe = eeh_phb_pe_get(pe->phb);
  265. if (!phb_pe) {
  266. pr_warning("%s Can't find PE for PHB#%d\n",
  267. __func__, pe->phb->global_number);
  268. return -EEXIST;
  269. }
  270. /* If the PHB has been in problematic state */
  271. eeh_serialize_lock(&flags);
  272. if (phb_pe->state & (EEH_PE_ISOLATED | EEH_PE_PHB_DEAD)) {
  273. ret = 0;
  274. goto out;
  275. }
  276. /* Check PHB state */
  277. ret = eeh_ops->get_state(phb_pe, NULL);
  278. if ((ret < 0) ||
  279. (ret == EEH_STATE_NOT_SUPPORT) ||
  280. (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
  281. (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
  282. ret = 0;
  283. goto out;
  284. }
  285. /* Isolate the PHB and send event */
  286. eeh_pe_state_mark(phb_pe, EEH_PE_ISOLATED);
  287. eeh_serialize_unlock(flags);
  288. eeh_send_failure_event(phb_pe);
  289. pr_err("EEH: PHB#%x failure detected\n",
  290. phb_pe->phb->global_number);
  291. dump_stack();
  292. return 1;
  293. out:
  294. eeh_serialize_unlock(flags);
  295. return ret;
  296. }
  297. /**
  298. * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
  299. * @edev: eeh device
  300. *
  301. * Check for an EEH failure for the given device node. Call this
  302. * routine if the result of a read was all 0xff's and you want to
  303. * find out if this is due to an EEH slot freeze. This routine
  304. * will query firmware for the EEH status.
  305. *
  306. * Returns 0 if there has not been an EEH error; otherwise returns
  307. * a non-zero value and queues up a slot isolation event notification.
  308. *
  309. * It is safe to call this routine in an interrupt context.
  310. */
  311. int eeh_dev_check_failure(struct eeh_dev *edev)
  312. {
  313. int ret;
  314. unsigned long flags;
  315. struct device_node *dn;
  316. struct pci_dev *dev;
  317. struct eeh_pe *pe;
  318. int rc = 0;
  319. const char *location;
  320. eeh_stats.total_mmio_ffs++;
  321. if (!eeh_subsystem_enabled)
  322. return 0;
  323. if (!edev) {
  324. eeh_stats.no_dn++;
  325. return 0;
  326. }
  327. dn = eeh_dev_to_of_node(edev);
  328. dev = eeh_dev_to_pci_dev(edev);
  329. pe = edev->pe;
  330. /* Access to IO BARs might get this far and still not want checking. */
  331. if (!pe) {
  332. eeh_stats.ignored_check++;
  333. pr_debug("EEH: Ignored check for %s %s\n",
  334. eeh_pci_name(dev), dn->full_name);
  335. return 0;
  336. }
  337. if (!pe->addr && !pe->config_addr) {
  338. eeh_stats.no_cfg_addr++;
  339. return 0;
  340. }
  341. /*
  342. * On PowerNV platform, we might already have fenced PHB
  343. * there and we need take care of that firstly.
  344. */
  345. ret = eeh_phb_check_failure(pe);
  346. if (ret > 0)
  347. return ret;
  348. /* If we already have a pending isolation event for this
  349. * slot, we know it's bad already, we don't need to check.
  350. * Do this checking under a lock; as multiple PCI devices
  351. * in one slot might report errors simultaneously, and we
  352. * only want one error recovery routine running.
  353. */
  354. eeh_serialize_lock(&flags);
  355. rc = 1;
  356. if (pe->state & EEH_PE_ISOLATED) {
  357. pe->check_count++;
  358. if (pe->check_count % EEH_MAX_FAILS == 0) {
  359. location = of_get_property(dn, "ibm,loc-code", NULL);
  360. printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
  361. "location=%s driver=%s pci addr=%s\n",
  362. pe->check_count, location,
  363. eeh_driver_name(dev), eeh_pci_name(dev));
  364. printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
  365. eeh_driver_name(dev));
  366. dump_stack();
  367. }
  368. goto dn_unlock;
  369. }
  370. /*
  371. * Now test for an EEH failure. This is VERY expensive.
  372. * Note that the eeh_config_addr may be a parent device
  373. * in the case of a device behind a bridge, or it may be
  374. * function zero of a multi-function device.
  375. * In any case they must share a common PHB.
  376. */
  377. ret = eeh_ops->get_state(pe, NULL);
  378. /* Note that config-io to empty slots may fail;
  379. * they are empty when they don't have children.
  380. * We will punt with the following conditions: Failure to get
  381. * PE's state, EEH not support and Permanently unavailable
  382. * state, PE is in good state.
  383. */
  384. if ((ret < 0) ||
  385. (ret == EEH_STATE_NOT_SUPPORT) ||
  386. (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
  387. (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
  388. eeh_stats.false_positives++;
  389. pe->false_positives++;
  390. rc = 0;
  391. goto dn_unlock;
  392. }
  393. eeh_stats.slot_resets++;
  394. /* Avoid repeated reports of this failure, including problems
  395. * with other functions on this device, and functions under
  396. * bridges.
  397. */
  398. eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
  399. eeh_serialize_unlock(flags);
  400. eeh_send_failure_event(pe);
  401. /* Most EEH events are due to device driver bugs. Having
  402. * a stack trace will help the device-driver authors figure
  403. * out what happened. So print that out.
  404. */
  405. pr_err("EEH: Frozen PE#%x detected on PHB#%x\n",
  406. pe->addr, pe->phb->global_number);
  407. dump_stack();
  408. return 1;
  409. dn_unlock:
  410. eeh_serialize_unlock(flags);
  411. return rc;
  412. }
  413. EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
  414. /**
  415. * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
  416. * @token: I/O token, should be address in the form 0xA....
  417. * @val: value, should be all 1's (XXX why do we need this arg??)
  418. *
  419. * Check for an EEH failure at the given token address. Call this
  420. * routine if the result of a read was all 0xff's and you want to
  421. * find out if this is due to an EEH slot freeze event. This routine
  422. * will query firmware for the EEH status.
  423. *
  424. * Note this routine is safe to call in an interrupt context.
  425. */
  426. unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
  427. {
  428. unsigned long addr;
  429. struct eeh_dev *edev;
  430. /* Finding the phys addr + pci device; this is pretty quick. */
  431. addr = eeh_token_to_phys((unsigned long __force) token);
  432. edev = eeh_addr_cache_get_dev(addr);
  433. if (!edev) {
  434. eeh_stats.no_device++;
  435. return val;
  436. }
  437. eeh_dev_check_failure(edev);
  438. return val;
  439. }
  440. EXPORT_SYMBOL(eeh_check_failure);
  441. /**
  442. * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
  443. * @pe: EEH PE
  444. *
  445. * This routine should be called to reenable frozen MMIO or DMA
  446. * so that it would work correctly again. It's useful while doing
  447. * recovery or log collection on the indicated device.
  448. */
  449. int eeh_pci_enable(struct eeh_pe *pe, int function)
  450. {
  451. int rc;
  452. rc = eeh_ops->set_option(pe, function);
  453. if (rc)
  454. pr_warning("%s: Unexpected state change %d on PHB#%d-PE#%x, err=%d\n",
  455. __func__, function, pe->phb->global_number, pe->addr, rc);
  456. rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
  457. if (rc > 0 && (rc & EEH_STATE_MMIO_ENABLED) &&
  458. (function == EEH_OPT_THAW_MMIO))
  459. return 0;
  460. return rc;
  461. }
  462. /**
  463. * pcibios_set_pcie_slot_reset - Set PCI-E reset state
  464. * @dev: pci device struct
  465. * @state: reset state to enter
  466. *
  467. * Return value:
  468. * 0 if success
  469. */
  470. int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  471. {
  472. struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
  473. struct eeh_pe *pe = edev->pe;
  474. if (!pe) {
  475. pr_err("%s: No PE found on PCI device %s\n",
  476. __func__, pci_name(dev));
  477. return -EINVAL;
  478. }
  479. switch (state) {
  480. case pcie_deassert_reset:
  481. eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
  482. break;
  483. case pcie_hot_reset:
  484. eeh_ops->reset(pe, EEH_RESET_HOT);
  485. break;
  486. case pcie_warm_reset:
  487. eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
  488. break;
  489. default:
  490. return -EINVAL;
  491. };
  492. return 0;
  493. }
  494. /**
  495. * eeh_set_pe_freset - Check the required reset for the indicated device
  496. * @data: EEH device
  497. * @flag: return value
  498. *
  499. * Each device might have its preferred reset type: fundamental or
  500. * hot reset. The routine is used to collected the information for
  501. * the indicated device and its children so that the bunch of the
  502. * devices could be reset properly.
  503. */
  504. static void *eeh_set_dev_freset(void *data, void *flag)
  505. {
  506. struct pci_dev *dev;
  507. unsigned int *freset = (unsigned int *)flag;
  508. struct eeh_dev *edev = (struct eeh_dev *)data;
  509. dev = eeh_dev_to_pci_dev(edev);
  510. if (dev)
  511. *freset |= dev->needs_freset;
  512. return NULL;
  513. }
  514. /**
  515. * eeh_reset_pe_once - Assert the pci #RST line for 1/4 second
  516. * @pe: EEH PE
  517. *
  518. * Assert the PCI #RST line for 1/4 second.
  519. */
  520. static void eeh_reset_pe_once(struct eeh_pe *pe)
  521. {
  522. unsigned int freset = 0;
  523. /* Determine type of EEH reset required for
  524. * Partitionable Endpoint, a hot-reset (1)
  525. * or a fundamental reset (3).
  526. * A fundamental reset required by any device under
  527. * Partitionable Endpoint trumps hot-reset.
  528. */
  529. eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
  530. if (freset)
  531. eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
  532. else
  533. eeh_ops->reset(pe, EEH_RESET_HOT);
  534. /* The PCI bus requires that the reset be held high for at least
  535. * a 100 milliseconds. We wait a bit longer 'just in case'.
  536. */
  537. #define PCI_BUS_RST_HOLD_TIME_MSEC 250
  538. msleep(PCI_BUS_RST_HOLD_TIME_MSEC);
  539. /* We might get hit with another EEH freeze as soon as the
  540. * pci slot reset line is dropped. Make sure we don't miss
  541. * these, and clear the flag now.
  542. */
  543. eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
  544. eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
  545. /* After a PCI slot has been reset, the PCI Express spec requires
  546. * a 1.5 second idle time for the bus to stabilize, before starting
  547. * up traffic.
  548. */
  549. #define PCI_BUS_SETTLE_TIME_MSEC 1800
  550. msleep(PCI_BUS_SETTLE_TIME_MSEC);
  551. }
  552. /**
  553. * eeh_reset_pe - Reset the indicated PE
  554. * @pe: EEH PE
  555. *
  556. * This routine should be called to reset indicated device, including
  557. * PE. A PE might include multiple PCI devices and sometimes PCI bridges
  558. * might be involved as well.
  559. */
  560. int eeh_reset_pe(struct eeh_pe *pe)
  561. {
  562. int flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
  563. int i, rc;
  564. /* Take three shots at resetting the bus */
  565. for (i=0; i<3; i++) {
  566. eeh_reset_pe_once(pe);
  567. rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
  568. if ((rc & flags) == flags)
  569. return 0;
  570. if (rc < 0) {
  571. pr_err("%s: Unrecoverable slot failure on PHB#%d-PE#%x",
  572. __func__, pe->phb->global_number, pe->addr);
  573. return -1;
  574. }
  575. pr_err("EEH: bus reset %d failed on PHB#%d-PE#%x, rc=%d\n",
  576. i+1, pe->phb->global_number, pe->addr, rc);
  577. }
  578. return -1;
  579. }
  580. /**
  581. * eeh_save_bars - Save device bars
  582. * @edev: PCI device associated EEH device
  583. *
  584. * Save the values of the device bars. Unlike the restore
  585. * routine, this routine is *not* recursive. This is because
  586. * PCI devices are added individually; but, for the restore,
  587. * an entire slot is reset at a time.
  588. */
  589. void eeh_save_bars(struct eeh_dev *edev)
  590. {
  591. int i;
  592. struct device_node *dn;
  593. if (!edev)
  594. return;
  595. dn = eeh_dev_to_of_node(edev);
  596. for (i = 0; i < 16; i++)
  597. eeh_ops->read_config(dn, i * 4, 4, &edev->config_space[i]);
  598. }
  599. /**
  600. * eeh_ops_register - Register platform dependent EEH operations
  601. * @ops: platform dependent EEH operations
  602. *
  603. * Register the platform dependent EEH operation callback
  604. * functions. The platform should call this function before
  605. * any other EEH operations.
  606. */
  607. int __init eeh_ops_register(struct eeh_ops *ops)
  608. {
  609. if (!ops->name) {
  610. pr_warning("%s: Invalid EEH ops name for %p\n",
  611. __func__, ops);
  612. return -EINVAL;
  613. }
  614. if (eeh_ops && eeh_ops != ops) {
  615. pr_warning("%s: EEH ops of platform %s already existing (%s)\n",
  616. __func__, eeh_ops->name, ops->name);
  617. return -EEXIST;
  618. }
  619. eeh_ops = ops;
  620. return 0;
  621. }
  622. /**
  623. * eeh_ops_unregister - Unreigster platform dependent EEH operations
  624. * @name: name of EEH platform operations
  625. *
  626. * Unregister the platform dependent EEH operation callback
  627. * functions.
  628. */
  629. int __exit eeh_ops_unregister(const char *name)
  630. {
  631. if (!name || !strlen(name)) {
  632. pr_warning("%s: Invalid EEH ops name\n",
  633. __func__);
  634. return -EINVAL;
  635. }
  636. if (eeh_ops && !strcmp(eeh_ops->name, name)) {
  637. eeh_ops = NULL;
  638. return 0;
  639. }
  640. return -EEXIST;
  641. }
  642. /**
  643. * eeh_init - EEH initialization
  644. *
  645. * Initialize EEH by trying to enable it for all of the adapters in the system.
  646. * As a side effect we can determine here if eeh is supported at all.
  647. * Note that we leave EEH on so failed config cycles won't cause a machine
  648. * check. If a user turns off EEH for a particular adapter they are really
  649. * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
  650. * grant access to a slot if EEH isn't enabled, and so we always enable
  651. * EEH for all slots/all devices.
  652. *
  653. * The eeh-force-off option disables EEH checking globally, for all slots.
  654. * Even if force-off is set, the EEH hardware is still enabled, so that
  655. * newer systems can boot.
  656. */
  657. int eeh_init(void)
  658. {
  659. struct pci_controller *hose, *tmp;
  660. struct device_node *phb;
  661. static int cnt = 0;
  662. int ret = 0;
  663. /*
  664. * We have to delay the initialization on PowerNV after
  665. * the PCI hierarchy tree has been built because the PEs
  666. * are figured out based on PCI devices instead of device
  667. * tree nodes
  668. */
  669. if (machine_is(powernv) && cnt++ <= 0)
  670. return ret;
  671. /* call platform initialization function */
  672. if (!eeh_ops) {
  673. pr_warning("%s: Platform EEH operation not found\n",
  674. __func__);
  675. return -EEXIST;
  676. } else if ((ret = eeh_ops->init())) {
  677. pr_warning("%s: Failed to call platform init function (%d)\n",
  678. __func__, ret);
  679. return ret;
  680. }
  681. /* Initialize EEH event */
  682. ret = eeh_event_init();
  683. if (ret)
  684. return ret;
  685. /* Enable EEH for all adapters */
  686. if (eeh_probe_mode_devtree()) {
  687. list_for_each_entry_safe(hose, tmp,
  688. &hose_list, list_node) {
  689. phb = hose->dn;
  690. traverse_pci_devices(phb, eeh_ops->of_probe, NULL);
  691. }
  692. } else if (eeh_probe_mode_dev()) {
  693. list_for_each_entry_safe(hose, tmp,
  694. &hose_list, list_node)
  695. pci_walk_bus(hose->bus, eeh_ops->dev_probe, NULL);
  696. } else {
  697. pr_warning("%s: Invalid probe mode %d\n",
  698. __func__, eeh_probe_mode);
  699. return -EINVAL;
  700. }
  701. /*
  702. * Call platform post-initialization. Actually, It's good chance
  703. * to inform platform that EEH is ready to supply service if the
  704. * I/O cache stuff has been built up.
  705. */
  706. if (eeh_ops->post_init) {
  707. ret = eeh_ops->post_init();
  708. if (ret)
  709. return ret;
  710. }
  711. if (eeh_subsystem_enabled)
  712. pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
  713. else
  714. pr_warning("EEH: No capable adapters found\n");
  715. return ret;
  716. }
  717. core_initcall_sync(eeh_init);
  718. /**
  719. * eeh_add_device_early - Enable EEH for the indicated device_node
  720. * @dn: device node for which to set up EEH
  721. *
  722. * This routine must be used to perform EEH initialization for PCI
  723. * devices that were added after system boot (e.g. hotplug, dlpar).
  724. * This routine must be called before any i/o is performed to the
  725. * adapter (inluding any config-space i/o).
  726. * Whether this actually enables EEH or not for this device depends
  727. * on the CEC architecture, type of the device, on earlier boot
  728. * command-line arguments & etc.
  729. */
  730. void eeh_add_device_early(struct device_node *dn)
  731. {
  732. struct pci_controller *phb;
  733. /*
  734. * If we're doing EEH probe based on PCI device, we
  735. * would delay the probe until late stage because
  736. * the PCI device isn't available this moment.
  737. */
  738. if (!eeh_probe_mode_devtree())
  739. return;
  740. if (!of_node_to_eeh_dev(dn))
  741. return;
  742. phb = of_node_to_eeh_dev(dn)->phb;
  743. /* USB Bus children of PCI devices will not have BUID's */
  744. if (NULL == phb || 0 == phb->buid)
  745. return;
  746. eeh_ops->of_probe(dn, NULL);
  747. }
  748. /**
  749. * eeh_add_device_tree_early - Enable EEH for the indicated device
  750. * @dn: device node
  751. *
  752. * This routine must be used to perform EEH initialization for the
  753. * indicated PCI device that was added after system boot (e.g.
  754. * hotplug, dlpar).
  755. */
  756. void eeh_add_device_tree_early(struct device_node *dn)
  757. {
  758. struct device_node *sib;
  759. for_each_child_of_node(dn, sib)
  760. eeh_add_device_tree_early(sib);
  761. eeh_add_device_early(dn);
  762. }
  763. EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
  764. /**
  765. * eeh_add_device_late - Perform EEH initialization for the indicated pci device
  766. * @dev: pci device for which to set up EEH
  767. *
  768. * This routine must be used to complete EEH initialization for PCI
  769. * devices that were added after system boot (e.g. hotplug, dlpar).
  770. */
  771. void eeh_add_device_late(struct pci_dev *dev)
  772. {
  773. struct device_node *dn;
  774. struct eeh_dev *edev;
  775. if (!dev || !eeh_subsystem_enabled)
  776. return;
  777. pr_debug("EEH: Adding device %s\n", pci_name(dev));
  778. dn = pci_device_to_OF_node(dev);
  779. edev = of_node_to_eeh_dev(dn);
  780. if (edev->pdev == dev) {
  781. pr_debug("EEH: Already referenced !\n");
  782. return;
  783. }
  784. /*
  785. * The EEH cache might not be removed correctly because of
  786. * unbalanced kref to the device during unplug time, which
  787. * relies on pcibios_release_device(). So we have to remove
  788. * that here explicitly.
  789. */
  790. if (edev->pdev) {
  791. eeh_rmv_from_parent_pe(edev);
  792. eeh_addr_cache_rmv_dev(edev->pdev);
  793. eeh_sysfs_remove_device(edev->pdev);
  794. edev->mode &= ~EEH_DEV_SYSFS;
  795. edev->pdev = NULL;
  796. dev->dev.archdata.edev = NULL;
  797. }
  798. edev->pdev = dev;
  799. dev->dev.archdata.edev = edev;
  800. /*
  801. * We have to do the EEH probe here because the PCI device
  802. * hasn't been created yet in the early stage.
  803. */
  804. if (eeh_probe_mode_dev())
  805. eeh_ops->dev_probe(dev, NULL);
  806. eeh_addr_cache_insert_dev(dev);
  807. }
  808. /**
  809. * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
  810. * @bus: PCI bus
  811. *
  812. * This routine must be used to perform EEH initialization for PCI
  813. * devices which are attached to the indicated PCI bus. The PCI bus
  814. * is added after system boot through hotplug or dlpar.
  815. */
  816. void eeh_add_device_tree_late(struct pci_bus *bus)
  817. {
  818. struct pci_dev *dev;
  819. list_for_each_entry(dev, &bus->devices, bus_list) {
  820. eeh_add_device_late(dev);
  821. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  822. struct pci_bus *subbus = dev->subordinate;
  823. if (subbus)
  824. eeh_add_device_tree_late(subbus);
  825. }
  826. }
  827. }
  828. EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
  829. /**
  830. * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
  831. * @bus: PCI bus
  832. *
  833. * This routine must be used to add EEH sysfs files for PCI
  834. * devices which are attached to the indicated PCI bus. The PCI bus
  835. * is added after system boot through hotplug or dlpar.
  836. */
  837. void eeh_add_sysfs_files(struct pci_bus *bus)
  838. {
  839. struct pci_dev *dev;
  840. list_for_each_entry(dev, &bus->devices, bus_list) {
  841. eeh_sysfs_add_device(dev);
  842. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  843. struct pci_bus *subbus = dev->subordinate;
  844. if (subbus)
  845. eeh_add_sysfs_files(subbus);
  846. }
  847. }
  848. }
  849. EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
  850. /**
  851. * eeh_remove_device - Undo EEH setup for the indicated pci device
  852. * @dev: pci device to be removed
  853. *
  854. * This routine should be called when a device is removed from
  855. * a running system (e.g. by hotplug or dlpar). It unregisters
  856. * the PCI device from the EEH subsystem. I/O errors affecting
  857. * this device will no longer be detected after this call; thus,
  858. * i/o errors affecting this slot may leave this device unusable.
  859. */
  860. void eeh_remove_device(struct pci_dev *dev)
  861. {
  862. struct eeh_dev *edev;
  863. if (!dev || !eeh_subsystem_enabled)
  864. return;
  865. edev = pci_dev_to_eeh_dev(dev);
  866. /* Unregister the device with the EEH/PCI address search system */
  867. pr_debug("EEH: Removing device %s\n", pci_name(dev));
  868. if (!edev || !edev->pdev || !edev->pe) {
  869. pr_debug("EEH: Not referenced !\n");
  870. return;
  871. }
  872. /*
  873. * During the hotplug for EEH error recovery, we need the EEH
  874. * device attached to the parent PE in order for BAR restore
  875. * a bit later. So we keep it for BAR restore and remove it
  876. * from the parent PE during the BAR resotre.
  877. */
  878. edev->pdev = NULL;
  879. dev->dev.archdata.edev = NULL;
  880. if (!(edev->pe->state & EEH_PE_KEEP))
  881. eeh_rmv_from_parent_pe(edev);
  882. else
  883. edev->mode |= EEH_DEV_DISCONNECTED;
  884. eeh_addr_cache_rmv_dev(dev);
  885. eeh_sysfs_remove_device(dev);
  886. edev->mode &= ~EEH_DEV_SYSFS;
  887. }
  888. static int proc_eeh_show(struct seq_file *m, void *v)
  889. {
  890. if (0 == eeh_subsystem_enabled) {
  891. seq_printf(m, "EEH Subsystem is globally disabled\n");
  892. seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
  893. } else {
  894. seq_printf(m, "EEH Subsystem is enabled\n");
  895. seq_printf(m,
  896. "no device=%llu\n"
  897. "no device node=%llu\n"
  898. "no config address=%llu\n"
  899. "check not wanted=%llu\n"
  900. "eeh_total_mmio_ffs=%llu\n"
  901. "eeh_false_positives=%llu\n"
  902. "eeh_slot_resets=%llu\n",
  903. eeh_stats.no_device,
  904. eeh_stats.no_dn,
  905. eeh_stats.no_cfg_addr,
  906. eeh_stats.ignored_check,
  907. eeh_stats.total_mmio_ffs,
  908. eeh_stats.false_positives,
  909. eeh_stats.slot_resets);
  910. }
  911. return 0;
  912. }
  913. static int proc_eeh_open(struct inode *inode, struct file *file)
  914. {
  915. return single_open(file, proc_eeh_show, NULL);
  916. }
  917. static const struct file_operations proc_eeh_operations = {
  918. .open = proc_eeh_open,
  919. .read = seq_read,
  920. .llseek = seq_lseek,
  921. .release = single_release,
  922. };
  923. static int __init eeh_init_proc(void)
  924. {
  925. if (machine_is(pseries))
  926. proc_create("powerpc/eeh", 0, NULL, &proc_eeh_operations);
  927. return 0;
  928. }
  929. __initcall(eeh_init_proc);