cputable.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <asm/oprofile_impl.h>
  18. #include <asm/cputable.h>
  19. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  20. #include <asm/mmu.h>
  21. #include <asm/setup.h>
  22. struct cpu_spec* cur_cpu_spec = NULL;
  23. EXPORT_SYMBOL(cur_cpu_spec);
  24. /* The platform string corresponding to the real PVR */
  25. const char *powerpc_base_platform;
  26. /* NOTE:
  27. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  28. * the responsibility of the appropriate CPU save/restore functions to
  29. * eventually copy these settings over. Those save/restore aren't yet
  30. * part of the cputable though. That has to be fixed for both ppc32
  31. * and ppc64
  32. */
  33. #ifdef CONFIG_PPC32
  34. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  35. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  36. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  47. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  48. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  49. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  50. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  56. #endif /* CONFIG_PPC32 */
  57. #ifdef CONFIG_PPC64
  58. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  59. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  60. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_a2(unsigned long offset, struct cpu_spec* spec);
  62. extern void __restore_cpu_pa6t(void);
  63. extern void __restore_cpu_ppc970(void);
  64. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  65. extern void __restore_cpu_power7(void);
  66. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  67. extern void __restore_cpu_power8(void);
  68. extern void __restore_cpu_a2(void);
  69. #endif /* CONFIG_PPC64 */
  70. #if defined(CONFIG_E500)
  71. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  72. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  73. extern void __restore_cpu_e5500(void);
  74. extern void __restore_cpu_e6500(void);
  75. #endif /* CONFIG_E500 */
  76. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  77. * ones as well...
  78. */
  79. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  80. PPC_FEATURE_HAS_MMU)
  81. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  82. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  83. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  84. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  85. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  86. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  87. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  88. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  89. PPC_FEATURE_TRUE_LE | \
  90. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  91. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  92. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  93. PPC_FEATURE_TRUE_LE | \
  94. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  95. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  96. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  97. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  98. PPC_FEATURE_TRUE_LE | \
  99. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  100. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  101. PPC_FEATURE2_HTM_COMP | PPC_FEATURE2_DSCR | \
  102. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR)
  103. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  104. PPC_FEATURE_TRUE_LE | \
  105. PPC_FEATURE_HAS_ALTIVEC_COMP)
  106. #ifdef CONFIG_PPC_BOOK3E_64
  107. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  108. #else
  109. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  110. PPC_FEATURE_BOOKE)
  111. #endif
  112. static struct cpu_spec __initdata cpu_specs[] = {
  113. #ifdef CONFIG_PPC_BOOK3S_64
  114. { /* Power3 */
  115. .pvr_mask = 0xffff0000,
  116. .pvr_value = 0x00400000,
  117. .cpu_name = "POWER3 (630)",
  118. .cpu_features = CPU_FTRS_POWER3,
  119. .cpu_user_features = COMMON_USER_PPC64|PPC_FEATURE_PPC_LE,
  120. .mmu_features = MMU_FTR_HPTE_TABLE,
  121. .icache_bsize = 128,
  122. .dcache_bsize = 128,
  123. .num_pmcs = 8,
  124. .pmc_type = PPC_PMC_IBM,
  125. .oprofile_cpu_type = "ppc64/power3",
  126. .oprofile_type = PPC_OPROFILE_RS64,
  127. .platform = "power3",
  128. },
  129. { /* Power3+ */
  130. .pvr_mask = 0xffff0000,
  131. .pvr_value = 0x00410000,
  132. .cpu_name = "POWER3 (630+)",
  133. .cpu_features = CPU_FTRS_POWER3,
  134. .cpu_user_features = COMMON_USER_PPC64|PPC_FEATURE_PPC_LE,
  135. .mmu_features = MMU_FTR_HPTE_TABLE,
  136. .icache_bsize = 128,
  137. .dcache_bsize = 128,
  138. .num_pmcs = 8,
  139. .pmc_type = PPC_PMC_IBM,
  140. .oprofile_cpu_type = "ppc64/power3",
  141. .oprofile_type = PPC_OPROFILE_RS64,
  142. .platform = "power3",
  143. },
  144. { /* Northstar */
  145. .pvr_mask = 0xffff0000,
  146. .pvr_value = 0x00330000,
  147. .cpu_name = "RS64-II (northstar)",
  148. .cpu_features = CPU_FTRS_RS64,
  149. .cpu_user_features = COMMON_USER_PPC64,
  150. .mmu_features = MMU_FTR_HPTE_TABLE,
  151. .icache_bsize = 128,
  152. .dcache_bsize = 128,
  153. .num_pmcs = 8,
  154. .pmc_type = PPC_PMC_IBM,
  155. .oprofile_cpu_type = "ppc64/rs64",
  156. .oprofile_type = PPC_OPROFILE_RS64,
  157. .platform = "rs64",
  158. },
  159. { /* Pulsar */
  160. .pvr_mask = 0xffff0000,
  161. .pvr_value = 0x00340000,
  162. .cpu_name = "RS64-III (pulsar)",
  163. .cpu_features = CPU_FTRS_RS64,
  164. .cpu_user_features = COMMON_USER_PPC64,
  165. .mmu_features = MMU_FTR_HPTE_TABLE,
  166. .icache_bsize = 128,
  167. .dcache_bsize = 128,
  168. .num_pmcs = 8,
  169. .pmc_type = PPC_PMC_IBM,
  170. .oprofile_cpu_type = "ppc64/rs64",
  171. .oprofile_type = PPC_OPROFILE_RS64,
  172. .platform = "rs64",
  173. },
  174. { /* I-star */
  175. .pvr_mask = 0xffff0000,
  176. .pvr_value = 0x00360000,
  177. .cpu_name = "RS64-III (icestar)",
  178. .cpu_features = CPU_FTRS_RS64,
  179. .cpu_user_features = COMMON_USER_PPC64,
  180. .mmu_features = MMU_FTR_HPTE_TABLE,
  181. .icache_bsize = 128,
  182. .dcache_bsize = 128,
  183. .num_pmcs = 8,
  184. .pmc_type = PPC_PMC_IBM,
  185. .oprofile_cpu_type = "ppc64/rs64",
  186. .oprofile_type = PPC_OPROFILE_RS64,
  187. .platform = "rs64",
  188. },
  189. { /* S-star */
  190. .pvr_mask = 0xffff0000,
  191. .pvr_value = 0x00370000,
  192. .cpu_name = "RS64-IV (sstar)",
  193. .cpu_features = CPU_FTRS_RS64,
  194. .cpu_user_features = COMMON_USER_PPC64,
  195. .mmu_features = MMU_FTR_HPTE_TABLE,
  196. .icache_bsize = 128,
  197. .dcache_bsize = 128,
  198. .num_pmcs = 8,
  199. .pmc_type = PPC_PMC_IBM,
  200. .oprofile_cpu_type = "ppc64/rs64",
  201. .oprofile_type = PPC_OPROFILE_RS64,
  202. .platform = "rs64",
  203. },
  204. { /* Power4 */
  205. .pvr_mask = 0xffff0000,
  206. .pvr_value = 0x00350000,
  207. .cpu_name = "POWER4 (gp)",
  208. .cpu_features = CPU_FTRS_POWER4,
  209. .cpu_user_features = COMMON_USER_POWER4,
  210. .mmu_features = MMU_FTRS_POWER4,
  211. .icache_bsize = 128,
  212. .dcache_bsize = 128,
  213. .num_pmcs = 8,
  214. .pmc_type = PPC_PMC_IBM,
  215. .oprofile_cpu_type = "ppc64/power4",
  216. .oprofile_type = PPC_OPROFILE_POWER4,
  217. .platform = "power4",
  218. },
  219. { /* Power4+ */
  220. .pvr_mask = 0xffff0000,
  221. .pvr_value = 0x00380000,
  222. .cpu_name = "POWER4+ (gq)",
  223. .cpu_features = CPU_FTRS_POWER4,
  224. .cpu_user_features = COMMON_USER_POWER4,
  225. .mmu_features = MMU_FTRS_POWER4,
  226. .icache_bsize = 128,
  227. .dcache_bsize = 128,
  228. .num_pmcs = 8,
  229. .pmc_type = PPC_PMC_IBM,
  230. .oprofile_cpu_type = "ppc64/power4",
  231. .oprofile_type = PPC_OPROFILE_POWER4,
  232. .platform = "power4",
  233. },
  234. { /* PPC970 */
  235. .pvr_mask = 0xffff0000,
  236. .pvr_value = 0x00390000,
  237. .cpu_name = "PPC970",
  238. .cpu_features = CPU_FTRS_PPC970,
  239. .cpu_user_features = COMMON_USER_POWER4 |
  240. PPC_FEATURE_HAS_ALTIVEC_COMP,
  241. .mmu_features = MMU_FTRS_PPC970,
  242. .icache_bsize = 128,
  243. .dcache_bsize = 128,
  244. .num_pmcs = 8,
  245. .pmc_type = PPC_PMC_IBM,
  246. .cpu_setup = __setup_cpu_ppc970,
  247. .cpu_restore = __restore_cpu_ppc970,
  248. .oprofile_cpu_type = "ppc64/970",
  249. .oprofile_type = PPC_OPROFILE_POWER4,
  250. .platform = "ppc970",
  251. },
  252. { /* PPC970FX */
  253. .pvr_mask = 0xffff0000,
  254. .pvr_value = 0x003c0000,
  255. .cpu_name = "PPC970FX",
  256. .cpu_features = CPU_FTRS_PPC970,
  257. .cpu_user_features = COMMON_USER_POWER4 |
  258. PPC_FEATURE_HAS_ALTIVEC_COMP,
  259. .mmu_features = MMU_FTRS_PPC970,
  260. .icache_bsize = 128,
  261. .dcache_bsize = 128,
  262. .num_pmcs = 8,
  263. .pmc_type = PPC_PMC_IBM,
  264. .cpu_setup = __setup_cpu_ppc970,
  265. .cpu_restore = __restore_cpu_ppc970,
  266. .oprofile_cpu_type = "ppc64/970",
  267. .oprofile_type = PPC_OPROFILE_POWER4,
  268. .platform = "ppc970",
  269. },
  270. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  271. .pvr_mask = 0xffffffff,
  272. .pvr_value = 0x00440100,
  273. .cpu_name = "PPC970MP",
  274. .cpu_features = CPU_FTRS_PPC970,
  275. .cpu_user_features = COMMON_USER_POWER4 |
  276. PPC_FEATURE_HAS_ALTIVEC_COMP,
  277. .mmu_features = MMU_FTRS_PPC970,
  278. .icache_bsize = 128,
  279. .dcache_bsize = 128,
  280. .num_pmcs = 8,
  281. .pmc_type = PPC_PMC_IBM,
  282. .cpu_setup = __setup_cpu_ppc970,
  283. .cpu_restore = __restore_cpu_ppc970,
  284. .oprofile_cpu_type = "ppc64/970MP",
  285. .oprofile_type = PPC_OPROFILE_POWER4,
  286. .platform = "ppc970",
  287. },
  288. { /* PPC970MP */
  289. .pvr_mask = 0xffff0000,
  290. .pvr_value = 0x00440000,
  291. .cpu_name = "PPC970MP",
  292. .cpu_features = CPU_FTRS_PPC970,
  293. .cpu_user_features = COMMON_USER_POWER4 |
  294. PPC_FEATURE_HAS_ALTIVEC_COMP,
  295. .mmu_features = MMU_FTRS_PPC970,
  296. .icache_bsize = 128,
  297. .dcache_bsize = 128,
  298. .num_pmcs = 8,
  299. .pmc_type = PPC_PMC_IBM,
  300. .cpu_setup = __setup_cpu_ppc970MP,
  301. .cpu_restore = __restore_cpu_ppc970,
  302. .oprofile_cpu_type = "ppc64/970MP",
  303. .oprofile_type = PPC_OPROFILE_POWER4,
  304. .platform = "ppc970",
  305. },
  306. { /* PPC970GX */
  307. .pvr_mask = 0xffff0000,
  308. .pvr_value = 0x00450000,
  309. .cpu_name = "PPC970GX",
  310. .cpu_features = CPU_FTRS_PPC970,
  311. .cpu_user_features = COMMON_USER_POWER4 |
  312. PPC_FEATURE_HAS_ALTIVEC_COMP,
  313. .mmu_features = MMU_FTRS_PPC970,
  314. .icache_bsize = 128,
  315. .dcache_bsize = 128,
  316. .num_pmcs = 8,
  317. .pmc_type = PPC_PMC_IBM,
  318. .cpu_setup = __setup_cpu_ppc970,
  319. .oprofile_cpu_type = "ppc64/970",
  320. .oprofile_type = PPC_OPROFILE_POWER4,
  321. .platform = "ppc970",
  322. },
  323. { /* Power5 GR */
  324. .pvr_mask = 0xffff0000,
  325. .pvr_value = 0x003a0000,
  326. .cpu_name = "POWER5 (gr)",
  327. .cpu_features = CPU_FTRS_POWER5,
  328. .cpu_user_features = COMMON_USER_POWER5,
  329. .mmu_features = MMU_FTRS_POWER5,
  330. .icache_bsize = 128,
  331. .dcache_bsize = 128,
  332. .num_pmcs = 6,
  333. .pmc_type = PPC_PMC_IBM,
  334. .oprofile_cpu_type = "ppc64/power5",
  335. .oprofile_type = PPC_OPROFILE_POWER4,
  336. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  337. * and above but only works on POWER5 and above
  338. */
  339. .oprofile_mmcra_sihv = MMCRA_SIHV,
  340. .oprofile_mmcra_sipr = MMCRA_SIPR,
  341. .platform = "power5",
  342. },
  343. { /* Power5++ */
  344. .pvr_mask = 0xffffff00,
  345. .pvr_value = 0x003b0300,
  346. .cpu_name = "POWER5+ (gs)",
  347. .cpu_features = CPU_FTRS_POWER5,
  348. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  349. .mmu_features = MMU_FTRS_POWER5,
  350. .icache_bsize = 128,
  351. .dcache_bsize = 128,
  352. .num_pmcs = 6,
  353. .oprofile_cpu_type = "ppc64/power5++",
  354. .oprofile_type = PPC_OPROFILE_POWER4,
  355. .oprofile_mmcra_sihv = MMCRA_SIHV,
  356. .oprofile_mmcra_sipr = MMCRA_SIPR,
  357. .platform = "power5+",
  358. },
  359. { /* Power5 GS */
  360. .pvr_mask = 0xffff0000,
  361. .pvr_value = 0x003b0000,
  362. .cpu_name = "POWER5+ (gs)",
  363. .cpu_features = CPU_FTRS_POWER5,
  364. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  365. .mmu_features = MMU_FTRS_POWER5,
  366. .icache_bsize = 128,
  367. .dcache_bsize = 128,
  368. .num_pmcs = 6,
  369. .pmc_type = PPC_PMC_IBM,
  370. .oprofile_cpu_type = "ppc64/power5+",
  371. .oprofile_type = PPC_OPROFILE_POWER4,
  372. .oprofile_mmcra_sihv = MMCRA_SIHV,
  373. .oprofile_mmcra_sipr = MMCRA_SIPR,
  374. .platform = "power5+",
  375. },
  376. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  377. .pvr_mask = 0xffffffff,
  378. .pvr_value = 0x0f000001,
  379. .cpu_name = "POWER5+",
  380. .cpu_features = CPU_FTRS_POWER5,
  381. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  382. .mmu_features = MMU_FTRS_POWER5,
  383. .icache_bsize = 128,
  384. .dcache_bsize = 128,
  385. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  386. .oprofile_type = PPC_OPROFILE_POWER4,
  387. .platform = "power5+",
  388. },
  389. { /* Power6 */
  390. .pvr_mask = 0xffff0000,
  391. .pvr_value = 0x003e0000,
  392. .cpu_name = "POWER6 (raw)",
  393. .cpu_features = CPU_FTRS_POWER6,
  394. .cpu_user_features = COMMON_USER_POWER6 |
  395. PPC_FEATURE_POWER6_EXT,
  396. .mmu_features = MMU_FTRS_POWER6,
  397. .icache_bsize = 128,
  398. .dcache_bsize = 128,
  399. .num_pmcs = 6,
  400. .pmc_type = PPC_PMC_IBM,
  401. .oprofile_cpu_type = "ppc64/power6",
  402. .oprofile_type = PPC_OPROFILE_POWER4,
  403. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  404. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  405. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  406. POWER6_MMCRA_OTHER,
  407. .platform = "power6x",
  408. },
  409. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  410. .pvr_mask = 0xffffffff,
  411. .pvr_value = 0x0f000002,
  412. .cpu_name = "POWER6 (architected)",
  413. .cpu_features = CPU_FTRS_POWER6,
  414. .cpu_user_features = COMMON_USER_POWER6,
  415. .mmu_features = MMU_FTRS_POWER6,
  416. .icache_bsize = 128,
  417. .dcache_bsize = 128,
  418. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  419. .oprofile_type = PPC_OPROFILE_POWER4,
  420. .platform = "power6",
  421. },
  422. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  423. .pvr_mask = 0xffffffff,
  424. .pvr_value = 0x0f000003,
  425. .cpu_name = "POWER7 (architected)",
  426. .cpu_features = CPU_FTRS_POWER7,
  427. .cpu_user_features = COMMON_USER_POWER7,
  428. .cpu_user_features2 = COMMON_USER2_POWER7,
  429. .mmu_features = MMU_FTRS_POWER7,
  430. .icache_bsize = 128,
  431. .dcache_bsize = 128,
  432. .oprofile_type = PPC_OPROFILE_POWER4,
  433. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  434. .cpu_setup = __setup_cpu_power7,
  435. .cpu_restore = __restore_cpu_power7,
  436. .platform = "power7",
  437. },
  438. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  439. .pvr_mask = 0xffffffff,
  440. .pvr_value = 0x0f000004,
  441. .cpu_name = "POWER8 (architected)",
  442. .cpu_features = CPU_FTRS_POWER8,
  443. .cpu_user_features = COMMON_USER_POWER8,
  444. .cpu_user_features2 = COMMON_USER2_POWER8,
  445. .mmu_features = MMU_FTRS_POWER8,
  446. .icache_bsize = 128,
  447. .dcache_bsize = 128,
  448. .oprofile_type = PPC_OPROFILE_INVALID,
  449. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  450. .cpu_setup = __setup_cpu_power8,
  451. .cpu_restore = __restore_cpu_power8,
  452. .platform = "power8",
  453. },
  454. { /* Power7 */
  455. .pvr_mask = 0xffff0000,
  456. .pvr_value = 0x003f0000,
  457. .cpu_name = "POWER7 (raw)",
  458. .cpu_features = CPU_FTRS_POWER7,
  459. .cpu_user_features = COMMON_USER_POWER7,
  460. .cpu_user_features2 = COMMON_USER2_POWER7,
  461. .mmu_features = MMU_FTRS_POWER7,
  462. .icache_bsize = 128,
  463. .dcache_bsize = 128,
  464. .num_pmcs = 6,
  465. .pmc_type = PPC_PMC_IBM,
  466. .oprofile_cpu_type = "ppc64/power7",
  467. .oprofile_type = PPC_OPROFILE_POWER4,
  468. .cpu_setup = __setup_cpu_power7,
  469. .cpu_restore = __restore_cpu_power7,
  470. .platform = "power7",
  471. },
  472. { /* Power7+ */
  473. .pvr_mask = 0xffff0000,
  474. .pvr_value = 0x004A0000,
  475. .cpu_name = "POWER7+ (raw)",
  476. .cpu_features = CPU_FTRS_POWER7,
  477. .cpu_user_features = COMMON_USER_POWER7,
  478. .cpu_user_features2 = COMMON_USER2_POWER7,
  479. .mmu_features = MMU_FTRS_POWER7,
  480. .icache_bsize = 128,
  481. .dcache_bsize = 128,
  482. .num_pmcs = 6,
  483. .pmc_type = PPC_PMC_IBM,
  484. .oprofile_cpu_type = "ppc64/power7",
  485. .oprofile_type = PPC_OPROFILE_POWER4,
  486. .cpu_setup = __setup_cpu_power7,
  487. .cpu_restore = __restore_cpu_power7,
  488. .platform = "power7+",
  489. },
  490. { /* Power8E */
  491. .pvr_mask = 0xffff0000,
  492. .pvr_value = 0x004b0000,
  493. .cpu_name = "POWER8E (raw)",
  494. .cpu_features = CPU_FTRS_POWER8,
  495. .cpu_user_features = COMMON_USER_POWER8,
  496. .cpu_user_features2 = COMMON_USER2_POWER8,
  497. .mmu_features = MMU_FTRS_POWER8,
  498. .icache_bsize = 128,
  499. .dcache_bsize = 128,
  500. .num_pmcs = 6,
  501. .pmc_type = PPC_PMC_IBM,
  502. .oprofile_cpu_type = "ppc64/power8",
  503. .oprofile_type = PPC_OPROFILE_INVALID,
  504. .cpu_setup = __setup_cpu_power8,
  505. .cpu_restore = __restore_cpu_power8,
  506. .platform = "power8",
  507. },
  508. { /* Power8 */
  509. .pvr_mask = 0xffff0000,
  510. .pvr_value = 0x004d0000,
  511. .cpu_name = "POWER8 (raw)",
  512. .cpu_features = CPU_FTRS_POWER8,
  513. .cpu_user_features = COMMON_USER_POWER8,
  514. .cpu_user_features2 = COMMON_USER2_POWER8,
  515. .mmu_features = MMU_FTRS_POWER8,
  516. .icache_bsize = 128,
  517. .dcache_bsize = 128,
  518. .num_pmcs = 6,
  519. .pmc_type = PPC_PMC_IBM,
  520. .oprofile_cpu_type = "ppc64/power8",
  521. .oprofile_type = PPC_OPROFILE_INVALID,
  522. .cpu_setup = __setup_cpu_power8,
  523. .cpu_restore = __restore_cpu_power8,
  524. .platform = "power8",
  525. },
  526. { /* Cell Broadband Engine */
  527. .pvr_mask = 0xffff0000,
  528. .pvr_value = 0x00700000,
  529. .cpu_name = "Cell Broadband Engine",
  530. .cpu_features = CPU_FTRS_CELL,
  531. .cpu_user_features = COMMON_USER_PPC64 |
  532. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  533. PPC_FEATURE_SMT,
  534. .mmu_features = MMU_FTRS_CELL,
  535. .icache_bsize = 128,
  536. .dcache_bsize = 128,
  537. .num_pmcs = 4,
  538. .pmc_type = PPC_PMC_IBM,
  539. .oprofile_cpu_type = "ppc64/cell-be",
  540. .oprofile_type = PPC_OPROFILE_CELL,
  541. .platform = "ppc-cell-be",
  542. },
  543. { /* PA Semi PA6T */
  544. .pvr_mask = 0x7fff0000,
  545. .pvr_value = 0x00900000,
  546. .cpu_name = "PA6T",
  547. .cpu_features = CPU_FTRS_PA6T,
  548. .cpu_user_features = COMMON_USER_PA6T,
  549. .mmu_features = MMU_FTRS_PA6T,
  550. .icache_bsize = 64,
  551. .dcache_bsize = 64,
  552. .num_pmcs = 6,
  553. .pmc_type = PPC_PMC_PA6T,
  554. .cpu_setup = __setup_cpu_pa6t,
  555. .cpu_restore = __restore_cpu_pa6t,
  556. .oprofile_cpu_type = "ppc64/pa6t",
  557. .oprofile_type = PPC_OPROFILE_PA6T,
  558. .platform = "pa6t",
  559. },
  560. { /* default match */
  561. .pvr_mask = 0x00000000,
  562. .pvr_value = 0x00000000,
  563. .cpu_name = "POWER4 (compatible)",
  564. .cpu_features = CPU_FTRS_COMPATIBLE,
  565. .cpu_user_features = COMMON_USER_PPC64,
  566. .mmu_features = MMU_FTRS_DEFAULT_HPTE_ARCH_V2,
  567. .icache_bsize = 128,
  568. .dcache_bsize = 128,
  569. .num_pmcs = 6,
  570. .pmc_type = PPC_PMC_IBM,
  571. .platform = "power4",
  572. }
  573. #endif /* CONFIG_PPC_BOOK3S_64 */
  574. #ifdef CONFIG_PPC32
  575. #if CLASSIC_PPC
  576. { /* 601 */
  577. .pvr_mask = 0xffff0000,
  578. .pvr_value = 0x00010000,
  579. .cpu_name = "601",
  580. .cpu_features = CPU_FTRS_PPC601,
  581. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  582. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  583. .mmu_features = MMU_FTR_HPTE_TABLE,
  584. .icache_bsize = 32,
  585. .dcache_bsize = 32,
  586. .machine_check = machine_check_generic,
  587. .platform = "ppc601",
  588. },
  589. { /* 603 */
  590. .pvr_mask = 0xffff0000,
  591. .pvr_value = 0x00030000,
  592. .cpu_name = "603",
  593. .cpu_features = CPU_FTRS_603,
  594. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  595. .mmu_features = 0,
  596. .icache_bsize = 32,
  597. .dcache_bsize = 32,
  598. .cpu_setup = __setup_cpu_603,
  599. .machine_check = machine_check_generic,
  600. .platform = "ppc603",
  601. },
  602. { /* 603e */
  603. .pvr_mask = 0xffff0000,
  604. .pvr_value = 0x00060000,
  605. .cpu_name = "603e",
  606. .cpu_features = CPU_FTRS_603,
  607. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  608. .mmu_features = 0,
  609. .icache_bsize = 32,
  610. .dcache_bsize = 32,
  611. .cpu_setup = __setup_cpu_603,
  612. .machine_check = machine_check_generic,
  613. .platform = "ppc603",
  614. },
  615. { /* 603ev */
  616. .pvr_mask = 0xffff0000,
  617. .pvr_value = 0x00070000,
  618. .cpu_name = "603ev",
  619. .cpu_features = CPU_FTRS_603,
  620. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  621. .mmu_features = 0,
  622. .icache_bsize = 32,
  623. .dcache_bsize = 32,
  624. .cpu_setup = __setup_cpu_603,
  625. .machine_check = machine_check_generic,
  626. .platform = "ppc603",
  627. },
  628. { /* 604 */
  629. .pvr_mask = 0xffff0000,
  630. .pvr_value = 0x00040000,
  631. .cpu_name = "604",
  632. .cpu_features = CPU_FTRS_604,
  633. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  634. .mmu_features = MMU_FTR_HPTE_TABLE,
  635. .icache_bsize = 32,
  636. .dcache_bsize = 32,
  637. .num_pmcs = 2,
  638. .cpu_setup = __setup_cpu_604,
  639. .machine_check = machine_check_generic,
  640. .platform = "ppc604",
  641. },
  642. { /* 604e */
  643. .pvr_mask = 0xfffff000,
  644. .pvr_value = 0x00090000,
  645. .cpu_name = "604e",
  646. .cpu_features = CPU_FTRS_604,
  647. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  648. .mmu_features = MMU_FTR_HPTE_TABLE,
  649. .icache_bsize = 32,
  650. .dcache_bsize = 32,
  651. .num_pmcs = 4,
  652. .cpu_setup = __setup_cpu_604,
  653. .machine_check = machine_check_generic,
  654. .platform = "ppc604",
  655. },
  656. { /* 604r */
  657. .pvr_mask = 0xffff0000,
  658. .pvr_value = 0x00090000,
  659. .cpu_name = "604r",
  660. .cpu_features = CPU_FTRS_604,
  661. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  662. .mmu_features = MMU_FTR_HPTE_TABLE,
  663. .icache_bsize = 32,
  664. .dcache_bsize = 32,
  665. .num_pmcs = 4,
  666. .cpu_setup = __setup_cpu_604,
  667. .machine_check = machine_check_generic,
  668. .platform = "ppc604",
  669. },
  670. { /* 604ev */
  671. .pvr_mask = 0xffff0000,
  672. .pvr_value = 0x000a0000,
  673. .cpu_name = "604ev",
  674. .cpu_features = CPU_FTRS_604,
  675. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  676. .mmu_features = MMU_FTR_HPTE_TABLE,
  677. .icache_bsize = 32,
  678. .dcache_bsize = 32,
  679. .num_pmcs = 4,
  680. .cpu_setup = __setup_cpu_604,
  681. .machine_check = machine_check_generic,
  682. .platform = "ppc604",
  683. },
  684. { /* 740/750 (0x4202, don't support TAU ?) */
  685. .pvr_mask = 0xffffffff,
  686. .pvr_value = 0x00084202,
  687. .cpu_name = "740/750",
  688. .cpu_features = CPU_FTRS_740_NOTAU,
  689. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  690. .mmu_features = MMU_FTR_HPTE_TABLE,
  691. .icache_bsize = 32,
  692. .dcache_bsize = 32,
  693. .num_pmcs = 4,
  694. .cpu_setup = __setup_cpu_750,
  695. .machine_check = machine_check_generic,
  696. .platform = "ppc750",
  697. },
  698. { /* 750CX (80100 and 8010x?) */
  699. .pvr_mask = 0xfffffff0,
  700. .pvr_value = 0x00080100,
  701. .cpu_name = "750CX",
  702. .cpu_features = CPU_FTRS_750,
  703. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  704. .mmu_features = MMU_FTR_HPTE_TABLE,
  705. .icache_bsize = 32,
  706. .dcache_bsize = 32,
  707. .num_pmcs = 4,
  708. .cpu_setup = __setup_cpu_750cx,
  709. .machine_check = machine_check_generic,
  710. .platform = "ppc750",
  711. },
  712. { /* 750CX (82201 and 82202) */
  713. .pvr_mask = 0xfffffff0,
  714. .pvr_value = 0x00082200,
  715. .cpu_name = "750CX",
  716. .cpu_features = CPU_FTRS_750,
  717. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  718. .mmu_features = MMU_FTR_HPTE_TABLE,
  719. .icache_bsize = 32,
  720. .dcache_bsize = 32,
  721. .num_pmcs = 4,
  722. .pmc_type = PPC_PMC_IBM,
  723. .cpu_setup = __setup_cpu_750cx,
  724. .machine_check = machine_check_generic,
  725. .platform = "ppc750",
  726. },
  727. { /* 750CXe (82214) */
  728. .pvr_mask = 0xfffffff0,
  729. .pvr_value = 0x00082210,
  730. .cpu_name = "750CXe",
  731. .cpu_features = CPU_FTRS_750,
  732. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  733. .mmu_features = MMU_FTR_HPTE_TABLE,
  734. .icache_bsize = 32,
  735. .dcache_bsize = 32,
  736. .num_pmcs = 4,
  737. .pmc_type = PPC_PMC_IBM,
  738. .cpu_setup = __setup_cpu_750cx,
  739. .machine_check = machine_check_generic,
  740. .platform = "ppc750",
  741. },
  742. { /* 750CXe "Gekko" (83214) */
  743. .pvr_mask = 0xffffffff,
  744. .pvr_value = 0x00083214,
  745. .cpu_name = "750CXe",
  746. .cpu_features = CPU_FTRS_750,
  747. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  748. .mmu_features = MMU_FTR_HPTE_TABLE,
  749. .icache_bsize = 32,
  750. .dcache_bsize = 32,
  751. .num_pmcs = 4,
  752. .pmc_type = PPC_PMC_IBM,
  753. .cpu_setup = __setup_cpu_750cx,
  754. .machine_check = machine_check_generic,
  755. .platform = "ppc750",
  756. },
  757. { /* 750CL (and "Broadway") */
  758. .pvr_mask = 0xfffff0e0,
  759. .pvr_value = 0x00087000,
  760. .cpu_name = "750CL",
  761. .cpu_features = CPU_FTRS_750CL,
  762. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  763. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  764. .icache_bsize = 32,
  765. .dcache_bsize = 32,
  766. .num_pmcs = 4,
  767. .pmc_type = PPC_PMC_IBM,
  768. .cpu_setup = __setup_cpu_750,
  769. .machine_check = machine_check_generic,
  770. .platform = "ppc750",
  771. .oprofile_cpu_type = "ppc/750",
  772. .oprofile_type = PPC_OPROFILE_G4,
  773. },
  774. { /* 745/755 */
  775. .pvr_mask = 0xfffff000,
  776. .pvr_value = 0x00083000,
  777. .cpu_name = "745/755",
  778. .cpu_features = CPU_FTRS_750,
  779. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  780. .mmu_features = MMU_FTR_HPTE_TABLE,
  781. .icache_bsize = 32,
  782. .dcache_bsize = 32,
  783. .num_pmcs = 4,
  784. .pmc_type = PPC_PMC_IBM,
  785. .cpu_setup = __setup_cpu_750,
  786. .machine_check = machine_check_generic,
  787. .platform = "ppc750",
  788. },
  789. { /* 750FX rev 1.x */
  790. .pvr_mask = 0xffffff00,
  791. .pvr_value = 0x70000100,
  792. .cpu_name = "750FX",
  793. .cpu_features = CPU_FTRS_750FX1,
  794. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  795. .mmu_features = MMU_FTR_HPTE_TABLE,
  796. .icache_bsize = 32,
  797. .dcache_bsize = 32,
  798. .num_pmcs = 4,
  799. .pmc_type = PPC_PMC_IBM,
  800. .cpu_setup = __setup_cpu_750,
  801. .machine_check = machine_check_generic,
  802. .platform = "ppc750",
  803. .oprofile_cpu_type = "ppc/750",
  804. .oprofile_type = PPC_OPROFILE_G4,
  805. },
  806. { /* 750FX rev 2.0 must disable HID0[DPM] */
  807. .pvr_mask = 0xffffffff,
  808. .pvr_value = 0x70000200,
  809. .cpu_name = "750FX",
  810. .cpu_features = CPU_FTRS_750FX2,
  811. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  812. .mmu_features = MMU_FTR_HPTE_TABLE,
  813. .icache_bsize = 32,
  814. .dcache_bsize = 32,
  815. .num_pmcs = 4,
  816. .pmc_type = PPC_PMC_IBM,
  817. .cpu_setup = __setup_cpu_750,
  818. .machine_check = machine_check_generic,
  819. .platform = "ppc750",
  820. .oprofile_cpu_type = "ppc/750",
  821. .oprofile_type = PPC_OPROFILE_G4,
  822. },
  823. { /* 750FX (All revs except 2.0) */
  824. .pvr_mask = 0xffff0000,
  825. .pvr_value = 0x70000000,
  826. .cpu_name = "750FX",
  827. .cpu_features = CPU_FTRS_750FX,
  828. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  829. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  830. .icache_bsize = 32,
  831. .dcache_bsize = 32,
  832. .num_pmcs = 4,
  833. .pmc_type = PPC_PMC_IBM,
  834. .cpu_setup = __setup_cpu_750fx,
  835. .machine_check = machine_check_generic,
  836. .platform = "ppc750",
  837. .oprofile_cpu_type = "ppc/750",
  838. .oprofile_type = PPC_OPROFILE_G4,
  839. },
  840. { /* 750GX */
  841. .pvr_mask = 0xffff0000,
  842. .pvr_value = 0x70020000,
  843. .cpu_name = "750GX",
  844. .cpu_features = CPU_FTRS_750GX,
  845. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  846. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  847. .icache_bsize = 32,
  848. .dcache_bsize = 32,
  849. .num_pmcs = 4,
  850. .pmc_type = PPC_PMC_IBM,
  851. .cpu_setup = __setup_cpu_750fx,
  852. .machine_check = machine_check_generic,
  853. .platform = "ppc750",
  854. .oprofile_cpu_type = "ppc/750",
  855. .oprofile_type = PPC_OPROFILE_G4,
  856. },
  857. { /* 740/750 (L2CR bit need fixup for 740) */
  858. .pvr_mask = 0xffff0000,
  859. .pvr_value = 0x00080000,
  860. .cpu_name = "740/750",
  861. .cpu_features = CPU_FTRS_740,
  862. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  863. .mmu_features = MMU_FTR_HPTE_TABLE,
  864. .icache_bsize = 32,
  865. .dcache_bsize = 32,
  866. .num_pmcs = 4,
  867. .pmc_type = PPC_PMC_IBM,
  868. .cpu_setup = __setup_cpu_750,
  869. .machine_check = machine_check_generic,
  870. .platform = "ppc750",
  871. },
  872. { /* 7400 rev 1.1 ? (no TAU) */
  873. .pvr_mask = 0xffffffff,
  874. .pvr_value = 0x000c1101,
  875. .cpu_name = "7400 (1.1)",
  876. .cpu_features = CPU_FTRS_7400_NOTAU,
  877. .cpu_user_features = COMMON_USER |
  878. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  879. .mmu_features = MMU_FTR_HPTE_TABLE,
  880. .icache_bsize = 32,
  881. .dcache_bsize = 32,
  882. .num_pmcs = 4,
  883. .pmc_type = PPC_PMC_G4,
  884. .cpu_setup = __setup_cpu_7400,
  885. .machine_check = machine_check_generic,
  886. .platform = "ppc7400",
  887. },
  888. { /* 7400 */
  889. .pvr_mask = 0xffff0000,
  890. .pvr_value = 0x000c0000,
  891. .cpu_name = "7400",
  892. .cpu_features = CPU_FTRS_7400,
  893. .cpu_user_features = COMMON_USER |
  894. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  895. .mmu_features = MMU_FTR_HPTE_TABLE,
  896. .icache_bsize = 32,
  897. .dcache_bsize = 32,
  898. .num_pmcs = 4,
  899. .pmc_type = PPC_PMC_G4,
  900. .cpu_setup = __setup_cpu_7400,
  901. .machine_check = machine_check_generic,
  902. .platform = "ppc7400",
  903. },
  904. { /* 7410 */
  905. .pvr_mask = 0xffff0000,
  906. .pvr_value = 0x800c0000,
  907. .cpu_name = "7410",
  908. .cpu_features = CPU_FTRS_7400,
  909. .cpu_user_features = COMMON_USER |
  910. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  911. .mmu_features = MMU_FTR_HPTE_TABLE,
  912. .icache_bsize = 32,
  913. .dcache_bsize = 32,
  914. .num_pmcs = 4,
  915. .pmc_type = PPC_PMC_G4,
  916. .cpu_setup = __setup_cpu_7410,
  917. .machine_check = machine_check_generic,
  918. .platform = "ppc7400",
  919. },
  920. { /* 7450 2.0 - no doze/nap */
  921. .pvr_mask = 0xffffffff,
  922. .pvr_value = 0x80000200,
  923. .cpu_name = "7450",
  924. .cpu_features = CPU_FTRS_7450_20,
  925. .cpu_user_features = COMMON_USER |
  926. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  927. .mmu_features = MMU_FTR_HPTE_TABLE,
  928. .icache_bsize = 32,
  929. .dcache_bsize = 32,
  930. .num_pmcs = 6,
  931. .pmc_type = PPC_PMC_G4,
  932. .cpu_setup = __setup_cpu_745x,
  933. .oprofile_cpu_type = "ppc/7450",
  934. .oprofile_type = PPC_OPROFILE_G4,
  935. .machine_check = machine_check_generic,
  936. .platform = "ppc7450",
  937. },
  938. { /* 7450 2.1 */
  939. .pvr_mask = 0xffffffff,
  940. .pvr_value = 0x80000201,
  941. .cpu_name = "7450",
  942. .cpu_features = CPU_FTRS_7450_21,
  943. .cpu_user_features = COMMON_USER |
  944. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  945. .mmu_features = MMU_FTR_HPTE_TABLE,
  946. .icache_bsize = 32,
  947. .dcache_bsize = 32,
  948. .num_pmcs = 6,
  949. .pmc_type = PPC_PMC_G4,
  950. .cpu_setup = __setup_cpu_745x,
  951. .oprofile_cpu_type = "ppc/7450",
  952. .oprofile_type = PPC_OPROFILE_G4,
  953. .machine_check = machine_check_generic,
  954. .platform = "ppc7450",
  955. },
  956. { /* 7450 2.3 and newer */
  957. .pvr_mask = 0xffff0000,
  958. .pvr_value = 0x80000000,
  959. .cpu_name = "7450",
  960. .cpu_features = CPU_FTRS_7450_23,
  961. .cpu_user_features = COMMON_USER |
  962. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  963. .mmu_features = MMU_FTR_HPTE_TABLE,
  964. .icache_bsize = 32,
  965. .dcache_bsize = 32,
  966. .num_pmcs = 6,
  967. .pmc_type = PPC_PMC_G4,
  968. .cpu_setup = __setup_cpu_745x,
  969. .oprofile_cpu_type = "ppc/7450",
  970. .oprofile_type = PPC_OPROFILE_G4,
  971. .machine_check = machine_check_generic,
  972. .platform = "ppc7450",
  973. },
  974. { /* 7455 rev 1.x */
  975. .pvr_mask = 0xffffff00,
  976. .pvr_value = 0x80010100,
  977. .cpu_name = "7455",
  978. .cpu_features = CPU_FTRS_7455_1,
  979. .cpu_user_features = COMMON_USER |
  980. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  981. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  982. .icache_bsize = 32,
  983. .dcache_bsize = 32,
  984. .num_pmcs = 6,
  985. .pmc_type = PPC_PMC_G4,
  986. .cpu_setup = __setup_cpu_745x,
  987. .oprofile_cpu_type = "ppc/7450",
  988. .oprofile_type = PPC_OPROFILE_G4,
  989. .machine_check = machine_check_generic,
  990. .platform = "ppc7450",
  991. },
  992. { /* 7455 rev 2.0 */
  993. .pvr_mask = 0xffffffff,
  994. .pvr_value = 0x80010200,
  995. .cpu_name = "7455",
  996. .cpu_features = CPU_FTRS_7455_20,
  997. .cpu_user_features = COMMON_USER |
  998. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  999. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1000. .icache_bsize = 32,
  1001. .dcache_bsize = 32,
  1002. .num_pmcs = 6,
  1003. .pmc_type = PPC_PMC_G4,
  1004. .cpu_setup = __setup_cpu_745x,
  1005. .oprofile_cpu_type = "ppc/7450",
  1006. .oprofile_type = PPC_OPROFILE_G4,
  1007. .machine_check = machine_check_generic,
  1008. .platform = "ppc7450",
  1009. },
  1010. { /* 7455 others */
  1011. .pvr_mask = 0xffff0000,
  1012. .pvr_value = 0x80010000,
  1013. .cpu_name = "7455",
  1014. .cpu_features = CPU_FTRS_7455,
  1015. .cpu_user_features = COMMON_USER |
  1016. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1017. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1018. .icache_bsize = 32,
  1019. .dcache_bsize = 32,
  1020. .num_pmcs = 6,
  1021. .pmc_type = PPC_PMC_G4,
  1022. .cpu_setup = __setup_cpu_745x,
  1023. .oprofile_cpu_type = "ppc/7450",
  1024. .oprofile_type = PPC_OPROFILE_G4,
  1025. .machine_check = machine_check_generic,
  1026. .platform = "ppc7450",
  1027. },
  1028. { /* 7447/7457 Rev 1.0 */
  1029. .pvr_mask = 0xffffffff,
  1030. .pvr_value = 0x80020100,
  1031. .cpu_name = "7447/7457",
  1032. .cpu_features = CPU_FTRS_7447_10,
  1033. .cpu_user_features = COMMON_USER |
  1034. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1035. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1036. .icache_bsize = 32,
  1037. .dcache_bsize = 32,
  1038. .num_pmcs = 6,
  1039. .pmc_type = PPC_PMC_G4,
  1040. .cpu_setup = __setup_cpu_745x,
  1041. .oprofile_cpu_type = "ppc/7450",
  1042. .oprofile_type = PPC_OPROFILE_G4,
  1043. .machine_check = machine_check_generic,
  1044. .platform = "ppc7450",
  1045. },
  1046. { /* 7447/7457 Rev 1.1 */
  1047. .pvr_mask = 0xffffffff,
  1048. .pvr_value = 0x80020101,
  1049. .cpu_name = "7447/7457",
  1050. .cpu_features = CPU_FTRS_7447_10,
  1051. .cpu_user_features = COMMON_USER |
  1052. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1053. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1054. .icache_bsize = 32,
  1055. .dcache_bsize = 32,
  1056. .num_pmcs = 6,
  1057. .pmc_type = PPC_PMC_G4,
  1058. .cpu_setup = __setup_cpu_745x,
  1059. .oprofile_cpu_type = "ppc/7450",
  1060. .oprofile_type = PPC_OPROFILE_G4,
  1061. .machine_check = machine_check_generic,
  1062. .platform = "ppc7450",
  1063. },
  1064. { /* 7447/7457 Rev 1.2 and later */
  1065. .pvr_mask = 0xffff0000,
  1066. .pvr_value = 0x80020000,
  1067. .cpu_name = "7447/7457",
  1068. .cpu_features = CPU_FTRS_7447,
  1069. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1070. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1071. .icache_bsize = 32,
  1072. .dcache_bsize = 32,
  1073. .num_pmcs = 6,
  1074. .pmc_type = PPC_PMC_G4,
  1075. .cpu_setup = __setup_cpu_745x,
  1076. .oprofile_cpu_type = "ppc/7450",
  1077. .oprofile_type = PPC_OPROFILE_G4,
  1078. .machine_check = machine_check_generic,
  1079. .platform = "ppc7450",
  1080. },
  1081. { /* 7447A */
  1082. .pvr_mask = 0xffff0000,
  1083. .pvr_value = 0x80030000,
  1084. .cpu_name = "7447A",
  1085. .cpu_features = CPU_FTRS_7447A,
  1086. .cpu_user_features = COMMON_USER |
  1087. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1088. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1089. .icache_bsize = 32,
  1090. .dcache_bsize = 32,
  1091. .num_pmcs = 6,
  1092. .pmc_type = PPC_PMC_G4,
  1093. .cpu_setup = __setup_cpu_745x,
  1094. .oprofile_cpu_type = "ppc/7450",
  1095. .oprofile_type = PPC_OPROFILE_G4,
  1096. .machine_check = machine_check_generic,
  1097. .platform = "ppc7450",
  1098. },
  1099. { /* 7448 */
  1100. .pvr_mask = 0xffff0000,
  1101. .pvr_value = 0x80040000,
  1102. .cpu_name = "7448",
  1103. .cpu_features = CPU_FTRS_7448,
  1104. .cpu_user_features = COMMON_USER |
  1105. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1106. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1107. .icache_bsize = 32,
  1108. .dcache_bsize = 32,
  1109. .num_pmcs = 6,
  1110. .pmc_type = PPC_PMC_G4,
  1111. .cpu_setup = __setup_cpu_745x,
  1112. .oprofile_cpu_type = "ppc/7450",
  1113. .oprofile_type = PPC_OPROFILE_G4,
  1114. .machine_check = machine_check_generic,
  1115. .platform = "ppc7450",
  1116. },
  1117. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1118. .pvr_mask = 0x7fff0000,
  1119. .pvr_value = 0x00810000,
  1120. .cpu_name = "82xx",
  1121. .cpu_features = CPU_FTRS_82XX,
  1122. .cpu_user_features = COMMON_USER,
  1123. .mmu_features = 0,
  1124. .icache_bsize = 32,
  1125. .dcache_bsize = 32,
  1126. .cpu_setup = __setup_cpu_603,
  1127. .machine_check = machine_check_generic,
  1128. .platform = "ppc603",
  1129. },
  1130. { /* All G2_LE (603e core, plus some) have the same pvr */
  1131. .pvr_mask = 0x7fff0000,
  1132. .pvr_value = 0x00820000,
  1133. .cpu_name = "G2_LE",
  1134. .cpu_features = CPU_FTRS_G2_LE,
  1135. .cpu_user_features = COMMON_USER,
  1136. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1137. .icache_bsize = 32,
  1138. .dcache_bsize = 32,
  1139. .cpu_setup = __setup_cpu_603,
  1140. .machine_check = machine_check_generic,
  1141. .platform = "ppc603",
  1142. },
  1143. { /* e300c1 (a 603e core, plus some) on 83xx */
  1144. .pvr_mask = 0x7fff0000,
  1145. .pvr_value = 0x00830000,
  1146. .cpu_name = "e300c1",
  1147. .cpu_features = CPU_FTRS_E300,
  1148. .cpu_user_features = COMMON_USER,
  1149. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1150. .icache_bsize = 32,
  1151. .dcache_bsize = 32,
  1152. .cpu_setup = __setup_cpu_603,
  1153. .machine_check = machine_check_generic,
  1154. .platform = "ppc603",
  1155. },
  1156. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1157. .pvr_mask = 0x7fff0000,
  1158. .pvr_value = 0x00840000,
  1159. .cpu_name = "e300c2",
  1160. .cpu_features = CPU_FTRS_E300C2,
  1161. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1162. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1163. MMU_FTR_NEED_DTLB_SW_LRU,
  1164. .icache_bsize = 32,
  1165. .dcache_bsize = 32,
  1166. .cpu_setup = __setup_cpu_603,
  1167. .machine_check = machine_check_generic,
  1168. .platform = "ppc603",
  1169. },
  1170. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1171. .pvr_mask = 0x7fff0000,
  1172. .pvr_value = 0x00850000,
  1173. .cpu_name = "e300c3",
  1174. .cpu_features = CPU_FTRS_E300,
  1175. .cpu_user_features = COMMON_USER,
  1176. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1177. MMU_FTR_NEED_DTLB_SW_LRU,
  1178. .icache_bsize = 32,
  1179. .dcache_bsize = 32,
  1180. .cpu_setup = __setup_cpu_603,
  1181. .num_pmcs = 4,
  1182. .oprofile_cpu_type = "ppc/e300",
  1183. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1184. .platform = "ppc603",
  1185. },
  1186. { /* e300c4 (e300c1, plus one IU) */
  1187. .pvr_mask = 0x7fff0000,
  1188. .pvr_value = 0x00860000,
  1189. .cpu_name = "e300c4",
  1190. .cpu_features = CPU_FTRS_E300,
  1191. .cpu_user_features = COMMON_USER,
  1192. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1193. MMU_FTR_NEED_DTLB_SW_LRU,
  1194. .icache_bsize = 32,
  1195. .dcache_bsize = 32,
  1196. .cpu_setup = __setup_cpu_603,
  1197. .machine_check = machine_check_generic,
  1198. .num_pmcs = 4,
  1199. .oprofile_cpu_type = "ppc/e300",
  1200. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1201. .platform = "ppc603",
  1202. },
  1203. { /* default match, we assume split I/D cache & TB (non-601)... */
  1204. .pvr_mask = 0x00000000,
  1205. .pvr_value = 0x00000000,
  1206. .cpu_name = "(generic PPC)",
  1207. .cpu_features = CPU_FTRS_CLASSIC32,
  1208. .cpu_user_features = COMMON_USER,
  1209. .mmu_features = MMU_FTR_HPTE_TABLE,
  1210. .icache_bsize = 32,
  1211. .dcache_bsize = 32,
  1212. .machine_check = machine_check_generic,
  1213. .platform = "ppc603",
  1214. },
  1215. #endif /* CLASSIC_PPC */
  1216. #ifdef CONFIG_8xx
  1217. { /* 8xx */
  1218. .pvr_mask = 0xffff0000,
  1219. .pvr_value = 0x00500000,
  1220. .cpu_name = "8xx",
  1221. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1222. * if the 8xx code is there.... */
  1223. .cpu_features = CPU_FTRS_8XX,
  1224. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1225. .mmu_features = MMU_FTR_TYPE_8xx,
  1226. .icache_bsize = 16,
  1227. .dcache_bsize = 16,
  1228. .platform = "ppc823",
  1229. },
  1230. #endif /* CONFIG_8xx */
  1231. #ifdef CONFIG_40x
  1232. { /* 403GC */
  1233. .pvr_mask = 0xffffff00,
  1234. .pvr_value = 0x00200200,
  1235. .cpu_name = "403GC",
  1236. .cpu_features = CPU_FTRS_40X,
  1237. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1238. .mmu_features = MMU_FTR_TYPE_40x,
  1239. .icache_bsize = 16,
  1240. .dcache_bsize = 16,
  1241. .machine_check = machine_check_4xx,
  1242. .platform = "ppc403",
  1243. },
  1244. { /* 403GCX */
  1245. .pvr_mask = 0xffffff00,
  1246. .pvr_value = 0x00201400,
  1247. .cpu_name = "403GCX",
  1248. .cpu_features = CPU_FTRS_40X,
  1249. .cpu_user_features = PPC_FEATURE_32 |
  1250. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1251. .mmu_features = MMU_FTR_TYPE_40x,
  1252. .icache_bsize = 16,
  1253. .dcache_bsize = 16,
  1254. .machine_check = machine_check_4xx,
  1255. .platform = "ppc403",
  1256. },
  1257. { /* 403G ?? */
  1258. .pvr_mask = 0xffff0000,
  1259. .pvr_value = 0x00200000,
  1260. .cpu_name = "403G ??",
  1261. .cpu_features = CPU_FTRS_40X,
  1262. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1263. .mmu_features = MMU_FTR_TYPE_40x,
  1264. .icache_bsize = 16,
  1265. .dcache_bsize = 16,
  1266. .machine_check = machine_check_4xx,
  1267. .platform = "ppc403",
  1268. },
  1269. { /* 405GP */
  1270. .pvr_mask = 0xffff0000,
  1271. .pvr_value = 0x40110000,
  1272. .cpu_name = "405GP",
  1273. .cpu_features = CPU_FTRS_40X,
  1274. .cpu_user_features = PPC_FEATURE_32 |
  1275. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1276. .mmu_features = MMU_FTR_TYPE_40x,
  1277. .icache_bsize = 32,
  1278. .dcache_bsize = 32,
  1279. .machine_check = machine_check_4xx,
  1280. .platform = "ppc405",
  1281. },
  1282. { /* STB 03xxx */
  1283. .pvr_mask = 0xffff0000,
  1284. .pvr_value = 0x40130000,
  1285. .cpu_name = "STB03xxx",
  1286. .cpu_features = CPU_FTRS_40X,
  1287. .cpu_user_features = PPC_FEATURE_32 |
  1288. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1289. .mmu_features = MMU_FTR_TYPE_40x,
  1290. .icache_bsize = 32,
  1291. .dcache_bsize = 32,
  1292. .machine_check = machine_check_4xx,
  1293. .platform = "ppc405",
  1294. },
  1295. { /* STB 04xxx */
  1296. .pvr_mask = 0xffff0000,
  1297. .pvr_value = 0x41810000,
  1298. .cpu_name = "STB04xxx",
  1299. .cpu_features = CPU_FTRS_40X,
  1300. .cpu_user_features = PPC_FEATURE_32 |
  1301. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1302. .mmu_features = MMU_FTR_TYPE_40x,
  1303. .icache_bsize = 32,
  1304. .dcache_bsize = 32,
  1305. .machine_check = machine_check_4xx,
  1306. .platform = "ppc405",
  1307. },
  1308. { /* NP405L */
  1309. .pvr_mask = 0xffff0000,
  1310. .pvr_value = 0x41610000,
  1311. .cpu_name = "NP405L",
  1312. .cpu_features = CPU_FTRS_40X,
  1313. .cpu_user_features = PPC_FEATURE_32 |
  1314. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1315. .mmu_features = MMU_FTR_TYPE_40x,
  1316. .icache_bsize = 32,
  1317. .dcache_bsize = 32,
  1318. .machine_check = machine_check_4xx,
  1319. .platform = "ppc405",
  1320. },
  1321. { /* NP4GS3 */
  1322. .pvr_mask = 0xffff0000,
  1323. .pvr_value = 0x40B10000,
  1324. .cpu_name = "NP4GS3",
  1325. .cpu_features = CPU_FTRS_40X,
  1326. .cpu_user_features = PPC_FEATURE_32 |
  1327. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1328. .mmu_features = MMU_FTR_TYPE_40x,
  1329. .icache_bsize = 32,
  1330. .dcache_bsize = 32,
  1331. .machine_check = machine_check_4xx,
  1332. .platform = "ppc405",
  1333. },
  1334. { /* NP405H */
  1335. .pvr_mask = 0xffff0000,
  1336. .pvr_value = 0x41410000,
  1337. .cpu_name = "NP405H",
  1338. .cpu_features = CPU_FTRS_40X,
  1339. .cpu_user_features = PPC_FEATURE_32 |
  1340. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1341. .mmu_features = MMU_FTR_TYPE_40x,
  1342. .icache_bsize = 32,
  1343. .dcache_bsize = 32,
  1344. .machine_check = machine_check_4xx,
  1345. .platform = "ppc405",
  1346. },
  1347. { /* 405GPr */
  1348. .pvr_mask = 0xffff0000,
  1349. .pvr_value = 0x50910000,
  1350. .cpu_name = "405GPr",
  1351. .cpu_features = CPU_FTRS_40X,
  1352. .cpu_user_features = PPC_FEATURE_32 |
  1353. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1354. .mmu_features = MMU_FTR_TYPE_40x,
  1355. .icache_bsize = 32,
  1356. .dcache_bsize = 32,
  1357. .machine_check = machine_check_4xx,
  1358. .platform = "ppc405",
  1359. },
  1360. { /* STBx25xx */
  1361. .pvr_mask = 0xffff0000,
  1362. .pvr_value = 0x51510000,
  1363. .cpu_name = "STBx25xx",
  1364. .cpu_features = CPU_FTRS_40X,
  1365. .cpu_user_features = PPC_FEATURE_32 |
  1366. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1367. .mmu_features = MMU_FTR_TYPE_40x,
  1368. .icache_bsize = 32,
  1369. .dcache_bsize = 32,
  1370. .machine_check = machine_check_4xx,
  1371. .platform = "ppc405",
  1372. },
  1373. { /* 405LP */
  1374. .pvr_mask = 0xffff0000,
  1375. .pvr_value = 0x41F10000,
  1376. .cpu_name = "405LP",
  1377. .cpu_features = CPU_FTRS_40X,
  1378. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1379. .mmu_features = MMU_FTR_TYPE_40x,
  1380. .icache_bsize = 32,
  1381. .dcache_bsize = 32,
  1382. .machine_check = machine_check_4xx,
  1383. .platform = "ppc405",
  1384. },
  1385. { /* Xilinx Virtex-II Pro */
  1386. .pvr_mask = 0xfffff000,
  1387. .pvr_value = 0x20010000,
  1388. .cpu_name = "Virtex-II Pro",
  1389. .cpu_features = CPU_FTRS_40X,
  1390. .cpu_user_features = PPC_FEATURE_32 |
  1391. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1392. .mmu_features = MMU_FTR_TYPE_40x,
  1393. .icache_bsize = 32,
  1394. .dcache_bsize = 32,
  1395. .machine_check = machine_check_4xx,
  1396. .platform = "ppc405",
  1397. },
  1398. { /* Xilinx Virtex-4 FX */
  1399. .pvr_mask = 0xfffff000,
  1400. .pvr_value = 0x20011000,
  1401. .cpu_name = "Virtex-4 FX",
  1402. .cpu_features = CPU_FTRS_40X,
  1403. .cpu_user_features = PPC_FEATURE_32 |
  1404. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1405. .mmu_features = MMU_FTR_TYPE_40x,
  1406. .icache_bsize = 32,
  1407. .dcache_bsize = 32,
  1408. .machine_check = machine_check_4xx,
  1409. .platform = "ppc405",
  1410. },
  1411. { /* 405EP */
  1412. .pvr_mask = 0xffff0000,
  1413. .pvr_value = 0x51210000,
  1414. .cpu_name = "405EP",
  1415. .cpu_features = CPU_FTRS_40X,
  1416. .cpu_user_features = PPC_FEATURE_32 |
  1417. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1418. .mmu_features = MMU_FTR_TYPE_40x,
  1419. .icache_bsize = 32,
  1420. .dcache_bsize = 32,
  1421. .machine_check = machine_check_4xx,
  1422. .platform = "ppc405",
  1423. },
  1424. { /* 405EX Rev. A/B with Security */
  1425. .pvr_mask = 0xffff000f,
  1426. .pvr_value = 0x12910007,
  1427. .cpu_name = "405EX Rev. A/B",
  1428. .cpu_features = CPU_FTRS_40X,
  1429. .cpu_user_features = PPC_FEATURE_32 |
  1430. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1431. .mmu_features = MMU_FTR_TYPE_40x,
  1432. .icache_bsize = 32,
  1433. .dcache_bsize = 32,
  1434. .machine_check = machine_check_4xx,
  1435. .platform = "ppc405",
  1436. },
  1437. { /* 405EX Rev. C without Security */
  1438. .pvr_mask = 0xffff000f,
  1439. .pvr_value = 0x1291000d,
  1440. .cpu_name = "405EX Rev. C",
  1441. .cpu_features = CPU_FTRS_40X,
  1442. .cpu_user_features = PPC_FEATURE_32 |
  1443. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1444. .mmu_features = MMU_FTR_TYPE_40x,
  1445. .icache_bsize = 32,
  1446. .dcache_bsize = 32,
  1447. .machine_check = machine_check_4xx,
  1448. .platform = "ppc405",
  1449. },
  1450. { /* 405EX Rev. C with Security */
  1451. .pvr_mask = 0xffff000f,
  1452. .pvr_value = 0x1291000f,
  1453. .cpu_name = "405EX Rev. C",
  1454. .cpu_features = CPU_FTRS_40X,
  1455. .cpu_user_features = PPC_FEATURE_32 |
  1456. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1457. .mmu_features = MMU_FTR_TYPE_40x,
  1458. .icache_bsize = 32,
  1459. .dcache_bsize = 32,
  1460. .machine_check = machine_check_4xx,
  1461. .platform = "ppc405",
  1462. },
  1463. { /* 405EX Rev. D without Security */
  1464. .pvr_mask = 0xffff000f,
  1465. .pvr_value = 0x12910003,
  1466. .cpu_name = "405EX Rev. D",
  1467. .cpu_features = CPU_FTRS_40X,
  1468. .cpu_user_features = PPC_FEATURE_32 |
  1469. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1470. .mmu_features = MMU_FTR_TYPE_40x,
  1471. .icache_bsize = 32,
  1472. .dcache_bsize = 32,
  1473. .machine_check = machine_check_4xx,
  1474. .platform = "ppc405",
  1475. },
  1476. { /* 405EX Rev. D with Security */
  1477. .pvr_mask = 0xffff000f,
  1478. .pvr_value = 0x12910005,
  1479. .cpu_name = "405EX Rev. D",
  1480. .cpu_features = CPU_FTRS_40X,
  1481. .cpu_user_features = PPC_FEATURE_32 |
  1482. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1483. .mmu_features = MMU_FTR_TYPE_40x,
  1484. .icache_bsize = 32,
  1485. .dcache_bsize = 32,
  1486. .machine_check = machine_check_4xx,
  1487. .platform = "ppc405",
  1488. },
  1489. { /* 405EXr Rev. A/B without Security */
  1490. .pvr_mask = 0xffff000f,
  1491. .pvr_value = 0x12910001,
  1492. .cpu_name = "405EXr Rev. A/B",
  1493. .cpu_features = CPU_FTRS_40X,
  1494. .cpu_user_features = PPC_FEATURE_32 |
  1495. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1496. .mmu_features = MMU_FTR_TYPE_40x,
  1497. .icache_bsize = 32,
  1498. .dcache_bsize = 32,
  1499. .machine_check = machine_check_4xx,
  1500. .platform = "ppc405",
  1501. },
  1502. { /* 405EXr Rev. C without Security */
  1503. .pvr_mask = 0xffff000f,
  1504. .pvr_value = 0x12910009,
  1505. .cpu_name = "405EXr Rev. C",
  1506. .cpu_features = CPU_FTRS_40X,
  1507. .cpu_user_features = PPC_FEATURE_32 |
  1508. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1509. .mmu_features = MMU_FTR_TYPE_40x,
  1510. .icache_bsize = 32,
  1511. .dcache_bsize = 32,
  1512. .machine_check = machine_check_4xx,
  1513. .platform = "ppc405",
  1514. },
  1515. { /* 405EXr Rev. C with Security */
  1516. .pvr_mask = 0xffff000f,
  1517. .pvr_value = 0x1291000b,
  1518. .cpu_name = "405EXr Rev. C",
  1519. .cpu_features = CPU_FTRS_40X,
  1520. .cpu_user_features = PPC_FEATURE_32 |
  1521. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1522. .mmu_features = MMU_FTR_TYPE_40x,
  1523. .icache_bsize = 32,
  1524. .dcache_bsize = 32,
  1525. .machine_check = machine_check_4xx,
  1526. .platform = "ppc405",
  1527. },
  1528. { /* 405EXr Rev. D without Security */
  1529. .pvr_mask = 0xffff000f,
  1530. .pvr_value = 0x12910000,
  1531. .cpu_name = "405EXr Rev. D",
  1532. .cpu_features = CPU_FTRS_40X,
  1533. .cpu_user_features = PPC_FEATURE_32 |
  1534. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1535. .mmu_features = MMU_FTR_TYPE_40x,
  1536. .icache_bsize = 32,
  1537. .dcache_bsize = 32,
  1538. .machine_check = machine_check_4xx,
  1539. .platform = "ppc405",
  1540. },
  1541. { /* 405EXr Rev. D with Security */
  1542. .pvr_mask = 0xffff000f,
  1543. .pvr_value = 0x12910002,
  1544. .cpu_name = "405EXr Rev. D",
  1545. .cpu_features = CPU_FTRS_40X,
  1546. .cpu_user_features = PPC_FEATURE_32 |
  1547. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1548. .mmu_features = MMU_FTR_TYPE_40x,
  1549. .icache_bsize = 32,
  1550. .dcache_bsize = 32,
  1551. .machine_check = machine_check_4xx,
  1552. .platform = "ppc405",
  1553. },
  1554. {
  1555. /* 405EZ */
  1556. .pvr_mask = 0xffff0000,
  1557. .pvr_value = 0x41510000,
  1558. .cpu_name = "405EZ",
  1559. .cpu_features = CPU_FTRS_40X,
  1560. .cpu_user_features = PPC_FEATURE_32 |
  1561. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1562. .mmu_features = MMU_FTR_TYPE_40x,
  1563. .icache_bsize = 32,
  1564. .dcache_bsize = 32,
  1565. .machine_check = machine_check_4xx,
  1566. .platform = "ppc405",
  1567. },
  1568. { /* APM8018X */
  1569. .pvr_mask = 0xffff0000,
  1570. .pvr_value = 0x7ff11432,
  1571. .cpu_name = "APM8018X",
  1572. .cpu_features = CPU_FTRS_40X,
  1573. .cpu_user_features = PPC_FEATURE_32 |
  1574. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1575. .mmu_features = MMU_FTR_TYPE_40x,
  1576. .icache_bsize = 32,
  1577. .dcache_bsize = 32,
  1578. .machine_check = machine_check_4xx,
  1579. .platform = "ppc405",
  1580. },
  1581. { /* default match */
  1582. .pvr_mask = 0x00000000,
  1583. .pvr_value = 0x00000000,
  1584. .cpu_name = "(generic 40x PPC)",
  1585. .cpu_features = CPU_FTRS_40X,
  1586. .cpu_user_features = PPC_FEATURE_32 |
  1587. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1588. .mmu_features = MMU_FTR_TYPE_40x,
  1589. .icache_bsize = 32,
  1590. .dcache_bsize = 32,
  1591. .machine_check = machine_check_4xx,
  1592. .platform = "ppc405",
  1593. }
  1594. #endif /* CONFIG_40x */
  1595. #ifdef CONFIG_44x
  1596. {
  1597. .pvr_mask = 0xf0000fff,
  1598. .pvr_value = 0x40000850,
  1599. .cpu_name = "440GR Rev. A",
  1600. .cpu_features = CPU_FTRS_44X,
  1601. .cpu_user_features = COMMON_USER_BOOKE,
  1602. .mmu_features = MMU_FTR_TYPE_44x,
  1603. .icache_bsize = 32,
  1604. .dcache_bsize = 32,
  1605. .machine_check = machine_check_4xx,
  1606. .platform = "ppc440",
  1607. },
  1608. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1609. .pvr_mask = 0xf0000fff,
  1610. .pvr_value = 0x40000858,
  1611. .cpu_name = "440EP Rev. A",
  1612. .cpu_features = CPU_FTRS_44X,
  1613. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1614. .mmu_features = MMU_FTR_TYPE_44x,
  1615. .icache_bsize = 32,
  1616. .dcache_bsize = 32,
  1617. .cpu_setup = __setup_cpu_440ep,
  1618. .machine_check = machine_check_4xx,
  1619. .platform = "ppc440",
  1620. },
  1621. {
  1622. .pvr_mask = 0xf0000fff,
  1623. .pvr_value = 0x400008d3,
  1624. .cpu_name = "440GR Rev. B",
  1625. .cpu_features = CPU_FTRS_44X,
  1626. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1627. .mmu_features = MMU_FTR_TYPE_44x,
  1628. .icache_bsize = 32,
  1629. .dcache_bsize = 32,
  1630. .machine_check = machine_check_4xx,
  1631. .platform = "ppc440",
  1632. },
  1633. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1634. .pvr_mask = 0xf0000ff7,
  1635. .pvr_value = 0x400008d4,
  1636. .cpu_name = "440EP Rev. C",
  1637. .cpu_features = CPU_FTRS_44X,
  1638. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1639. .mmu_features = MMU_FTR_TYPE_44x,
  1640. .icache_bsize = 32,
  1641. .dcache_bsize = 32,
  1642. .cpu_setup = __setup_cpu_440ep,
  1643. .machine_check = machine_check_4xx,
  1644. .platform = "ppc440",
  1645. },
  1646. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1647. .pvr_mask = 0xf0000fff,
  1648. .pvr_value = 0x400008db,
  1649. .cpu_name = "440EP Rev. B",
  1650. .cpu_features = CPU_FTRS_44X,
  1651. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1652. .mmu_features = MMU_FTR_TYPE_44x,
  1653. .icache_bsize = 32,
  1654. .dcache_bsize = 32,
  1655. .cpu_setup = __setup_cpu_440ep,
  1656. .machine_check = machine_check_4xx,
  1657. .platform = "ppc440",
  1658. },
  1659. { /* 440GRX */
  1660. .pvr_mask = 0xf0000ffb,
  1661. .pvr_value = 0x200008D0,
  1662. .cpu_name = "440GRX",
  1663. .cpu_features = CPU_FTRS_44X,
  1664. .cpu_user_features = COMMON_USER_BOOKE,
  1665. .mmu_features = MMU_FTR_TYPE_44x,
  1666. .icache_bsize = 32,
  1667. .dcache_bsize = 32,
  1668. .cpu_setup = __setup_cpu_440grx,
  1669. .machine_check = machine_check_440A,
  1670. .platform = "ppc440",
  1671. },
  1672. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1673. .pvr_mask = 0xf0000ffb,
  1674. .pvr_value = 0x200008D8,
  1675. .cpu_name = "440EPX",
  1676. .cpu_features = CPU_FTRS_44X,
  1677. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1678. .mmu_features = MMU_FTR_TYPE_44x,
  1679. .icache_bsize = 32,
  1680. .dcache_bsize = 32,
  1681. .cpu_setup = __setup_cpu_440epx,
  1682. .machine_check = machine_check_440A,
  1683. .platform = "ppc440",
  1684. },
  1685. { /* 440GP Rev. B */
  1686. .pvr_mask = 0xf0000fff,
  1687. .pvr_value = 0x40000440,
  1688. .cpu_name = "440GP Rev. B",
  1689. .cpu_features = CPU_FTRS_44X,
  1690. .cpu_user_features = COMMON_USER_BOOKE,
  1691. .mmu_features = MMU_FTR_TYPE_44x,
  1692. .icache_bsize = 32,
  1693. .dcache_bsize = 32,
  1694. .machine_check = machine_check_4xx,
  1695. .platform = "ppc440gp",
  1696. },
  1697. { /* 440GP Rev. C */
  1698. .pvr_mask = 0xf0000fff,
  1699. .pvr_value = 0x40000481,
  1700. .cpu_name = "440GP Rev. C",
  1701. .cpu_features = CPU_FTRS_44X,
  1702. .cpu_user_features = COMMON_USER_BOOKE,
  1703. .mmu_features = MMU_FTR_TYPE_44x,
  1704. .icache_bsize = 32,
  1705. .dcache_bsize = 32,
  1706. .machine_check = machine_check_4xx,
  1707. .platform = "ppc440gp",
  1708. },
  1709. { /* 440GX Rev. A */
  1710. .pvr_mask = 0xf0000fff,
  1711. .pvr_value = 0x50000850,
  1712. .cpu_name = "440GX Rev. A",
  1713. .cpu_features = CPU_FTRS_44X,
  1714. .cpu_user_features = COMMON_USER_BOOKE,
  1715. .mmu_features = MMU_FTR_TYPE_44x,
  1716. .icache_bsize = 32,
  1717. .dcache_bsize = 32,
  1718. .cpu_setup = __setup_cpu_440gx,
  1719. .machine_check = machine_check_440A,
  1720. .platform = "ppc440",
  1721. },
  1722. { /* 440GX Rev. B */
  1723. .pvr_mask = 0xf0000fff,
  1724. .pvr_value = 0x50000851,
  1725. .cpu_name = "440GX Rev. B",
  1726. .cpu_features = CPU_FTRS_44X,
  1727. .cpu_user_features = COMMON_USER_BOOKE,
  1728. .mmu_features = MMU_FTR_TYPE_44x,
  1729. .icache_bsize = 32,
  1730. .dcache_bsize = 32,
  1731. .cpu_setup = __setup_cpu_440gx,
  1732. .machine_check = machine_check_440A,
  1733. .platform = "ppc440",
  1734. },
  1735. { /* 440GX Rev. C */
  1736. .pvr_mask = 0xf0000fff,
  1737. .pvr_value = 0x50000892,
  1738. .cpu_name = "440GX Rev. C",
  1739. .cpu_features = CPU_FTRS_44X,
  1740. .cpu_user_features = COMMON_USER_BOOKE,
  1741. .mmu_features = MMU_FTR_TYPE_44x,
  1742. .icache_bsize = 32,
  1743. .dcache_bsize = 32,
  1744. .cpu_setup = __setup_cpu_440gx,
  1745. .machine_check = machine_check_440A,
  1746. .platform = "ppc440",
  1747. },
  1748. { /* 440GX Rev. F */
  1749. .pvr_mask = 0xf0000fff,
  1750. .pvr_value = 0x50000894,
  1751. .cpu_name = "440GX Rev. F",
  1752. .cpu_features = CPU_FTRS_44X,
  1753. .cpu_user_features = COMMON_USER_BOOKE,
  1754. .mmu_features = MMU_FTR_TYPE_44x,
  1755. .icache_bsize = 32,
  1756. .dcache_bsize = 32,
  1757. .cpu_setup = __setup_cpu_440gx,
  1758. .machine_check = machine_check_440A,
  1759. .platform = "ppc440",
  1760. },
  1761. { /* 440SP Rev. A */
  1762. .pvr_mask = 0xfff00fff,
  1763. .pvr_value = 0x53200891,
  1764. .cpu_name = "440SP Rev. A",
  1765. .cpu_features = CPU_FTRS_44X,
  1766. .cpu_user_features = COMMON_USER_BOOKE,
  1767. .mmu_features = MMU_FTR_TYPE_44x,
  1768. .icache_bsize = 32,
  1769. .dcache_bsize = 32,
  1770. .machine_check = machine_check_4xx,
  1771. .platform = "ppc440",
  1772. },
  1773. { /* 440SPe Rev. A */
  1774. .pvr_mask = 0xfff00fff,
  1775. .pvr_value = 0x53400890,
  1776. .cpu_name = "440SPe Rev. A",
  1777. .cpu_features = CPU_FTRS_44X,
  1778. .cpu_user_features = COMMON_USER_BOOKE,
  1779. .mmu_features = MMU_FTR_TYPE_44x,
  1780. .icache_bsize = 32,
  1781. .dcache_bsize = 32,
  1782. .cpu_setup = __setup_cpu_440spe,
  1783. .machine_check = machine_check_440A,
  1784. .platform = "ppc440",
  1785. },
  1786. { /* 440SPe Rev. B */
  1787. .pvr_mask = 0xfff00fff,
  1788. .pvr_value = 0x53400891,
  1789. .cpu_name = "440SPe Rev. B",
  1790. .cpu_features = CPU_FTRS_44X,
  1791. .cpu_user_features = COMMON_USER_BOOKE,
  1792. .mmu_features = MMU_FTR_TYPE_44x,
  1793. .icache_bsize = 32,
  1794. .dcache_bsize = 32,
  1795. .cpu_setup = __setup_cpu_440spe,
  1796. .machine_check = machine_check_440A,
  1797. .platform = "ppc440",
  1798. },
  1799. { /* 440 in Xilinx Virtex-5 FXT */
  1800. .pvr_mask = 0xfffffff0,
  1801. .pvr_value = 0x7ff21910,
  1802. .cpu_name = "440 in Virtex-5 FXT",
  1803. .cpu_features = CPU_FTRS_44X,
  1804. .cpu_user_features = COMMON_USER_BOOKE,
  1805. .mmu_features = MMU_FTR_TYPE_44x,
  1806. .icache_bsize = 32,
  1807. .dcache_bsize = 32,
  1808. .cpu_setup = __setup_cpu_440x5,
  1809. .machine_check = machine_check_440A,
  1810. .platform = "ppc440",
  1811. },
  1812. { /* 460EX */
  1813. .pvr_mask = 0xffff0006,
  1814. .pvr_value = 0x13020002,
  1815. .cpu_name = "460EX",
  1816. .cpu_features = CPU_FTRS_440x6,
  1817. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1818. .mmu_features = MMU_FTR_TYPE_44x,
  1819. .icache_bsize = 32,
  1820. .dcache_bsize = 32,
  1821. .cpu_setup = __setup_cpu_460ex,
  1822. .machine_check = machine_check_440A,
  1823. .platform = "ppc440",
  1824. },
  1825. { /* 460EX Rev B */
  1826. .pvr_mask = 0xffff0007,
  1827. .pvr_value = 0x13020004,
  1828. .cpu_name = "460EX Rev. B",
  1829. .cpu_features = CPU_FTRS_440x6,
  1830. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1831. .mmu_features = MMU_FTR_TYPE_44x,
  1832. .icache_bsize = 32,
  1833. .dcache_bsize = 32,
  1834. .cpu_setup = __setup_cpu_460ex,
  1835. .machine_check = machine_check_440A,
  1836. .platform = "ppc440",
  1837. },
  1838. { /* 460GT */
  1839. .pvr_mask = 0xffff0006,
  1840. .pvr_value = 0x13020000,
  1841. .cpu_name = "460GT",
  1842. .cpu_features = CPU_FTRS_440x6,
  1843. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1844. .mmu_features = MMU_FTR_TYPE_44x,
  1845. .icache_bsize = 32,
  1846. .dcache_bsize = 32,
  1847. .cpu_setup = __setup_cpu_460gt,
  1848. .machine_check = machine_check_440A,
  1849. .platform = "ppc440",
  1850. },
  1851. { /* 460GT Rev B */
  1852. .pvr_mask = 0xffff0007,
  1853. .pvr_value = 0x13020005,
  1854. .cpu_name = "460GT Rev. B",
  1855. .cpu_features = CPU_FTRS_440x6,
  1856. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1857. .mmu_features = MMU_FTR_TYPE_44x,
  1858. .icache_bsize = 32,
  1859. .dcache_bsize = 32,
  1860. .cpu_setup = __setup_cpu_460gt,
  1861. .machine_check = machine_check_440A,
  1862. .platform = "ppc440",
  1863. },
  1864. { /* 460SX */
  1865. .pvr_mask = 0xffffff00,
  1866. .pvr_value = 0x13541800,
  1867. .cpu_name = "460SX",
  1868. .cpu_features = CPU_FTRS_44X,
  1869. .cpu_user_features = COMMON_USER_BOOKE,
  1870. .mmu_features = MMU_FTR_TYPE_44x,
  1871. .icache_bsize = 32,
  1872. .dcache_bsize = 32,
  1873. .cpu_setup = __setup_cpu_460sx,
  1874. .machine_check = machine_check_440A,
  1875. .platform = "ppc440",
  1876. },
  1877. { /* 464 in APM821xx */
  1878. .pvr_mask = 0xfffffff0,
  1879. .pvr_value = 0x12C41C80,
  1880. .cpu_name = "APM821XX",
  1881. .cpu_features = CPU_FTRS_44X,
  1882. .cpu_user_features = COMMON_USER_BOOKE |
  1883. PPC_FEATURE_HAS_FPU,
  1884. .mmu_features = MMU_FTR_TYPE_44x,
  1885. .icache_bsize = 32,
  1886. .dcache_bsize = 32,
  1887. .cpu_setup = __setup_cpu_apm821xx,
  1888. .machine_check = machine_check_440A,
  1889. .platform = "ppc440",
  1890. },
  1891. { /* 476 DD2 core */
  1892. .pvr_mask = 0xffffffff,
  1893. .pvr_value = 0x11a52080,
  1894. .cpu_name = "476",
  1895. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1896. .cpu_user_features = COMMON_USER_BOOKE |
  1897. PPC_FEATURE_HAS_FPU,
  1898. .mmu_features = MMU_FTR_TYPE_47x |
  1899. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1900. .icache_bsize = 32,
  1901. .dcache_bsize = 128,
  1902. .machine_check = machine_check_47x,
  1903. .platform = "ppc470",
  1904. },
  1905. { /* 476fpe */
  1906. .pvr_mask = 0xffff0000,
  1907. .pvr_value = 0x7ff50000,
  1908. .cpu_name = "476fpe",
  1909. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1910. .cpu_user_features = COMMON_USER_BOOKE |
  1911. PPC_FEATURE_HAS_FPU,
  1912. .mmu_features = MMU_FTR_TYPE_47x |
  1913. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1914. .icache_bsize = 32,
  1915. .dcache_bsize = 128,
  1916. .machine_check = machine_check_47x,
  1917. .platform = "ppc470",
  1918. },
  1919. { /* 476 iss */
  1920. .pvr_mask = 0xffff0000,
  1921. .pvr_value = 0x00050000,
  1922. .cpu_name = "476",
  1923. .cpu_features = CPU_FTRS_47X,
  1924. .cpu_user_features = COMMON_USER_BOOKE |
  1925. PPC_FEATURE_HAS_FPU,
  1926. .mmu_features = MMU_FTR_TYPE_47x |
  1927. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1928. .icache_bsize = 32,
  1929. .dcache_bsize = 128,
  1930. .machine_check = machine_check_47x,
  1931. .platform = "ppc470",
  1932. },
  1933. { /* 476 others */
  1934. .pvr_mask = 0xffff0000,
  1935. .pvr_value = 0x11a50000,
  1936. .cpu_name = "476",
  1937. .cpu_features = CPU_FTRS_47X,
  1938. .cpu_user_features = COMMON_USER_BOOKE |
  1939. PPC_FEATURE_HAS_FPU,
  1940. .mmu_features = MMU_FTR_TYPE_47x |
  1941. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1942. .icache_bsize = 32,
  1943. .dcache_bsize = 128,
  1944. .machine_check = machine_check_47x,
  1945. .platform = "ppc470",
  1946. },
  1947. { /* default match */
  1948. .pvr_mask = 0x00000000,
  1949. .pvr_value = 0x00000000,
  1950. .cpu_name = "(generic 44x PPC)",
  1951. .cpu_features = CPU_FTRS_44X,
  1952. .cpu_user_features = COMMON_USER_BOOKE,
  1953. .mmu_features = MMU_FTR_TYPE_44x,
  1954. .icache_bsize = 32,
  1955. .dcache_bsize = 32,
  1956. .machine_check = machine_check_4xx,
  1957. .platform = "ppc440",
  1958. }
  1959. #endif /* CONFIG_44x */
  1960. #ifdef CONFIG_E200
  1961. { /* e200z5 */
  1962. .pvr_mask = 0xfff00000,
  1963. .pvr_value = 0x81000000,
  1964. .cpu_name = "e200z5",
  1965. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1966. .cpu_features = CPU_FTRS_E200,
  1967. .cpu_user_features = COMMON_USER_BOOKE |
  1968. PPC_FEATURE_HAS_EFP_SINGLE |
  1969. PPC_FEATURE_UNIFIED_CACHE,
  1970. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1971. .dcache_bsize = 32,
  1972. .machine_check = machine_check_e200,
  1973. .platform = "ppc5554",
  1974. },
  1975. { /* e200z6 */
  1976. .pvr_mask = 0xfff00000,
  1977. .pvr_value = 0x81100000,
  1978. .cpu_name = "e200z6",
  1979. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1980. .cpu_features = CPU_FTRS_E200,
  1981. .cpu_user_features = COMMON_USER_BOOKE |
  1982. PPC_FEATURE_HAS_SPE_COMP |
  1983. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1984. PPC_FEATURE_UNIFIED_CACHE,
  1985. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1986. .dcache_bsize = 32,
  1987. .machine_check = machine_check_e200,
  1988. .platform = "ppc5554",
  1989. },
  1990. { /* default match */
  1991. .pvr_mask = 0x00000000,
  1992. .pvr_value = 0x00000000,
  1993. .cpu_name = "(generic E200 PPC)",
  1994. .cpu_features = CPU_FTRS_E200,
  1995. .cpu_user_features = COMMON_USER_BOOKE |
  1996. PPC_FEATURE_HAS_EFP_SINGLE |
  1997. PPC_FEATURE_UNIFIED_CACHE,
  1998. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1999. .dcache_bsize = 32,
  2000. .cpu_setup = __setup_cpu_e200,
  2001. .machine_check = machine_check_e200,
  2002. .platform = "ppc5554",
  2003. }
  2004. #endif /* CONFIG_E200 */
  2005. #endif /* CONFIG_PPC32 */
  2006. #ifdef CONFIG_E500
  2007. #ifdef CONFIG_PPC32
  2008. { /* e500 */
  2009. .pvr_mask = 0xffff0000,
  2010. .pvr_value = 0x80200000,
  2011. .cpu_name = "e500",
  2012. .cpu_features = CPU_FTRS_E500,
  2013. .cpu_user_features = COMMON_USER_BOOKE |
  2014. PPC_FEATURE_HAS_SPE_COMP |
  2015. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2016. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2017. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2018. .icache_bsize = 32,
  2019. .dcache_bsize = 32,
  2020. .num_pmcs = 4,
  2021. .oprofile_cpu_type = "ppc/e500",
  2022. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2023. .cpu_setup = __setup_cpu_e500v1,
  2024. .machine_check = machine_check_e500,
  2025. .platform = "ppc8540",
  2026. },
  2027. { /* e500v2 */
  2028. .pvr_mask = 0xffff0000,
  2029. .pvr_value = 0x80210000,
  2030. .cpu_name = "e500v2",
  2031. .cpu_features = CPU_FTRS_E500_2,
  2032. .cpu_user_features = COMMON_USER_BOOKE |
  2033. PPC_FEATURE_HAS_SPE_COMP |
  2034. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2035. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2036. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2037. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2038. .icache_bsize = 32,
  2039. .dcache_bsize = 32,
  2040. .num_pmcs = 4,
  2041. .oprofile_cpu_type = "ppc/e500",
  2042. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2043. .cpu_setup = __setup_cpu_e500v2,
  2044. .machine_check = machine_check_e500,
  2045. .platform = "ppc8548",
  2046. },
  2047. { /* e500mc */
  2048. .pvr_mask = 0xffff0000,
  2049. .pvr_value = 0x80230000,
  2050. .cpu_name = "e500mc",
  2051. .cpu_features = CPU_FTRS_E500MC,
  2052. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2053. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2054. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2055. MMU_FTR_USE_TLBILX,
  2056. .icache_bsize = 64,
  2057. .dcache_bsize = 64,
  2058. .num_pmcs = 4,
  2059. .oprofile_cpu_type = "ppc/e500mc",
  2060. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2061. .cpu_setup = __setup_cpu_e500mc,
  2062. .machine_check = machine_check_e500mc,
  2063. .platform = "ppce500mc",
  2064. },
  2065. #endif /* CONFIG_PPC32 */
  2066. { /* e5500 */
  2067. .pvr_mask = 0xffff0000,
  2068. .pvr_value = 0x80240000,
  2069. .cpu_name = "e5500",
  2070. .cpu_features = CPU_FTRS_E5500,
  2071. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2072. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2073. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2074. MMU_FTR_USE_TLBILX,
  2075. .icache_bsize = 64,
  2076. .dcache_bsize = 64,
  2077. .num_pmcs = 4,
  2078. .oprofile_cpu_type = "ppc/e500mc",
  2079. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2080. .cpu_setup = __setup_cpu_e5500,
  2081. #ifndef CONFIG_PPC32
  2082. .cpu_restore = __restore_cpu_e5500,
  2083. #endif
  2084. .machine_check = machine_check_e500mc,
  2085. .platform = "ppce5500",
  2086. },
  2087. { /* e6500 */
  2088. .pvr_mask = 0xffff0000,
  2089. .pvr_value = 0x80400000,
  2090. .cpu_name = "e6500",
  2091. .cpu_features = CPU_FTRS_E6500,
  2092. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2093. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2094. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2095. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2096. MMU_FTR_USE_TLBILX,
  2097. .icache_bsize = 64,
  2098. .dcache_bsize = 64,
  2099. .num_pmcs = 4,
  2100. .oprofile_cpu_type = "ppc/e6500",
  2101. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2102. .cpu_setup = __setup_cpu_e6500,
  2103. #ifndef CONFIG_PPC32
  2104. .cpu_restore = __restore_cpu_e6500,
  2105. #endif
  2106. .machine_check = machine_check_e500mc,
  2107. .platform = "ppce6500",
  2108. },
  2109. #ifdef CONFIG_PPC32
  2110. { /* default match */
  2111. .pvr_mask = 0x00000000,
  2112. .pvr_value = 0x00000000,
  2113. .cpu_name = "(generic E500 PPC)",
  2114. .cpu_features = CPU_FTRS_E500,
  2115. .cpu_user_features = COMMON_USER_BOOKE |
  2116. PPC_FEATURE_HAS_SPE_COMP |
  2117. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2118. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2119. .icache_bsize = 32,
  2120. .dcache_bsize = 32,
  2121. .machine_check = machine_check_e500,
  2122. .platform = "powerpc",
  2123. }
  2124. #endif /* CONFIG_PPC32 */
  2125. #endif /* CONFIG_E500 */
  2126. #ifdef CONFIG_PPC_A2
  2127. { /* Standard A2 (>= DD2) + FPU core */
  2128. .pvr_mask = 0xffff0000,
  2129. .pvr_value = 0x00480000,
  2130. .cpu_name = "A2 (>= DD2)",
  2131. .cpu_features = CPU_FTRS_A2,
  2132. .cpu_user_features = COMMON_USER_PPC64,
  2133. .mmu_features = MMU_FTRS_A2,
  2134. .icache_bsize = 64,
  2135. .dcache_bsize = 64,
  2136. .num_pmcs = 0,
  2137. .cpu_setup = __setup_cpu_a2,
  2138. .cpu_restore = __restore_cpu_a2,
  2139. .machine_check = machine_check_generic,
  2140. .platform = "ppca2",
  2141. },
  2142. { /* This is a default entry to get going, to be replaced by
  2143. * a real one at some stage
  2144. */
  2145. #define CPU_FTRS_BASE_BOOK3E (CPU_FTR_USE_TB | \
  2146. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_SMT | \
  2147. CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
  2148. .pvr_mask = 0x00000000,
  2149. .pvr_value = 0x00000000,
  2150. .cpu_name = "Book3E",
  2151. .cpu_features = CPU_FTRS_BASE_BOOK3E,
  2152. .cpu_user_features = COMMON_USER_PPC64,
  2153. .mmu_features = MMU_FTR_TYPE_3E | MMU_FTR_USE_TLBILX |
  2154. MMU_FTR_USE_TLBIVAX_BCAST |
  2155. MMU_FTR_LOCK_BCAST_INVAL,
  2156. .icache_bsize = 64,
  2157. .dcache_bsize = 64,
  2158. .num_pmcs = 0,
  2159. .machine_check = machine_check_generic,
  2160. .platform = "power6",
  2161. },
  2162. #endif /* CONFIG_PPC_A2 */
  2163. };
  2164. static struct cpu_spec the_cpu_spec;
  2165. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2166. struct cpu_spec *s)
  2167. {
  2168. struct cpu_spec *t = &the_cpu_spec;
  2169. struct cpu_spec old;
  2170. t = PTRRELOC(t);
  2171. old = *t;
  2172. /* Copy everything, then do fixups */
  2173. *t = *s;
  2174. /*
  2175. * If we are overriding a previous value derived from the real
  2176. * PVR with a new value obtained using a logical PVR value,
  2177. * don't modify the performance monitor fields.
  2178. */
  2179. if (old.num_pmcs && !s->num_pmcs) {
  2180. t->num_pmcs = old.num_pmcs;
  2181. t->pmc_type = old.pmc_type;
  2182. t->oprofile_type = old.oprofile_type;
  2183. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2184. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2185. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2186. /*
  2187. * If we have passed through this logic once before and
  2188. * have pulled the default case because the real PVR was
  2189. * not found inside cpu_specs[], then we are possibly
  2190. * running in compatibility mode. In that case, let the
  2191. * oprofiler know which set of compatibility counters to
  2192. * pull from by making sure the oprofile_cpu_type string
  2193. * is set to that of compatibility mode. If the
  2194. * oprofile_cpu_type already has a value, then we are
  2195. * possibly overriding a real PVR with a logical one,
  2196. * and, in that case, keep the current value for
  2197. * oprofile_cpu_type.
  2198. */
  2199. if (old.oprofile_cpu_type != NULL) {
  2200. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2201. t->oprofile_type = old.oprofile_type;
  2202. }
  2203. }
  2204. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2205. /*
  2206. * Set the base platform string once; assumes
  2207. * we're called with real pvr first.
  2208. */
  2209. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2210. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2211. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2212. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2213. * that processor. I will consolidate that at a later time, for now,
  2214. * just use #ifdef. We also don't need to PTRRELOC the function
  2215. * pointer on ppc64 and booke as we are running at 0 in real mode
  2216. * on ppc64 and reloc_offset is always 0 on booke.
  2217. */
  2218. if (t->cpu_setup) {
  2219. t->cpu_setup(offset, t);
  2220. }
  2221. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2222. return t;
  2223. }
  2224. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2225. {
  2226. struct cpu_spec *s = cpu_specs;
  2227. int i;
  2228. s = PTRRELOC(s);
  2229. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2230. if ((pvr & s->pvr_mask) == s->pvr_value)
  2231. return setup_cpu_spec(offset, s);
  2232. }
  2233. BUG();
  2234. return NULL;
  2235. }