mipsregs.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000, 07 MIPS Technologies, Inc.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/linkage.h>
  16. #include <asm/hazards.h>
  17. #include <asm/war.h>
  18. /*
  19. * The following macros are especially useful for __asm__
  20. * inline assembler.
  21. */
  22. #ifndef __STR
  23. #define __STR(x) #x
  24. #endif
  25. #ifndef STR
  26. #define STR(x) __STR(x)
  27. #endif
  28. /*
  29. * Configure language
  30. */
  31. #ifdef __ASSEMBLY__
  32. #define _ULCAST_
  33. #else
  34. #define _ULCAST_ (unsigned long)
  35. #endif
  36. /*
  37. * Coprocessor 0 register names
  38. */
  39. #define CP0_INDEX $0
  40. #define CP0_RANDOM $1
  41. #define CP0_ENTRYLO0 $2
  42. #define CP0_ENTRYLO1 $3
  43. #define CP0_CONF $3
  44. #define CP0_CONTEXT $4
  45. #define CP0_PAGEMASK $5
  46. #define CP0_WIRED $6
  47. #define CP0_INFO $7
  48. #define CP0_BADVADDR $8
  49. #define CP0_COUNT $9
  50. #define CP0_ENTRYHI $10
  51. #define CP0_COMPARE $11
  52. #define CP0_STATUS $12
  53. #define CP0_CAUSE $13
  54. #define CP0_EPC $14
  55. #define CP0_PRID $15
  56. #define CP0_CONFIG $16
  57. #define CP0_LLADDR $17
  58. #define CP0_WATCHLO $18
  59. #define CP0_WATCHHI $19
  60. #define CP0_XCONTEXT $20
  61. #define CP0_FRAMEMASK $21
  62. #define CP0_DIAGNOSTIC $22
  63. #define CP0_DEBUG $23
  64. #define CP0_DEPC $24
  65. #define CP0_PERFORMANCE $25
  66. #define CP0_ECC $26
  67. #define CP0_CACHEERR $27
  68. #define CP0_TAGLO $28
  69. #define CP0_TAGHI $29
  70. #define CP0_ERROREPC $30
  71. #define CP0_DESAVE $31
  72. /*
  73. * R4640/R4650 cp0 register names. These registers are listed
  74. * here only for completeness; without MMU these CPUs are not useable
  75. * by Linux. A future ELKS port might take make Linux run on them
  76. * though ...
  77. */
  78. #define CP0_IBASE $0
  79. #define CP0_IBOUND $1
  80. #define CP0_DBASE $2
  81. #define CP0_DBOUND $3
  82. #define CP0_CALG $17
  83. #define CP0_IWATCH $18
  84. #define CP0_DWATCH $19
  85. /*
  86. * Coprocessor 0 Set 1 register names
  87. */
  88. #define CP0_S1_DERRADDR0 $26
  89. #define CP0_S1_DERRADDR1 $27
  90. #define CP0_S1_INTCONTROL $20
  91. /*
  92. * Coprocessor 0 Set 2 register names
  93. */
  94. #define CP0_S2_SRSCTL $12 /* MIPSR2 */
  95. /*
  96. * Coprocessor 0 Set 3 register names
  97. */
  98. #define CP0_S3_SRSMAP $12 /* MIPSR2 */
  99. /*
  100. * TX39 Series
  101. */
  102. #define CP0_TX39_CACHE $7
  103. /*
  104. * Coprocessor 1 (FPU) register names
  105. */
  106. #define CP1_REVISION $0
  107. #define CP1_STATUS $31
  108. /*
  109. * FPU Status Register Values
  110. */
  111. /*
  112. * Status Register Values
  113. */
  114. #define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
  115. #define FPU_CSR_COND 0x00800000 /* $fcc0 */
  116. #define FPU_CSR_COND0 0x00800000 /* $fcc0 */
  117. #define FPU_CSR_COND1 0x02000000 /* $fcc1 */
  118. #define FPU_CSR_COND2 0x04000000 /* $fcc2 */
  119. #define FPU_CSR_COND3 0x08000000 /* $fcc3 */
  120. #define FPU_CSR_COND4 0x10000000 /* $fcc4 */
  121. #define FPU_CSR_COND5 0x20000000 /* $fcc5 */
  122. #define FPU_CSR_COND6 0x40000000 /* $fcc6 */
  123. #define FPU_CSR_COND7 0x80000000 /* $fcc7 */
  124. /*
  125. * Bits 18 - 20 of the FPU Status Register will be read as 0,
  126. * and should be written as zero.
  127. */
  128. #define FPU_CSR_RSVD 0x001c0000
  129. /*
  130. * X the exception cause indicator
  131. * E the exception enable
  132. * S the sticky/flag bit
  133. */
  134. #define FPU_CSR_ALL_X 0x0003f000
  135. #define FPU_CSR_UNI_X 0x00020000
  136. #define FPU_CSR_INV_X 0x00010000
  137. #define FPU_CSR_DIV_X 0x00008000
  138. #define FPU_CSR_OVF_X 0x00004000
  139. #define FPU_CSR_UDF_X 0x00002000
  140. #define FPU_CSR_INE_X 0x00001000
  141. #define FPU_CSR_ALL_E 0x00000f80
  142. #define FPU_CSR_INV_E 0x00000800
  143. #define FPU_CSR_DIV_E 0x00000400
  144. #define FPU_CSR_OVF_E 0x00000200
  145. #define FPU_CSR_UDF_E 0x00000100
  146. #define FPU_CSR_INE_E 0x00000080
  147. #define FPU_CSR_ALL_S 0x0000007c
  148. #define FPU_CSR_INV_S 0x00000040
  149. #define FPU_CSR_DIV_S 0x00000020
  150. #define FPU_CSR_OVF_S 0x00000010
  151. #define FPU_CSR_UDF_S 0x00000008
  152. #define FPU_CSR_INE_S 0x00000004
  153. /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
  154. #define FPU_CSR_RM 0x00000003
  155. #define FPU_CSR_RN 0x0 /* nearest */
  156. #define FPU_CSR_RZ 0x1 /* towards zero */
  157. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  158. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  159. /*
  160. * Values for PageMask register
  161. */
  162. #ifdef CONFIG_CPU_VR41XX
  163. /* Why doesn't stupidity hurt ... */
  164. #define PM_1K 0x00000000
  165. #define PM_4K 0x00001800
  166. #define PM_16K 0x00007800
  167. #define PM_64K 0x0001f800
  168. #define PM_256K 0x0007f800
  169. #else
  170. #define PM_4K 0x00000000
  171. #define PM_8K 0x00002000
  172. #define PM_16K 0x00006000
  173. #define PM_32K 0x0000e000
  174. #define PM_64K 0x0001e000
  175. #define PM_128K 0x0003e000
  176. #define PM_256K 0x0007e000
  177. #define PM_512K 0x000fe000
  178. #define PM_1M 0x001fe000
  179. #define PM_2M 0x003fe000
  180. #define PM_4M 0x007fe000
  181. #define PM_8M 0x00ffe000
  182. #define PM_16M 0x01ffe000
  183. #define PM_32M 0x03ffe000
  184. #define PM_64M 0x07ffe000
  185. #define PM_256M 0x1fffe000
  186. #define PM_1G 0x7fffe000
  187. #endif
  188. /*
  189. * Default page size for a given kernel configuration
  190. */
  191. #ifdef CONFIG_PAGE_SIZE_4KB
  192. #define PM_DEFAULT_MASK PM_4K
  193. #elif defined(CONFIG_PAGE_SIZE_8KB)
  194. #define PM_DEFAULT_MASK PM_8K
  195. #elif defined(CONFIG_PAGE_SIZE_16KB)
  196. #define PM_DEFAULT_MASK PM_16K
  197. #elif defined(CONFIG_PAGE_SIZE_32KB)
  198. #define PM_DEFAULT_MASK PM_32K
  199. #elif defined(CONFIG_PAGE_SIZE_64KB)
  200. #define PM_DEFAULT_MASK PM_64K
  201. #else
  202. #error Bad page size configuration!
  203. #endif
  204. /*
  205. * Default huge tlb size for a given kernel configuration
  206. */
  207. #ifdef CONFIG_PAGE_SIZE_4KB
  208. #define PM_HUGE_MASK PM_1M
  209. #elif defined(CONFIG_PAGE_SIZE_8KB)
  210. #define PM_HUGE_MASK PM_4M
  211. #elif defined(CONFIG_PAGE_SIZE_16KB)
  212. #define PM_HUGE_MASK PM_16M
  213. #elif defined(CONFIG_PAGE_SIZE_32KB)
  214. #define PM_HUGE_MASK PM_64M
  215. #elif defined(CONFIG_PAGE_SIZE_64KB)
  216. #define PM_HUGE_MASK PM_256M
  217. #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
  218. #error Bad page size configuration for hugetlbfs!
  219. #endif
  220. /*
  221. * Values used for computation of new tlb entries
  222. */
  223. #define PL_4K 12
  224. #define PL_16K 14
  225. #define PL_64K 16
  226. #define PL_256K 18
  227. #define PL_1M 20
  228. #define PL_4M 22
  229. #define PL_16M 24
  230. #define PL_64M 26
  231. #define PL_256M 28
  232. /*
  233. * PageGrain bits
  234. */
  235. #define PG_RIE (_ULCAST_(1) << 31)
  236. #define PG_XIE (_ULCAST_(1) << 30)
  237. #define PG_ELPA (_ULCAST_(1) << 29)
  238. #define PG_ESP (_ULCAST_(1) << 28)
  239. /*
  240. * R4x00 interrupt enable / cause bits
  241. */
  242. #define IE_SW0 (_ULCAST_(1) << 8)
  243. #define IE_SW1 (_ULCAST_(1) << 9)
  244. #define IE_IRQ0 (_ULCAST_(1) << 10)
  245. #define IE_IRQ1 (_ULCAST_(1) << 11)
  246. #define IE_IRQ2 (_ULCAST_(1) << 12)
  247. #define IE_IRQ3 (_ULCAST_(1) << 13)
  248. #define IE_IRQ4 (_ULCAST_(1) << 14)
  249. #define IE_IRQ5 (_ULCAST_(1) << 15)
  250. /*
  251. * R4x00 interrupt cause bits
  252. */
  253. #define C_SW0 (_ULCAST_(1) << 8)
  254. #define C_SW1 (_ULCAST_(1) << 9)
  255. #define C_IRQ0 (_ULCAST_(1) << 10)
  256. #define C_IRQ1 (_ULCAST_(1) << 11)
  257. #define C_IRQ2 (_ULCAST_(1) << 12)
  258. #define C_IRQ3 (_ULCAST_(1) << 13)
  259. #define C_IRQ4 (_ULCAST_(1) << 14)
  260. #define C_IRQ5 (_ULCAST_(1) << 15)
  261. /*
  262. * Bitfields in the R4xx0 cp0 status register
  263. */
  264. #define ST0_IE 0x00000001
  265. #define ST0_EXL 0x00000002
  266. #define ST0_ERL 0x00000004
  267. #define ST0_KSU 0x00000018
  268. # define KSU_USER 0x00000010
  269. # define KSU_SUPERVISOR 0x00000008
  270. # define KSU_KERNEL 0x00000000
  271. #define ST0_UX 0x00000020
  272. #define ST0_SX 0x00000040
  273. #define ST0_KX 0x00000080
  274. #define ST0_DE 0x00010000
  275. #define ST0_CE 0x00020000
  276. /*
  277. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  278. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  279. * processors.
  280. */
  281. #define ST0_CO 0x08000000
  282. /*
  283. * Bitfields in the R[23]000 cp0 status register.
  284. */
  285. #define ST0_IEC 0x00000001
  286. #define ST0_KUC 0x00000002
  287. #define ST0_IEP 0x00000004
  288. #define ST0_KUP 0x00000008
  289. #define ST0_IEO 0x00000010
  290. #define ST0_KUO 0x00000020
  291. /* bits 6 & 7 are reserved on R[23]000 */
  292. #define ST0_ISC 0x00010000
  293. #define ST0_SWC 0x00020000
  294. #define ST0_CM 0x00080000
  295. /*
  296. * Bits specific to the R4640/R4650
  297. */
  298. #define ST0_UM (_ULCAST_(1) << 4)
  299. #define ST0_IL (_ULCAST_(1) << 23)
  300. #define ST0_DL (_ULCAST_(1) << 24)
  301. /*
  302. * Enable the MIPS MDMX and DSP ASEs
  303. */
  304. #define ST0_MX 0x01000000
  305. /*
  306. * Bitfields in the TX39 family CP0 Configuration Register 3
  307. */
  308. #define TX39_CONF_ICS_SHIFT 19
  309. #define TX39_CONF_ICS_MASK 0x00380000
  310. #define TX39_CONF_ICS_1KB 0x00000000
  311. #define TX39_CONF_ICS_2KB 0x00080000
  312. #define TX39_CONF_ICS_4KB 0x00100000
  313. #define TX39_CONF_ICS_8KB 0x00180000
  314. #define TX39_CONF_ICS_16KB 0x00200000
  315. #define TX39_CONF_DCS_SHIFT 16
  316. #define TX39_CONF_DCS_MASK 0x00070000
  317. #define TX39_CONF_DCS_1KB 0x00000000
  318. #define TX39_CONF_DCS_2KB 0x00010000
  319. #define TX39_CONF_DCS_4KB 0x00020000
  320. #define TX39_CONF_DCS_8KB 0x00030000
  321. #define TX39_CONF_DCS_16KB 0x00040000
  322. #define TX39_CONF_CWFON 0x00004000
  323. #define TX39_CONF_WBON 0x00002000
  324. #define TX39_CONF_RF_SHIFT 10
  325. #define TX39_CONF_RF_MASK 0x00000c00
  326. #define TX39_CONF_DOZE 0x00000200
  327. #define TX39_CONF_HALT 0x00000100
  328. #define TX39_CONF_LOCK 0x00000080
  329. #define TX39_CONF_ICE 0x00000020
  330. #define TX39_CONF_DCE 0x00000010
  331. #define TX39_CONF_IRSIZE_SHIFT 2
  332. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  333. #define TX39_CONF_DRSIZE_SHIFT 0
  334. #define TX39_CONF_DRSIZE_MASK 0x00000003
  335. /*
  336. * Status register bits available in all MIPS CPUs.
  337. */
  338. #define ST0_IM 0x0000ff00
  339. #define STATUSB_IP0 8
  340. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  341. #define STATUSB_IP1 9
  342. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  343. #define STATUSB_IP2 10
  344. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  345. #define STATUSB_IP3 11
  346. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  347. #define STATUSB_IP4 12
  348. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  349. #define STATUSB_IP5 13
  350. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  351. #define STATUSB_IP6 14
  352. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  353. #define STATUSB_IP7 15
  354. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  355. #define STATUSB_IP8 0
  356. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  357. #define STATUSB_IP9 1
  358. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  359. #define STATUSB_IP10 2
  360. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  361. #define STATUSB_IP11 3
  362. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  363. #define STATUSB_IP12 4
  364. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  365. #define STATUSB_IP13 5
  366. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  367. #define STATUSB_IP14 6
  368. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  369. #define STATUSB_IP15 7
  370. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  371. #define ST0_CH 0x00040000
  372. #define ST0_NMI 0x00080000
  373. #define ST0_SR 0x00100000
  374. #define ST0_TS 0x00200000
  375. #define ST0_BEV 0x00400000
  376. #define ST0_RE 0x02000000
  377. #define ST0_FR 0x04000000
  378. #define ST0_CU 0xf0000000
  379. #define ST0_CU0 0x10000000
  380. #define ST0_CU1 0x20000000
  381. #define ST0_CU2 0x40000000
  382. #define ST0_CU3 0x80000000
  383. #define ST0_XX 0x80000000 /* MIPS IV naming */
  384. /*
  385. * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
  386. *
  387. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  388. */
  389. #define INTCTLB_IPPCI 26
  390. #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
  391. #define INTCTLB_IPTI 29
  392. #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
  393. /*
  394. * Bitfields and bit numbers in the coprocessor 0 cause register.
  395. *
  396. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  397. */
  398. #define CAUSEB_EXCCODE 2
  399. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  400. #define CAUSEB_IP 8
  401. #define CAUSEF_IP (_ULCAST_(255) << 8)
  402. #define CAUSEB_IP0 8
  403. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  404. #define CAUSEB_IP1 9
  405. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  406. #define CAUSEB_IP2 10
  407. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  408. #define CAUSEB_IP3 11
  409. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  410. #define CAUSEB_IP4 12
  411. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  412. #define CAUSEB_IP5 13
  413. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  414. #define CAUSEB_IP6 14
  415. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  416. #define CAUSEB_IP7 15
  417. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  418. #define CAUSEB_IV 23
  419. #define CAUSEF_IV (_ULCAST_(1) << 23)
  420. #define CAUSEB_PCI 26
  421. #define CAUSEF_PCI (_ULCAST_(1) << 26)
  422. #define CAUSEB_CE 28
  423. #define CAUSEF_CE (_ULCAST_(3) << 28)
  424. #define CAUSEB_TI 30
  425. #define CAUSEF_TI (_ULCAST_(1) << 30)
  426. #define CAUSEB_BD 31
  427. #define CAUSEF_BD (_ULCAST_(1) << 31)
  428. /*
  429. * Bits in the coprocessor 0 config register.
  430. */
  431. /* Generic bits. */
  432. #define CONF_CM_CACHABLE_NO_WA 0
  433. #define CONF_CM_CACHABLE_WA 1
  434. #define CONF_CM_UNCACHED 2
  435. #define CONF_CM_CACHABLE_NONCOHERENT 3
  436. #define CONF_CM_CACHABLE_CE 4
  437. #define CONF_CM_CACHABLE_COW 5
  438. #define CONF_CM_CACHABLE_CUW 6
  439. #define CONF_CM_CACHABLE_ACCELERATED 7
  440. #define CONF_CM_CMASK 7
  441. #define CONF_BE (_ULCAST_(1) << 15)
  442. /* Bits common to various processors. */
  443. #define CONF_CU (_ULCAST_(1) << 3)
  444. #define CONF_DB (_ULCAST_(1) << 4)
  445. #define CONF_IB (_ULCAST_(1) << 5)
  446. #define CONF_DC (_ULCAST_(7) << 6)
  447. #define CONF_IC (_ULCAST_(7) << 9)
  448. #define CONF_EB (_ULCAST_(1) << 13)
  449. #define CONF_EM (_ULCAST_(1) << 14)
  450. #define CONF_SM (_ULCAST_(1) << 16)
  451. #define CONF_SC (_ULCAST_(1) << 17)
  452. #define CONF_EW (_ULCAST_(3) << 18)
  453. #define CONF_EP (_ULCAST_(15)<< 24)
  454. #define CONF_EC (_ULCAST_(7) << 28)
  455. #define CONF_CM (_ULCAST_(1) << 31)
  456. /* Bits specific to the R4xx0. */
  457. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  458. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  459. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  460. /* Bits specific to the R5000. */
  461. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  462. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  463. /* Bits specific to the RM7000. */
  464. #define RM7K_CONF_SE (_ULCAST_(1) << 3)
  465. #define RM7K_CONF_TE (_ULCAST_(1) << 12)
  466. #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
  467. #define RM7K_CONF_TC (_ULCAST_(1) << 17)
  468. #define RM7K_CONF_SI (_ULCAST_(3) << 20)
  469. #define RM7K_CONF_SC (_ULCAST_(1) << 31)
  470. /* Bits specific to the R10000. */
  471. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  472. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  473. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  474. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  475. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  476. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  477. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  478. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  479. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  480. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  481. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  482. /* Bits specific to the VR41xx. */
  483. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  484. #define VR41_CONF_P4K (_ULCAST_(1) << 13)
  485. #define VR41_CONF_BP (_ULCAST_(1) << 16)
  486. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  487. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  488. /* Bits specific to the R30xx. */
  489. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  490. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  491. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  492. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  493. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  494. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  495. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  496. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  497. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  498. /* Bits specific to the TX49. */
  499. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  500. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  501. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  502. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  503. /* Bits specific to the MIPS32/64 PRA. */
  504. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  505. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  506. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  507. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  508. /*
  509. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  510. */
  511. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  512. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  513. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  514. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  515. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  516. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  517. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  518. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  519. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  520. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  521. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  522. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  523. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  524. #define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
  525. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  526. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  527. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  528. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  529. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  530. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  531. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  532. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  533. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  534. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  535. #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
  536. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  537. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  538. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  539. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  540. #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
  541. #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
  542. #define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
  543. #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
  544. #define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
  545. #define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
  546. #define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
  547. #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
  548. #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
  549. #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
  550. #define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
  551. #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
  552. #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
  553. /*
  554. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  555. */
  556. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  557. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  558. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  559. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  560. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  561. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  562. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  563. #ifndef __ASSEMBLY__
  564. /*
  565. * Macros for handling the ISA mode bit for microMIPS.
  566. */
  567. #define get_isa16_mode(x) ((x) & 0x1)
  568. #define msk_isa16_mode(x) ((x) & ~0x1)
  569. #define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
  570. /*
  571. * microMIPS instructions can be 16-bit or 32-bit in length. This
  572. * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
  573. */
  574. static inline int mm_insn_16bit(u16 insn)
  575. {
  576. u16 opcode = (insn >> 10) & 0x7;
  577. return (opcode >= 1 && opcode <= 3) ? 1 : 0;
  578. }
  579. /*
  580. * Functions to access the R10000 performance counters. These are basically
  581. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  582. * performance counter number encoded into bits 1 ... 5 of the instruction.
  583. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  584. * disassembler these will look like an access to sel 0 or 1.
  585. */
  586. #define read_r10k_perf_cntr(counter) \
  587. ({ \
  588. unsigned int __res; \
  589. __asm__ __volatile__( \
  590. "mfpc\t%0, %1" \
  591. : "=r" (__res) \
  592. : "i" (counter)); \
  593. \
  594. __res; \
  595. })
  596. #define write_r10k_perf_cntr(counter,val) \
  597. do { \
  598. __asm__ __volatile__( \
  599. "mtpc\t%0, %1" \
  600. : \
  601. : "r" (val), "i" (counter)); \
  602. } while (0)
  603. #define read_r10k_perf_event(counter) \
  604. ({ \
  605. unsigned int __res; \
  606. __asm__ __volatile__( \
  607. "mfps\t%0, %1" \
  608. : "=r" (__res) \
  609. : "i" (counter)); \
  610. \
  611. __res; \
  612. })
  613. #define write_r10k_perf_cntl(counter,val) \
  614. do { \
  615. __asm__ __volatile__( \
  616. "mtps\t%0, %1" \
  617. : \
  618. : "r" (val), "i" (counter)); \
  619. } while (0)
  620. /*
  621. * Macros to access the system control coprocessor
  622. */
  623. #define __read_32bit_c0_register(source, sel) \
  624. ({ int __res; \
  625. if (sel == 0) \
  626. __asm__ __volatile__( \
  627. "mfc0\t%0, " #source "\n\t" \
  628. : "=r" (__res)); \
  629. else \
  630. __asm__ __volatile__( \
  631. ".set\tmips32\n\t" \
  632. "mfc0\t%0, " #source ", " #sel "\n\t" \
  633. ".set\tmips0\n\t" \
  634. : "=r" (__res)); \
  635. __res; \
  636. })
  637. #define __read_64bit_c0_register(source, sel) \
  638. ({ unsigned long long __res; \
  639. if (sizeof(unsigned long) == 4) \
  640. __res = __read_64bit_c0_split(source, sel); \
  641. else if (sel == 0) \
  642. __asm__ __volatile__( \
  643. ".set\tmips3\n\t" \
  644. "dmfc0\t%0, " #source "\n\t" \
  645. ".set\tmips0" \
  646. : "=r" (__res)); \
  647. else \
  648. __asm__ __volatile__( \
  649. ".set\tmips64\n\t" \
  650. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  651. ".set\tmips0" \
  652. : "=r" (__res)); \
  653. __res; \
  654. })
  655. #define __write_32bit_c0_register(register, sel, value) \
  656. do { \
  657. if (sel == 0) \
  658. __asm__ __volatile__( \
  659. "mtc0\t%z0, " #register "\n\t" \
  660. : : "Jr" ((unsigned int)(value))); \
  661. else \
  662. __asm__ __volatile__( \
  663. ".set\tmips32\n\t" \
  664. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  665. ".set\tmips0" \
  666. : : "Jr" ((unsigned int)(value))); \
  667. } while (0)
  668. #define __write_64bit_c0_register(register, sel, value) \
  669. do { \
  670. if (sizeof(unsigned long) == 4) \
  671. __write_64bit_c0_split(register, sel, value); \
  672. else if (sel == 0) \
  673. __asm__ __volatile__( \
  674. ".set\tmips3\n\t" \
  675. "dmtc0\t%z0, " #register "\n\t" \
  676. ".set\tmips0" \
  677. : : "Jr" (value)); \
  678. else \
  679. __asm__ __volatile__( \
  680. ".set\tmips64\n\t" \
  681. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  682. ".set\tmips0" \
  683. : : "Jr" (value)); \
  684. } while (0)
  685. #define __read_ulong_c0_register(reg, sel) \
  686. ((sizeof(unsigned long) == 4) ? \
  687. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  688. (unsigned long) __read_64bit_c0_register(reg, sel))
  689. #define __write_ulong_c0_register(reg, sel, val) \
  690. do { \
  691. if (sizeof(unsigned long) == 4) \
  692. __write_32bit_c0_register(reg, sel, val); \
  693. else \
  694. __write_64bit_c0_register(reg, sel, val); \
  695. } while (0)
  696. /*
  697. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  698. */
  699. #define __read_32bit_c0_ctrl_register(source) \
  700. ({ int __res; \
  701. __asm__ __volatile__( \
  702. "cfc0\t%0, " #source "\n\t" \
  703. : "=r" (__res)); \
  704. __res; \
  705. })
  706. #define __write_32bit_c0_ctrl_register(register, value) \
  707. do { \
  708. __asm__ __volatile__( \
  709. "ctc0\t%z0, " #register "\n\t" \
  710. : : "Jr" ((unsigned int)(value))); \
  711. } while (0)
  712. /*
  713. * These versions are only needed for systems with more than 38 bits of
  714. * physical address space running the 32-bit kernel. That's none atm :-)
  715. */
  716. #define __read_64bit_c0_split(source, sel) \
  717. ({ \
  718. unsigned long long __val; \
  719. unsigned long __flags; \
  720. \
  721. local_irq_save(__flags); \
  722. if (sel == 0) \
  723. __asm__ __volatile__( \
  724. ".set\tmips64\n\t" \
  725. "dmfc0\t%M0, " #source "\n\t" \
  726. "dsll\t%L0, %M0, 32\n\t" \
  727. "dsra\t%M0, %M0, 32\n\t" \
  728. "dsra\t%L0, %L0, 32\n\t" \
  729. ".set\tmips0" \
  730. : "=r" (__val)); \
  731. else \
  732. __asm__ __volatile__( \
  733. ".set\tmips64\n\t" \
  734. "dmfc0\t%M0, " #source ", " #sel "\n\t" \
  735. "dsll\t%L0, %M0, 32\n\t" \
  736. "dsra\t%M0, %M0, 32\n\t" \
  737. "dsra\t%L0, %L0, 32\n\t" \
  738. ".set\tmips0" \
  739. : "=r" (__val)); \
  740. local_irq_restore(__flags); \
  741. \
  742. __val; \
  743. })
  744. #define __write_64bit_c0_split(source, sel, val) \
  745. do { \
  746. unsigned long __flags; \
  747. \
  748. local_irq_save(__flags); \
  749. if (sel == 0) \
  750. __asm__ __volatile__( \
  751. ".set\tmips64\n\t" \
  752. "dsll\t%L0, %L0, 32\n\t" \
  753. "dsrl\t%L0, %L0, 32\n\t" \
  754. "dsll\t%M0, %M0, 32\n\t" \
  755. "or\t%L0, %L0, %M0\n\t" \
  756. "dmtc0\t%L0, " #source "\n\t" \
  757. ".set\tmips0" \
  758. : : "r" (val)); \
  759. else \
  760. __asm__ __volatile__( \
  761. ".set\tmips64\n\t" \
  762. "dsll\t%L0, %L0, 32\n\t" \
  763. "dsrl\t%L0, %L0, 32\n\t" \
  764. "dsll\t%M0, %M0, 32\n\t" \
  765. "or\t%L0, %L0, %M0\n\t" \
  766. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  767. ".set\tmips0" \
  768. : : "r" (val)); \
  769. local_irq_restore(__flags); \
  770. } while (0)
  771. #define read_c0_index() __read_32bit_c0_register($0, 0)
  772. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  773. #define read_c0_random() __read_32bit_c0_register($1, 0)
  774. #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
  775. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  776. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  777. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  778. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  779. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  780. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  781. #define read_c0_context() __read_ulong_c0_register($4, 0)
  782. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  783. #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
  784. #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
  785. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  786. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  787. #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
  788. #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
  789. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  790. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  791. #define read_c0_info() __read_32bit_c0_register($7, 0)
  792. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  793. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  794. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  795. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  796. #define read_c0_count() __read_32bit_c0_register($9, 0)
  797. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  798. #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
  799. #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
  800. #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
  801. #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
  802. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  803. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  804. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  805. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  806. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  807. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  808. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  809. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  810. #define read_c0_status() __read_32bit_c0_register($12, 0)
  811. #ifdef CONFIG_MIPS_MT_SMTC
  812. #define write_c0_status(val) \
  813. do { \
  814. __write_32bit_c0_register($12, 0, val); \
  815. __ehb(); \
  816. } while (0)
  817. #else
  818. /*
  819. * Legacy non-SMTC code, which may be hazardous
  820. * but which might not support EHB
  821. */
  822. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  823. #endif /* CONFIG_MIPS_MT_SMTC */
  824. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  825. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  826. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  827. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  828. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  829. #define read_c0_config() __read_32bit_c0_register($16, 0)
  830. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  831. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  832. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  833. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  834. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  835. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  836. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  837. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  838. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  839. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  840. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  841. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  842. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  843. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  844. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  845. /*
  846. * The WatchLo register. There may be up to 8 of them.
  847. */
  848. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  849. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  850. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  851. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  852. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  853. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  854. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  855. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  856. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  857. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  858. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  859. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  860. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  861. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  862. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  863. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  864. /*
  865. * The WatchHi register. There may be up to 8 of them.
  866. */
  867. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  868. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  869. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  870. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  871. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  872. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  873. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  874. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  875. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  876. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  877. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  878. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  879. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  880. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  881. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  882. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  883. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  884. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  885. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  886. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  887. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  888. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  889. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  890. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  891. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  892. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  893. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  894. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  895. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  896. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  897. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  898. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  899. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  900. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  901. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  902. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  903. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  904. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  905. /*
  906. * MIPS32 / MIPS64 performance counters
  907. */
  908. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  909. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  910. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  911. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  912. #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
  913. #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
  914. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  915. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  916. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  917. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  918. #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
  919. #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
  920. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  921. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  922. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  923. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  924. #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
  925. #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
  926. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  927. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  928. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  929. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  930. #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
  931. #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
  932. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  933. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  934. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  935. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  936. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  937. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  938. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  939. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  940. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  941. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  942. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  943. #define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
  944. #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
  945. #define read_c0_staglo() __read_32bit_c0_register($28, 4)
  946. #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
  947. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  948. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  949. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  950. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  951. /* MIPSR2 */
  952. #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
  953. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  954. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  955. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  956. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  957. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  958. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  959. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  960. #define read_c0_ebase() __read_32bit_c0_register($15, 1)
  961. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  962. /* Cavium OCTEON (cnMIPS) */
  963. #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
  964. #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
  965. #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
  966. #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
  967. #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
  968. #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
  969. /*
  970. * The cacheerr registers are not standardized. On OCTEON, they are
  971. * 64 bits wide.
  972. */
  973. #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
  974. #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
  975. #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
  976. #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
  977. /* BMIPS3300 */
  978. #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
  979. #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
  980. #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
  981. #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
  982. #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
  983. #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
  984. /* BMIPS43xx */
  985. #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
  986. #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
  987. #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
  988. #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
  989. #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
  990. #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
  991. #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
  992. #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
  993. #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
  994. #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
  995. /* BMIPS5000 */
  996. #define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
  997. #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
  998. #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
  999. #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
  1000. #define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
  1001. #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
  1002. #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
  1003. #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
  1004. #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
  1005. #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
  1006. #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
  1007. #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
  1008. /*
  1009. * Macros to access the floating point coprocessor control registers
  1010. */
  1011. #define read_32bit_cp1_register(source) \
  1012. ({ \
  1013. int __res; \
  1014. \
  1015. __asm__ __volatile__( \
  1016. " .set push \n" \
  1017. " .set reorder \n" \
  1018. " # gas fails to assemble cfc1 for some archs, \n" \
  1019. " # like Octeon. \n" \
  1020. " .set mips1 \n" \
  1021. " cfc1 %0,"STR(source)" \n" \
  1022. " .set pop \n" \
  1023. : "=r" (__res)); \
  1024. __res; \
  1025. })
  1026. #ifdef HAVE_AS_DSP
  1027. #define rddsp(mask) \
  1028. ({ \
  1029. unsigned int __dspctl; \
  1030. \
  1031. __asm__ __volatile__( \
  1032. " .set push \n" \
  1033. " .set dsp \n" \
  1034. " rddsp %0, %x1 \n" \
  1035. " .set pop \n" \
  1036. : "=r" (__dspctl) \
  1037. : "i" (mask)); \
  1038. __dspctl; \
  1039. })
  1040. #define wrdsp(val, mask) \
  1041. do { \
  1042. __asm__ __volatile__( \
  1043. " .set push \n" \
  1044. " .set dsp \n" \
  1045. " wrdsp %0, %x1 \n" \
  1046. " .set pop \n" \
  1047. : \
  1048. : "r" (val), "i" (mask)); \
  1049. } while (0)
  1050. #define mflo0() \
  1051. ({ \
  1052. long mflo0; \
  1053. __asm__( \
  1054. " .set push \n" \
  1055. " .set dsp \n" \
  1056. " mflo %0, $ac0 \n" \
  1057. " .set pop \n" \
  1058. : "=r" (mflo0)); \
  1059. mflo0; \
  1060. })
  1061. #define mflo1() \
  1062. ({ \
  1063. long mflo1; \
  1064. __asm__( \
  1065. " .set push \n" \
  1066. " .set dsp \n" \
  1067. " mflo %0, $ac1 \n" \
  1068. " .set pop \n" \
  1069. : "=r" (mflo1)); \
  1070. mflo1; \
  1071. })
  1072. #define mflo2() \
  1073. ({ \
  1074. long mflo2; \
  1075. __asm__( \
  1076. " .set push \n" \
  1077. " .set dsp \n" \
  1078. " mflo %0, $ac2 \n" \
  1079. " .set pop \n" \
  1080. : "=r" (mflo2)); \
  1081. mflo2; \
  1082. })
  1083. #define mflo3() \
  1084. ({ \
  1085. long mflo3; \
  1086. __asm__( \
  1087. " .set push \n" \
  1088. " .set dsp \n" \
  1089. " mflo %0, $ac3 \n" \
  1090. " .set pop \n" \
  1091. : "=r" (mflo3)); \
  1092. mflo3; \
  1093. })
  1094. #define mfhi0() \
  1095. ({ \
  1096. long mfhi0; \
  1097. __asm__( \
  1098. " .set push \n" \
  1099. " .set dsp \n" \
  1100. " mfhi %0, $ac0 \n" \
  1101. " .set pop \n" \
  1102. : "=r" (mfhi0)); \
  1103. mfhi0; \
  1104. })
  1105. #define mfhi1() \
  1106. ({ \
  1107. long mfhi1; \
  1108. __asm__( \
  1109. " .set push \n" \
  1110. " .set dsp \n" \
  1111. " mfhi %0, $ac1 \n" \
  1112. " .set pop \n" \
  1113. : "=r" (mfhi1)); \
  1114. mfhi1; \
  1115. })
  1116. #define mfhi2() \
  1117. ({ \
  1118. long mfhi2; \
  1119. __asm__( \
  1120. " .set push \n" \
  1121. " .set dsp \n" \
  1122. " mfhi %0, $ac2 \n" \
  1123. " .set pop \n" \
  1124. : "=r" (mfhi2)); \
  1125. mfhi2; \
  1126. })
  1127. #define mfhi3() \
  1128. ({ \
  1129. long mfhi3; \
  1130. __asm__( \
  1131. " .set push \n" \
  1132. " .set dsp \n" \
  1133. " mfhi %0, $ac3 \n" \
  1134. " .set pop \n" \
  1135. : "=r" (mfhi3)); \
  1136. mfhi3; \
  1137. })
  1138. #define mtlo0(x) \
  1139. ({ \
  1140. __asm__( \
  1141. " .set push \n" \
  1142. " .set dsp \n" \
  1143. " mtlo %0, $ac0 \n" \
  1144. " .set pop \n" \
  1145. : \
  1146. : "r" (x)); \
  1147. })
  1148. #define mtlo1(x) \
  1149. ({ \
  1150. __asm__( \
  1151. " .set push \n" \
  1152. " .set dsp \n" \
  1153. " mtlo %0, $ac1 \n" \
  1154. " .set pop \n" \
  1155. : \
  1156. : "r" (x)); \
  1157. })
  1158. #define mtlo2(x) \
  1159. ({ \
  1160. __asm__( \
  1161. " .set push \n" \
  1162. " .set dsp \n" \
  1163. " mtlo %0, $ac2 \n" \
  1164. " .set pop \n" \
  1165. : \
  1166. : "r" (x)); \
  1167. })
  1168. #define mtlo3(x) \
  1169. ({ \
  1170. __asm__( \
  1171. " .set push \n" \
  1172. " .set dsp \n" \
  1173. " mtlo %0, $ac3 \n" \
  1174. " .set pop \n" \
  1175. : \
  1176. : "r" (x)); \
  1177. })
  1178. #define mthi0(x) \
  1179. ({ \
  1180. __asm__( \
  1181. " .set push \n" \
  1182. " .set dsp \n" \
  1183. " mthi %0, $ac0 \n" \
  1184. " .set pop \n" \
  1185. : \
  1186. : "r" (x)); \
  1187. })
  1188. #define mthi1(x) \
  1189. ({ \
  1190. __asm__( \
  1191. " .set push \n" \
  1192. " .set dsp \n" \
  1193. " mthi %0, $ac1 \n" \
  1194. " .set pop \n" \
  1195. : \
  1196. : "r" (x)); \
  1197. })
  1198. #define mthi2(x) \
  1199. ({ \
  1200. __asm__( \
  1201. " .set push \n" \
  1202. " .set dsp \n" \
  1203. " mthi %0, $ac2 \n" \
  1204. " .set pop \n" \
  1205. : \
  1206. : "r" (x)); \
  1207. })
  1208. #define mthi3(x) \
  1209. ({ \
  1210. __asm__( \
  1211. " .set push \n" \
  1212. " .set dsp \n" \
  1213. " mthi %0, $ac3 \n" \
  1214. " .set pop \n" \
  1215. : \
  1216. : "r" (x)); \
  1217. })
  1218. #else
  1219. #ifdef CONFIG_CPU_MICROMIPS
  1220. #define rddsp(mask) \
  1221. ({ \
  1222. unsigned int __res; \
  1223. \
  1224. __asm__ __volatile__( \
  1225. " .set push \n" \
  1226. " .set noat \n" \
  1227. " # rddsp $1, %x1 \n" \
  1228. " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
  1229. " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
  1230. " move %0, $1 \n" \
  1231. " .set pop \n" \
  1232. : "=r" (__res) \
  1233. : "i" (mask)); \
  1234. __res; \
  1235. })
  1236. #define wrdsp(val, mask) \
  1237. do { \
  1238. __asm__ __volatile__( \
  1239. " .set push \n" \
  1240. " .set noat \n" \
  1241. " move $1, %0 \n" \
  1242. " # wrdsp $1, %x1 \n" \
  1243. " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
  1244. " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
  1245. " .set pop \n" \
  1246. : \
  1247. : "r" (val), "i" (mask)); \
  1248. } while (0)
  1249. #define _umips_dsp_mfxxx(ins) \
  1250. ({ \
  1251. unsigned long __treg; \
  1252. \
  1253. __asm__ __volatile__( \
  1254. " .set push \n" \
  1255. " .set noat \n" \
  1256. " .hword 0x0001 \n" \
  1257. " .hword %x1 \n" \
  1258. " move %0, $1 \n" \
  1259. " .set pop \n" \
  1260. : "=r" (__treg) \
  1261. : "i" (ins)); \
  1262. __treg; \
  1263. })
  1264. #define _umips_dsp_mtxxx(val, ins) \
  1265. do { \
  1266. __asm__ __volatile__( \
  1267. " .set push \n" \
  1268. " .set noat \n" \
  1269. " move $1, %0 \n" \
  1270. " .hword 0x0001 \n" \
  1271. " .hword %x1 \n" \
  1272. " .set pop \n" \
  1273. : \
  1274. : "r" (val), "i" (ins)); \
  1275. } while (0)
  1276. #define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
  1277. #define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
  1278. #define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
  1279. #define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
  1280. #define mflo0() _umips_dsp_mflo(0)
  1281. #define mflo1() _umips_dsp_mflo(1)
  1282. #define mflo2() _umips_dsp_mflo(2)
  1283. #define mflo3() _umips_dsp_mflo(3)
  1284. #define mfhi0() _umips_dsp_mfhi(0)
  1285. #define mfhi1() _umips_dsp_mfhi(1)
  1286. #define mfhi2() _umips_dsp_mfhi(2)
  1287. #define mfhi3() _umips_dsp_mfhi(3)
  1288. #define mtlo0(x) _umips_dsp_mtlo(x, 0)
  1289. #define mtlo1(x) _umips_dsp_mtlo(x, 1)
  1290. #define mtlo2(x) _umips_dsp_mtlo(x, 2)
  1291. #define mtlo3(x) _umips_dsp_mtlo(x, 3)
  1292. #define mthi0(x) _umips_dsp_mthi(x, 0)
  1293. #define mthi1(x) _umips_dsp_mthi(x, 1)
  1294. #define mthi2(x) _umips_dsp_mthi(x, 2)
  1295. #define mthi3(x) _umips_dsp_mthi(x, 3)
  1296. #else /* !CONFIG_CPU_MICROMIPS */
  1297. #define rddsp(mask) \
  1298. ({ \
  1299. unsigned int __res; \
  1300. \
  1301. __asm__ __volatile__( \
  1302. " .set push \n" \
  1303. " .set noat \n" \
  1304. " # rddsp $1, %x1 \n" \
  1305. " .word 0x7c000cb8 | (%x1 << 16) \n" \
  1306. " move %0, $1 \n" \
  1307. " .set pop \n" \
  1308. : "=r" (__res) \
  1309. : "i" (mask)); \
  1310. __res; \
  1311. })
  1312. #define wrdsp(val, mask) \
  1313. do { \
  1314. __asm__ __volatile__( \
  1315. " .set push \n" \
  1316. " .set noat \n" \
  1317. " move $1, %0 \n" \
  1318. " # wrdsp $1, %x1 \n" \
  1319. " .word 0x7c2004f8 | (%x1 << 11) \n" \
  1320. " .set pop \n" \
  1321. : \
  1322. : "r" (val), "i" (mask)); \
  1323. } while (0)
  1324. #define _dsp_mfxxx(ins) \
  1325. ({ \
  1326. unsigned long __treg; \
  1327. \
  1328. __asm__ __volatile__( \
  1329. " .set push \n" \
  1330. " .set noat \n" \
  1331. " .word (0x00000810 | %1) \n" \
  1332. " move %0, $1 \n" \
  1333. " .set pop \n" \
  1334. : "=r" (__treg) \
  1335. : "i" (ins)); \
  1336. __treg; \
  1337. })
  1338. #define _dsp_mtxxx(val, ins) \
  1339. do { \
  1340. __asm__ __volatile__( \
  1341. " .set push \n" \
  1342. " .set noat \n" \
  1343. " move $1, %0 \n" \
  1344. " .word (0x00200011 | %1) \n" \
  1345. " .set pop \n" \
  1346. : \
  1347. : "r" (val), "i" (ins)); \
  1348. } while (0)
  1349. #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
  1350. #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
  1351. #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
  1352. #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
  1353. #define mflo0() _dsp_mflo(0)
  1354. #define mflo1() _dsp_mflo(1)
  1355. #define mflo2() _dsp_mflo(2)
  1356. #define mflo3() _dsp_mflo(3)
  1357. #define mfhi0() _dsp_mfhi(0)
  1358. #define mfhi1() _dsp_mfhi(1)
  1359. #define mfhi2() _dsp_mfhi(2)
  1360. #define mfhi3() _dsp_mfhi(3)
  1361. #define mtlo0(x) _dsp_mtlo(x, 0)
  1362. #define mtlo1(x) _dsp_mtlo(x, 1)
  1363. #define mtlo2(x) _dsp_mtlo(x, 2)
  1364. #define mtlo3(x) _dsp_mtlo(x, 3)
  1365. #define mthi0(x) _dsp_mthi(x, 0)
  1366. #define mthi1(x) _dsp_mthi(x, 1)
  1367. #define mthi2(x) _dsp_mthi(x, 2)
  1368. #define mthi3(x) _dsp_mthi(x, 3)
  1369. #endif /* CONFIG_CPU_MICROMIPS */
  1370. #endif
  1371. /*
  1372. * TLB operations.
  1373. *
  1374. * It is responsibility of the caller to take care of any TLB hazards.
  1375. */
  1376. static inline void tlb_probe(void)
  1377. {
  1378. __asm__ __volatile__(
  1379. ".set noreorder\n\t"
  1380. "tlbp\n\t"
  1381. ".set reorder");
  1382. }
  1383. static inline void tlb_read(void)
  1384. {
  1385. #if MIPS34K_MISSED_ITLB_WAR
  1386. int res = 0;
  1387. __asm__ __volatile__(
  1388. " .set push \n"
  1389. " .set noreorder \n"
  1390. " .set noat \n"
  1391. " .set mips32r2 \n"
  1392. " .word 0x41610001 # dvpe $1 \n"
  1393. " move %0, $1 \n"
  1394. " ehb \n"
  1395. " .set pop \n"
  1396. : "=r" (res));
  1397. instruction_hazard();
  1398. #endif
  1399. __asm__ __volatile__(
  1400. ".set noreorder\n\t"
  1401. "tlbr\n\t"
  1402. ".set reorder");
  1403. #if MIPS34K_MISSED_ITLB_WAR
  1404. if ((res & _ULCAST_(1)))
  1405. __asm__ __volatile__(
  1406. " .set push \n"
  1407. " .set noreorder \n"
  1408. " .set noat \n"
  1409. " .set mips32r2 \n"
  1410. " .word 0x41600021 # evpe \n"
  1411. " ehb \n"
  1412. " .set pop \n");
  1413. #endif
  1414. }
  1415. static inline void tlb_write_indexed(void)
  1416. {
  1417. __asm__ __volatile__(
  1418. ".set noreorder\n\t"
  1419. "tlbwi\n\t"
  1420. ".set reorder");
  1421. }
  1422. static inline void tlb_write_random(void)
  1423. {
  1424. __asm__ __volatile__(
  1425. ".set noreorder\n\t"
  1426. "tlbwr\n\t"
  1427. ".set reorder");
  1428. }
  1429. /*
  1430. * Manipulate bits in a c0 register.
  1431. */
  1432. #ifndef CONFIG_MIPS_MT_SMTC
  1433. /*
  1434. * SMTC Linux requires shutting-down microthread scheduling
  1435. * during CP0 register read-modify-write sequences.
  1436. */
  1437. #define __BUILD_SET_C0(name) \
  1438. static inline unsigned int \
  1439. set_c0_##name(unsigned int set) \
  1440. { \
  1441. unsigned int res, new; \
  1442. \
  1443. res = read_c0_##name(); \
  1444. new = res | set; \
  1445. write_c0_##name(new); \
  1446. \
  1447. return res; \
  1448. } \
  1449. \
  1450. static inline unsigned int \
  1451. clear_c0_##name(unsigned int clear) \
  1452. { \
  1453. unsigned int res, new; \
  1454. \
  1455. res = read_c0_##name(); \
  1456. new = res & ~clear; \
  1457. write_c0_##name(new); \
  1458. \
  1459. return res; \
  1460. } \
  1461. \
  1462. static inline unsigned int \
  1463. change_c0_##name(unsigned int change, unsigned int val) \
  1464. { \
  1465. unsigned int res, new; \
  1466. \
  1467. res = read_c0_##name(); \
  1468. new = res & ~change; \
  1469. new |= (val & change); \
  1470. write_c0_##name(new); \
  1471. \
  1472. return res; \
  1473. }
  1474. #else /* SMTC versions that manage MT scheduling */
  1475. #include <linux/irqflags.h>
  1476. /*
  1477. * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
  1478. * header file recursion.
  1479. */
  1480. static inline unsigned int __dmt(void)
  1481. {
  1482. int res;
  1483. __asm__ __volatile__(
  1484. " .set push \n"
  1485. " .set mips32r2 \n"
  1486. " .set noat \n"
  1487. " .word 0x41610BC1 # dmt $1 \n"
  1488. " ehb \n"
  1489. " move %0, $1 \n"
  1490. " .set pop \n"
  1491. : "=r" (res));
  1492. instruction_hazard();
  1493. return res;
  1494. }
  1495. #define __VPECONTROL_TE_SHIFT 15
  1496. #define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
  1497. #define __EMT_ENABLE __VPECONTROL_TE
  1498. static inline void __emt(unsigned int previous)
  1499. {
  1500. if ((previous & __EMT_ENABLE))
  1501. __asm__ __volatile__(
  1502. " .set mips32r2 \n"
  1503. " .word 0x41600be1 # emt \n"
  1504. " ehb \n"
  1505. " .set mips0 \n");
  1506. }
  1507. static inline void __ehb(void)
  1508. {
  1509. __asm__ __volatile__(
  1510. " .set mips32r2 \n"
  1511. " ehb \n" " .set mips0 \n");
  1512. }
  1513. /*
  1514. * Note that local_irq_save/restore affect TC-specific IXMT state,
  1515. * not Status.IE as in non-SMTC kernel.
  1516. */
  1517. #define __BUILD_SET_C0(name) \
  1518. static inline unsigned int \
  1519. set_c0_##name(unsigned int set) \
  1520. { \
  1521. unsigned int res; \
  1522. unsigned int new; \
  1523. unsigned int omt; \
  1524. unsigned long flags; \
  1525. \
  1526. local_irq_save(flags); \
  1527. omt = __dmt(); \
  1528. res = read_c0_##name(); \
  1529. new = res | set; \
  1530. write_c0_##name(new); \
  1531. __emt(omt); \
  1532. local_irq_restore(flags); \
  1533. \
  1534. return res; \
  1535. } \
  1536. \
  1537. static inline unsigned int \
  1538. clear_c0_##name(unsigned int clear) \
  1539. { \
  1540. unsigned int res; \
  1541. unsigned int new; \
  1542. unsigned int omt; \
  1543. unsigned long flags; \
  1544. \
  1545. local_irq_save(flags); \
  1546. omt = __dmt(); \
  1547. res = read_c0_##name(); \
  1548. new = res & ~clear; \
  1549. write_c0_##name(new); \
  1550. __emt(omt); \
  1551. local_irq_restore(flags); \
  1552. \
  1553. return res; \
  1554. } \
  1555. \
  1556. static inline unsigned int \
  1557. change_c0_##name(unsigned int change, unsigned int newbits) \
  1558. { \
  1559. unsigned int res; \
  1560. unsigned int new; \
  1561. unsigned int omt; \
  1562. unsigned long flags; \
  1563. \
  1564. local_irq_save(flags); \
  1565. \
  1566. omt = __dmt(); \
  1567. res = read_c0_##name(); \
  1568. new = res & ~change; \
  1569. new |= (newbits & change); \
  1570. write_c0_##name(new); \
  1571. __emt(omt); \
  1572. local_irq_restore(flags); \
  1573. \
  1574. return res; \
  1575. }
  1576. #endif
  1577. __BUILD_SET_C0(status)
  1578. __BUILD_SET_C0(cause)
  1579. __BUILD_SET_C0(config)
  1580. __BUILD_SET_C0(intcontrol)
  1581. __BUILD_SET_C0(intctl)
  1582. __BUILD_SET_C0(srsmap)
  1583. __BUILD_SET_C0(brcm_config_0)
  1584. __BUILD_SET_C0(brcm_bus_pll)
  1585. __BUILD_SET_C0(brcm_reset)
  1586. __BUILD_SET_C0(brcm_cmt_intr)
  1587. __BUILD_SET_C0(brcm_cmt_ctrl)
  1588. __BUILD_SET_C0(brcm_config)
  1589. __BUILD_SET_C0(brcm_mode)
  1590. #endif /* !__ASSEMBLY__ */
  1591. #endif /* _ASM_MIPSREGS_H */