bcm63xx_cpu.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177
  1. #ifndef BCM63XX_CPU_H_
  2. #define BCM63XX_CPU_H_
  3. #include <linux/types.h>
  4. #include <linux/init.h>
  5. /*
  6. * Macro to fetch bcm63xx cpu id and revision, should be optimized at
  7. * compile time if only one CPU support is enabled (idea stolen from
  8. * arm mach-types)
  9. */
  10. #define BCM3368_CPU_ID 0x3368
  11. #define BCM6328_CPU_ID 0x6328
  12. #define BCM6338_CPU_ID 0x6338
  13. #define BCM6345_CPU_ID 0x6345
  14. #define BCM6348_CPU_ID 0x6348
  15. #define BCM6358_CPU_ID 0x6358
  16. #define BCM6362_CPU_ID 0x6362
  17. #define BCM6368_CPU_ID 0x6368
  18. void __init bcm63xx_cpu_init(void);
  19. u16 __bcm63xx_get_cpu_id(void);
  20. u8 bcm63xx_get_cpu_rev(void);
  21. unsigned int bcm63xx_get_cpu_freq(void);
  22. #ifdef CONFIG_BCM63XX_CPU_3368
  23. # ifdef bcm63xx_get_cpu_id
  24. # undef bcm63xx_get_cpu_id
  25. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  26. # define BCMCPU_RUNTIME_DETECT
  27. # else
  28. # define bcm63xx_get_cpu_id() BCM3368_CPU_ID
  29. # endif
  30. # define BCMCPU_IS_3368() (bcm63xx_get_cpu_id() == BCM3368_CPU_ID)
  31. #else
  32. # define BCMCPU_IS_3368() (0)
  33. #endif
  34. #ifdef CONFIG_BCM63XX_CPU_6328
  35. # ifdef bcm63xx_get_cpu_id
  36. # undef bcm63xx_get_cpu_id
  37. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  38. # define BCMCPU_RUNTIME_DETECT
  39. # else
  40. # define bcm63xx_get_cpu_id() BCM6328_CPU_ID
  41. # endif
  42. # define BCMCPU_IS_6328() (bcm63xx_get_cpu_id() == BCM6328_CPU_ID)
  43. #else
  44. # define BCMCPU_IS_6328() (0)
  45. #endif
  46. #ifdef CONFIG_BCM63XX_CPU_6338
  47. # ifdef bcm63xx_get_cpu_id
  48. # undef bcm63xx_get_cpu_id
  49. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  50. # define BCMCPU_RUNTIME_DETECT
  51. # else
  52. # define bcm63xx_get_cpu_id() BCM6338_CPU_ID
  53. # endif
  54. # define BCMCPU_IS_6338() (bcm63xx_get_cpu_id() == BCM6338_CPU_ID)
  55. #else
  56. # define BCMCPU_IS_6338() (0)
  57. #endif
  58. #ifdef CONFIG_BCM63XX_CPU_6345
  59. # ifdef bcm63xx_get_cpu_id
  60. # undef bcm63xx_get_cpu_id
  61. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  62. # define BCMCPU_RUNTIME_DETECT
  63. # else
  64. # define bcm63xx_get_cpu_id() BCM6345_CPU_ID
  65. # endif
  66. # define BCMCPU_IS_6345() (bcm63xx_get_cpu_id() == BCM6345_CPU_ID)
  67. #else
  68. # define BCMCPU_IS_6345() (0)
  69. #endif
  70. #ifdef CONFIG_BCM63XX_CPU_6348
  71. # ifdef bcm63xx_get_cpu_id
  72. # undef bcm63xx_get_cpu_id
  73. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  74. # define BCMCPU_RUNTIME_DETECT
  75. # else
  76. # define bcm63xx_get_cpu_id() BCM6348_CPU_ID
  77. # endif
  78. # define BCMCPU_IS_6348() (bcm63xx_get_cpu_id() == BCM6348_CPU_ID)
  79. #else
  80. # define BCMCPU_IS_6348() (0)
  81. #endif
  82. #ifdef CONFIG_BCM63XX_CPU_6358
  83. # ifdef bcm63xx_get_cpu_id
  84. # undef bcm63xx_get_cpu_id
  85. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  86. # define BCMCPU_RUNTIME_DETECT
  87. # else
  88. # define bcm63xx_get_cpu_id() BCM6358_CPU_ID
  89. # endif
  90. # define BCMCPU_IS_6358() (bcm63xx_get_cpu_id() == BCM6358_CPU_ID)
  91. #else
  92. # define BCMCPU_IS_6358() (0)
  93. #endif
  94. #ifdef CONFIG_BCM63XX_CPU_6362
  95. # ifdef bcm63xx_get_cpu_id
  96. # undef bcm63xx_get_cpu_id
  97. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  98. # define BCMCPU_RUNTIME_DETECT
  99. # else
  100. # define bcm63xx_get_cpu_id() BCM6362_CPU_ID
  101. # endif
  102. # define BCMCPU_IS_6362() (bcm63xx_get_cpu_id() == BCM6362_CPU_ID)
  103. #else
  104. # define BCMCPU_IS_6362() (0)
  105. #endif
  106. #ifdef CONFIG_BCM63XX_CPU_6368
  107. # ifdef bcm63xx_get_cpu_id
  108. # undef bcm63xx_get_cpu_id
  109. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  110. # define BCMCPU_RUNTIME_DETECT
  111. # else
  112. # define bcm63xx_get_cpu_id() BCM6368_CPU_ID
  113. # endif
  114. # define BCMCPU_IS_6368() (bcm63xx_get_cpu_id() == BCM6368_CPU_ID)
  115. #else
  116. # define BCMCPU_IS_6368() (0)
  117. #endif
  118. #ifndef bcm63xx_get_cpu_id
  119. #error "No CPU support configured"
  120. #endif
  121. /*
  122. * While registers sets are (mostly) the same across 63xx CPU, base
  123. * address of these sets do change.
  124. */
  125. enum bcm63xx_regs_set {
  126. RSET_DSL_LMEM = 0,
  127. RSET_PERF,
  128. RSET_TIMER,
  129. RSET_WDT,
  130. RSET_UART0,
  131. RSET_UART1,
  132. RSET_GPIO,
  133. RSET_SPI,
  134. RSET_UDC0,
  135. RSET_OHCI0,
  136. RSET_OHCI_PRIV,
  137. RSET_USBH_PRIV,
  138. RSET_USBD,
  139. RSET_USBDMA,
  140. RSET_MPI,
  141. RSET_PCMCIA,
  142. RSET_PCIE,
  143. RSET_DSL,
  144. RSET_ENET0,
  145. RSET_ENET1,
  146. RSET_ENETDMA,
  147. RSET_ENETDMAC,
  148. RSET_ENETDMAS,
  149. RSET_ENETSW,
  150. RSET_EHCI0,
  151. RSET_SDRAM,
  152. RSET_MEMC,
  153. RSET_DDR,
  154. RSET_M2M,
  155. RSET_ATM,
  156. RSET_XTM,
  157. RSET_XTMDMA,
  158. RSET_XTMDMAC,
  159. RSET_XTMDMAS,
  160. RSET_PCM,
  161. RSET_PCMDMA,
  162. RSET_PCMDMAC,
  163. RSET_PCMDMAS,
  164. RSET_RNG,
  165. RSET_MISC
  166. };
  167. #define RSET_DSL_LMEM_SIZE (64 * 1024 * 4)
  168. #define RSET_DSL_SIZE 4096
  169. #define RSET_WDT_SIZE 12
  170. #define BCM_6338_RSET_SPI_SIZE 64
  171. #define BCM_6348_RSET_SPI_SIZE 64
  172. #define BCM_6358_RSET_SPI_SIZE 1804
  173. #define BCM_6368_RSET_SPI_SIZE 1804
  174. #define RSET_ENET_SIZE 2048
  175. #define RSET_ENETDMA_SIZE 256
  176. #define RSET_6345_ENETDMA_SIZE 64
  177. #define RSET_ENETDMAC_SIZE(chans) (16 * (chans))
  178. #define RSET_ENETDMAS_SIZE(chans) (16 * (chans))
  179. #define RSET_ENETSW_SIZE 65536
  180. #define RSET_UART_SIZE 24
  181. #define RSET_UDC_SIZE 256
  182. #define RSET_OHCI_SIZE 256
  183. #define RSET_EHCI_SIZE 256
  184. #define RSET_USBD_SIZE 256
  185. #define RSET_USBDMA_SIZE 1280
  186. #define RSET_PCMCIA_SIZE 12
  187. #define RSET_M2M_SIZE 256
  188. #define RSET_ATM_SIZE 4096
  189. #define RSET_XTM_SIZE 10240
  190. #define RSET_XTMDMA_SIZE 256
  191. #define RSET_XTMDMAC_SIZE(chans) (16 * (chans))
  192. #define RSET_XTMDMAS_SIZE(chans) (16 * (chans))
  193. #define RSET_RNG_SIZE 20
  194. /*
  195. * 3368 register sets base address
  196. */
  197. #define BCM_3368_DSL_LMEM_BASE (0xdeadbeef)
  198. #define BCM_3368_PERF_BASE (0xfff8c000)
  199. #define BCM_3368_TIMER_BASE (0xfff8c040)
  200. #define BCM_3368_WDT_BASE (0xfff8c080)
  201. #define BCM_3368_UART0_BASE (0xfff8c100)
  202. #define BCM_3368_UART1_BASE (0xfff8c120)
  203. #define BCM_3368_GPIO_BASE (0xfff8c080)
  204. #define BCM_3368_SPI_BASE (0xfff8c800)
  205. #define BCM_3368_HSSPI_BASE (0xdeadbeef)
  206. #define BCM_3368_UDC0_BASE (0xdeadbeef)
  207. #define BCM_3368_USBDMA_BASE (0xdeadbeef)
  208. #define BCM_3368_OHCI0_BASE (0xdeadbeef)
  209. #define BCM_3368_OHCI_PRIV_BASE (0xdeadbeef)
  210. #define BCM_3368_USBH_PRIV_BASE (0xdeadbeef)
  211. #define BCM_3368_USBD_BASE (0xdeadbeef)
  212. #define BCM_3368_MPI_BASE (0xfff80000)
  213. #define BCM_3368_PCMCIA_BASE (0xfff80054)
  214. #define BCM_3368_PCIE_BASE (0xdeadbeef)
  215. #define BCM_3368_SDRAM_REGS_BASE (0xdeadbeef)
  216. #define BCM_3368_DSL_BASE (0xdeadbeef)
  217. #define BCM_3368_UBUS_BASE (0xdeadbeef)
  218. #define BCM_3368_ENET0_BASE (0xfff98000)
  219. #define BCM_3368_ENET1_BASE (0xfff98800)
  220. #define BCM_3368_ENETDMA_BASE (0xfff99800)
  221. #define BCM_3368_ENETDMAC_BASE (0xfff99900)
  222. #define BCM_3368_ENETDMAS_BASE (0xfff99a00)
  223. #define BCM_3368_ENETSW_BASE (0xdeadbeef)
  224. #define BCM_3368_EHCI0_BASE (0xdeadbeef)
  225. #define BCM_3368_SDRAM_BASE (0xdeadbeef)
  226. #define BCM_3368_MEMC_BASE (0xfff84000)
  227. #define BCM_3368_DDR_BASE (0xdeadbeef)
  228. #define BCM_3368_M2M_BASE (0xdeadbeef)
  229. #define BCM_3368_ATM_BASE (0xdeadbeef)
  230. #define BCM_3368_XTM_BASE (0xdeadbeef)
  231. #define BCM_3368_XTMDMA_BASE (0xdeadbeef)
  232. #define BCM_3368_XTMDMAC_BASE (0xdeadbeef)
  233. #define BCM_3368_XTMDMAS_BASE (0xdeadbeef)
  234. #define BCM_3368_PCM_BASE (0xfff9c200)
  235. #define BCM_3368_PCMDMA_BASE (0xdeadbeef)
  236. #define BCM_3368_PCMDMAC_BASE (0xdeadbeef)
  237. #define BCM_3368_PCMDMAS_BASE (0xdeadbeef)
  238. #define BCM_3368_RNG_BASE (0xdeadbeef)
  239. #define BCM_3368_MISC_BASE (0xdeadbeef)
  240. /*
  241. * 6328 register sets base address
  242. */
  243. #define BCM_6328_DSL_LMEM_BASE (0xdeadbeef)
  244. #define BCM_6328_PERF_BASE (0xb0000000)
  245. #define BCM_6328_TIMER_BASE (0xb0000040)
  246. #define BCM_6328_WDT_BASE (0xb000005c)
  247. #define BCM_6328_UART0_BASE (0xb0000100)
  248. #define BCM_6328_UART1_BASE (0xb0000120)
  249. #define BCM_6328_GPIO_BASE (0xb0000080)
  250. #define BCM_6328_SPI_BASE (0xdeadbeef)
  251. #define BCM_6328_UDC0_BASE (0xdeadbeef)
  252. #define BCM_6328_USBDMA_BASE (0xb000c000)
  253. #define BCM_6328_OHCI0_BASE (0xb0002600)
  254. #define BCM_6328_OHCI_PRIV_BASE (0xdeadbeef)
  255. #define BCM_6328_USBH_PRIV_BASE (0xb0002700)
  256. #define BCM_6328_USBD_BASE (0xb0002400)
  257. #define BCM_6328_MPI_BASE (0xdeadbeef)
  258. #define BCM_6328_PCMCIA_BASE (0xdeadbeef)
  259. #define BCM_6328_PCIE_BASE (0xb0e40000)
  260. #define BCM_6328_SDRAM_REGS_BASE (0xdeadbeef)
  261. #define BCM_6328_DSL_BASE (0xb0001900)
  262. #define BCM_6328_UBUS_BASE (0xdeadbeef)
  263. #define BCM_6328_ENET0_BASE (0xdeadbeef)
  264. #define BCM_6328_ENET1_BASE (0xdeadbeef)
  265. #define BCM_6328_ENETDMA_BASE (0xb000d800)
  266. #define BCM_6328_ENETDMAC_BASE (0xb000da00)
  267. #define BCM_6328_ENETDMAS_BASE (0xb000dc00)
  268. #define BCM_6328_ENETSW_BASE (0xb0e00000)
  269. #define BCM_6328_EHCI0_BASE (0xb0002500)
  270. #define BCM_6328_SDRAM_BASE (0xdeadbeef)
  271. #define BCM_6328_MEMC_BASE (0xdeadbeef)
  272. #define BCM_6328_DDR_BASE (0xb0003000)
  273. #define BCM_6328_M2M_BASE (0xdeadbeef)
  274. #define BCM_6328_ATM_BASE (0xdeadbeef)
  275. #define BCM_6328_XTM_BASE (0xdeadbeef)
  276. #define BCM_6328_XTMDMA_BASE (0xb000b800)
  277. #define BCM_6328_XTMDMAC_BASE (0xdeadbeef)
  278. #define BCM_6328_XTMDMAS_BASE (0xdeadbeef)
  279. #define BCM_6328_PCM_BASE (0xb000a800)
  280. #define BCM_6328_PCMDMA_BASE (0xdeadbeef)
  281. #define BCM_6328_PCMDMAC_BASE (0xdeadbeef)
  282. #define BCM_6328_PCMDMAS_BASE (0xdeadbeef)
  283. #define BCM_6328_RNG_BASE (0xdeadbeef)
  284. #define BCM_6328_MISC_BASE (0xb0001800)
  285. #define BCM_6328_OTP_BASE (0xb0000600)
  286. /*
  287. * 6338 register sets base address
  288. */
  289. #define BCM_6338_DSL_LMEM_BASE (0xfff00000)
  290. #define BCM_6338_PERF_BASE (0xfffe0000)
  291. #define BCM_6338_BB_BASE (0xfffe0100)
  292. #define BCM_6338_TIMER_BASE (0xfffe0200)
  293. #define BCM_6338_WDT_BASE (0xfffe021c)
  294. #define BCM_6338_UART0_BASE (0xfffe0300)
  295. #define BCM_6338_UART1_BASE (0xdeadbeef)
  296. #define BCM_6338_GPIO_BASE (0xfffe0400)
  297. #define BCM_6338_SPI_BASE (0xfffe0c00)
  298. #define BCM_6338_UDC0_BASE (0xdeadbeef)
  299. #define BCM_6338_USBDMA_BASE (0xfffe2400)
  300. #define BCM_6338_OHCI0_BASE (0xdeadbeef)
  301. #define BCM_6338_OHCI_PRIV_BASE (0xfffe3000)
  302. #define BCM_6338_USBH_PRIV_BASE (0xdeadbeef)
  303. #define BCM_6338_USBD_BASE (0xdeadbeef)
  304. #define BCM_6338_MPI_BASE (0xfffe3160)
  305. #define BCM_6338_PCMCIA_BASE (0xdeadbeef)
  306. #define BCM_6338_PCIE_BASE (0xdeadbeef)
  307. #define BCM_6338_SDRAM_REGS_BASE (0xfffe3100)
  308. #define BCM_6338_DSL_BASE (0xfffe1000)
  309. #define BCM_6338_UBUS_BASE (0xdeadbeef)
  310. #define BCM_6338_ENET0_BASE (0xfffe2800)
  311. #define BCM_6338_ENET1_BASE (0xdeadbeef)
  312. #define BCM_6338_ENETDMA_BASE (0xfffe2400)
  313. #define BCM_6338_ENETDMAC_BASE (0xfffe2500)
  314. #define BCM_6338_ENETDMAS_BASE (0xfffe2600)
  315. #define BCM_6338_ENETSW_BASE (0xdeadbeef)
  316. #define BCM_6338_EHCI0_BASE (0xdeadbeef)
  317. #define BCM_6338_SDRAM_BASE (0xfffe3100)
  318. #define BCM_6338_MEMC_BASE (0xdeadbeef)
  319. #define BCM_6338_DDR_BASE (0xdeadbeef)
  320. #define BCM_6338_M2M_BASE (0xdeadbeef)
  321. #define BCM_6338_ATM_BASE (0xfffe2000)
  322. #define BCM_6338_XTM_BASE (0xdeadbeef)
  323. #define BCM_6338_XTMDMA_BASE (0xdeadbeef)
  324. #define BCM_6338_XTMDMAC_BASE (0xdeadbeef)
  325. #define BCM_6338_XTMDMAS_BASE (0xdeadbeef)
  326. #define BCM_6338_PCM_BASE (0xdeadbeef)
  327. #define BCM_6338_PCMDMA_BASE (0xdeadbeef)
  328. #define BCM_6338_PCMDMAC_BASE (0xdeadbeef)
  329. #define BCM_6338_PCMDMAS_BASE (0xdeadbeef)
  330. #define BCM_6338_RNG_BASE (0xdeadbeef)
  331. #define BCM_6338_MISC_BASE (0xdeadbeef)
  332. /*
  333. * 6345 register sets base address
  334. */
  335. #define BCM_6345_DSL_LMEM_BASE (0xfff00000)
  336. #define BCM_6345_PERF_BASE (0xfffe0000)
  337. #define BCM_6345_BB_BASE (0xfffe0100)
  338. #define BCM_6345_TIMER_BASE (0xfffe0200)
  339. #define BCM_6345_WDT_BASE (0xfffe021c)
  340. #define BCM_6345_UART0_BASE (0xfffe0300)
  341. #define BCM_6345_UART1_BASE (0xdeadbeef)
  342. #define BCM_6345_GPIO_BASE (0xfffe0400)
  343. #define BCM_6345_SPI_BASE (0xdeadbeef)
  344. #define BCM_6345_UDC0_BASE (0xdeadbeef)
  345. #define BCM_6345_USBDMA_BASE (0xfffe2800)
  346. #define BCM_6345_ENET0_BASE (0xfffe1800)
  347. #define BCM_6345_ENETDMA_BASE (0xfffe2800)
  348. #define BCM_6345_ENETDMAC_BASE (0xfffe2840)
  349. #define BCM_6345_ENETDMAS_BASE (0xfffe2a00)
  350. #define BCM_6345_ENETSW_BASE (0xdeadbeef)
  351. #define BCM_6345_PCMCIA_BASE (0xfffe2028)
  352. #define BCM_6345_MPI_BASE (0xfffe2000)
  353. #define BCM_6345_PCIE_BASE (0xdeadbeef)
  354. #define BCM_6345_OHCI0_BASE (0xfffe2100)
  355. #define BCM_6345_OHCI_PRIV_BASE (0xfffe2200)
  356. #define BCM_6345_USBH_PRIV_BASE (0xdeadbeef)
  357. #define BCM_6345_USBD_BASE (0xdeadbeef)
  358. #define BCM_6345_SDRAM_REGS_BASE (0xfffe2300)
  359. #define BCM_6345_DSL_BASE (0xdeadbeef)
  360. #define BCM_6345_UBUS_BASE (0xdeadbeef)
  361. #define BCM_6345_ENET1_BASE (0xdeadbeef)
  362. #define BCM_6345_EHCI0_BASE (0xdeadbeef)
  363. #define BCM_6345_SDRAM_BASE (0xfffe2300)
  364. #define BCM_6345_MEMC_BASE (0xdeadbeef)
  365. #define BCM_6345_DDR_BASE (0xdeadbeef)
  366. #define BCM_6345_M2M_BASE (0xdeadbeef)
  367. #define BCM_6345_ATM_BASE (0xfffe4000)
  368. #define BCM_6345_XTM_BASE (0xdeadbeef)
  369. #define BCM_6345_XTMDMA_BASE (0xdeadbeef)
  370. #define BCM_6345_XTMDMAC_BASE (0xdeadbeef)
  371. #define BCM_6345_XTMDMAS_BASE (0xdeadbeef)
  372. #define BCM_6345_PCM_BASE (0xdeadbeef)
  373. #define BCM_6345_PCMDMA_BASE (0xdeadbeef)
  374. #define BCM_6345_PCMDMAC_BASE (0xdeadbeef)
  375. #define BCM_6345_PCMDMAS_BASE (0xdeadbeef)
  376. #define BCM_6345_RNG_BASE (0xdeadbeef)
  377. #define BCM_6345_MISC_BASE (0xdeadbeef)
  378. /*
  379. * 6348 register sets base address
  380. */
  381. #define BCM_6348_DSL_LMEM_BASE (0xfff00000)
  382. #define BCM_6348_PERF_BASE (0xfffe0000)
  383. #define BCM_6348_TIMER_BASE (0xfffe0200)
  384. #define BCM_6348_WDT_BASE (0xfffe021c)
  385. #define BCM_6348_UART0_BASE (0xfffe0300)
  386. #define BCM_6348_UART1_BASE (0xdeadbeef)
  387. #define BCM_6348_GPIO_BASE (0xfffe0400)
  388. #define BCM_6348_SPI_BASE (0xfffe0c00)
  389. #define BCM_6348_UDC0_BASE (0xfffe1000)
  390. #define BCM_6348_USBDMA_BASE (0xdeadbeef)
  391. #define BCM_6348_OHCI0_BASE (0xfffe1b00)
  392. #define BCM_6348_OHCI_PRIV_BASE (0xfffe1c00)
  393. #define BCM_6348_USBH_PRIV_BASE (0xdeadbeef)
  394. #define BCM_6348_USBD_BASE (0xdeadbeef)
  395. #define BCM_6348_MPI_BASE (0xfffe2000)
  396. #define BCM_6348_PCMCIA_BASE (0xfffe2054)
  397. #define BCM_6348_PCIE_BASE (0xdeadbeef)
  398. #define BCM_6348_SDRAM_REGS_BASE (0xfffe2300)
  399. #define BCM_6348_M2M_BASE (0xfffe2800)
  400. #define BCM_6348_DSL_BASE (0xfffe3000)
  401. #define BCM_6348_ENET0_BASE (0xfffe6000)
  402. #define BCM_6348_ENET1_BASE (0xfffe6800)
  403. #define BCM_6348_ENETDMA_BASE (0xfffe7000)
  404. #define BCM_6348_ENETDMAC_BASE (0xfffe7100)
  405. #define BCM_6348_ENETDMAS_BASE (0xfffe7200)
  406. #define BCM_6348_ENETSW_BASE (0xdeadbeef)
  407. #define BCM_6348_EHCI0_BASE (0xdeadbeef)
  408. #define BCM_6348_SDRAM_BASE (0xfffe2300)
  409. #define BCM_6348_MEMC_BASE (0xdeadbeef)
  410. #define BCM_6348_DDR_BASE (0xdeadbeef)
  411. #define BCM_6348_ATM_BASE (0xfffe4000)
  412. #define BCM_6348_XTM_BASE (0xdeadbeef)
  413. #define BCM_6348_XTMDMA_BASE (0xdeadbeef)
  414. #define BCM_6348_XTMDMAC_BASE (0xdeadbeef)
  415. #define BCM_6348_XTMDMAS_BASE (0xdeadbeef)
  416. #define BCM_6348_PCM_BASE (0xdeadbeef)
  417. #define BCM_6348_PCMDMA_BASE (0xdeadbeef)
  418. #define BCM_6348_PCMDMAC_BASE (0xdeadbeef)
  419. #define BCM_6348_PCMDMAS_BASE (0xdeadbeef)
  420. #define BCM_6348_RNG_BASE (0xdeadbeef)
  421. #define BCM_6348_MISC_BASE (0xdeadbeef)
  422. /*
  423. * 6358 register sets base address
  424. */
  425. #define BCM_6358_DSL_LMEM_BASE (0xfff00000)
  426. #define BCM_6358_PERF_BASE (0xfffe0000)
  427. #define BCM_6358_TIMER_BASE (0xfffe0040)
  428. #define BCM_6358_WDT_BASE (0xfffe005c)
  429. #define BCM_6358_UART0_BASE (0xfffe0100)
  430. #define BCM_6358_UART1_BASE (0xfffe0120)
  431. #define BCM_6358_GPIO_BASE (0xfffe0080)
  432. #define BCM_6358_SPI_BASE (0xfffe0800)
  433. #define BCM_6358_UDC0_BASE (0xfffe0800)
  434. #define BCM_6358_USBDMA_BASE (0xdeadbeef)
  435. #define BCM_6358_OHCI0_BASE (0xfffe1400)
  436. #define BCM_6358_OHCI_PRIV_BASE (0xdeadbeef)
  437. #define BCM_6358_USBH_PRIV_BASE (0xfffe1500)
  438. #define BCM_6358_USBD_BASE (0xdeadbeef)
  439. #define BCM_6358_MPI_BASE (0xfffe1000)
  440. #define BCM_6358_PCMCIA_BASE (0xfffe1054)
  441. #define BCM_6358_PCIE_BASE (0xdeadbeef)
  442. #define BCM_6358_SDRAM_REGS_BASE (0xfffe2300)
  443. #define BCM_6358_M2M_BASE (0xdeadbeef)
  444. #define BCM_6358_DSL_BASE (0xfffe3000)
  445. #define BCM_6358_ENET0_BASE (0xfffe4000)
  446. #define BCM_6358_ENET1_BASE (0xfffe4800)
  447. #define BCM_6358_ENETDMA_BASE (0xfffe5000)
  448. #define BCM_6358_ENETDMAC_BASE (0xfffe5100)
  449. #define BCM_6358_ENETDMAS_BASE (0xfffe5200)
  450. #define BCM_6358_ENETSW_BASE (0xdeadbeef)
  451. #define BCM_6358_EHCI0_BASE (0xfffe1300)
  452. #define BCM_6358_SDRAM_BASE (0xdeadbeef)
  453. #define BCM_6358_MEMC_BASE (0xfffe1200)
  454. #define BCM_6358_DDR_BASE (0xfffe12a0)
  455. #define BCM_6358_ATM_BASE (0xfffe2000)
  456. #define BCM_6358_XTM_BASE (0xdeadbeef)
  457. #define BCM_6358_XTMDMA_BASE (0xdeadbeef)
  458. #define BCM_6358_XTMDMAC_BASE (0xdeadbeef)
  459. #define BCM_6358_XTMDMAS_BASE (0xdeadbeef)
  460. #define BCM_6358_PCM_BASE (0xfffe1600)
  461. #define BCM_6358_PCMDMA_BASE (0xfffe1800)
  462. #define BCM_6358_PCMDMAC_BASE (0xfffe1900)
  463. #define BCM_6358_PCMDMAS_BASE (0xfffe1a00)
  464. #define BCM_6358_RNG_BASE (0xdeadbeef)
  465. #define BCM_6358_MISC_BASE (0xdeadbeef)
  466. /*
  467. * 6362 register sets base address
  468. */
  469. #define BCM_6362_DSL_LMEM_BASE (0xdeadbeef)
  470. #define BCM_6362_PERF_BASE (0xb0000000)
  471. #define BCM_6362_TIMER_BASE (0xb0000040)
  472. #define BCM_6362_WDT_BASE (0xb000005c)
  473. #define BCM_6362_UART0_BASE (0xb0000100)
  474. #define BCM_6362_UART1_BASE (0xb0000120)
  475. #define BCM_6362_GPIO_BASE (0xb0000080)
  476. #define BCM_6362_SPI_BASE (0xb0000800)
  477. #define BCM_6362_HSSPI_BASE (0xb0001000)
  478. #define BCM_6362_UDC0_BASE (0xdeadbeef)
  479. #define BCM_6362_USBDMA_BASE (0xb000c000)
  480. #define BCM_6362_OHCI0_BASE (0xb0002600)
  481. #define BCM_6362_OHCI_PRIV_BASE (0xdeadbeef)
  482. #define BCM_6362_USBH_PRIV_BASE (0xb0002700)
  483. #define BCM_6362_USBD_BASE (0xb0002400)
  484. #define BCM_6362_MPI_BASE (0xdeadbeef)
  485. #define BCM_6362_PCMCIA_BASE (0xdeadbeef)
  486. #define BCM_6362_PCIE_BASE (0xb0e40000)
  487. #define BCM_6362_SDRAM_REGS_BASE (0xdeadbeef)
  488. #define BCM_6362_DSL_BASE (0xdeadbeef)
  489. #define BCM_6362_UBUS_BASE (0xdeadbeef)
  490. #define BCM_6362_ENET0_BASE (0xdeadbeef)
  491. #define BCM_6362_ENET1_BASE (0xdeadbeef)
  492. #define BCM_6362_ENETDMA_BASE (0xb000d800)
  493. #define BCM_6362_ENETDMAC_BASE (0xb000da00)
  494. #define BCM_6362_ENETDMAS_BASE (0xb000dc00)
  495. #define BCM_6362_ENETSW_BASE (0xb0e00000)
  496. #define BCM_6362_EHCI0_BASE (0xb0002500)
  497. #define BCM_6362_SDRAM_BASE (0xdeadbeef)
  498. #define BCM_6362_MEMC_BASE (0xdeadbeef)
  499. #define BCM_6362_DDR_BASE (0xb0003000)
  500. #define BCM_6362_M2M_BASE (0xdeadbeef)
  501. #define BCM_6362_ATM_BASE (0xdeadbeef)
  502. #define BCM_6362_XTM_BASE (0xb0007800)
  503. #define BCM_6362_XTMDMA_BASE (0xb000b800)
  504. #define BCM_6362_XTMDMAC_BASE (0xdeadbeef)
  505. #define BCM_6362_XTMDMAS_BASE (0xdeadbeef)
  506. #define BCM_6362_PCM_BASE (0xb000a800)
  507. #define BCM_6362_PCMDMA_BASE (0xdeadbeef)
  508. #define BCM_6362_PCMDMAC_BASE (0xdeadbeef)
  509. #define BCM_6362_PCMDMAS_BASE (0xdeadbeef)
  510. #define BCM_6362_RNG_BASE (0xdeadbeef)
  511. #define BCM_6362_MISC_BASE (0xb0001800)
  512. #define BCM_6362_NAND_REG_BASE (0xb0000200)
  513. #define BCM_6362_NAND_CACHE_BASE (0xb0000600)
  514. #define BCM_6362_LED_BASE (0xb0001900)
  515. #define BCM_6362_IPSEC_BASE (0xb0002800)
  516. #define BCM_6362_IPSEC_DMA_BASE (0xb000d000)
  517. #define BCM_6362_WLAN_CHIPCOMMON_BASE (0xb0004000)
  518. #define BCM_6362_WLAN_D11_BASE (0xb0005000)
  519. #define BCM_6362_WLAN_SHIM_BASE (0xb0007000)
  520. /*
  521. * 6368 register sets base address
  522. */
  523. #define BCM_6368_DSL_LMEM_BASE (0xdeadbeef)
  524. #define BCM_6368_PERF_BASE (0xb0000000)
  525. #define BCM_6368_TIMER_BASE (0xb0000040)
  526. #define BCM_6368_WDT_BASE (0xb000005c)
  527. #define BCM_6368_UART0_BASE (0xb0000100)
  528. #define BCM_6368_UART1_BASE (0xb0000120)
  529. #define BCM_6368_GPIO_BASE (0xb0000080)
  530. #define BCM_6368_SPI_BASE (0xb0000800)
  531. #define BCM_6368_UDC0_BASE (0xdeadbeef)
  532. #define BCM_6368_USBDMA_BASE (0xb0004800)
  533. #define BCM_6368_OHCI0_BASE (0xb0001600)
  534. #define BCM_6368_OHCI_PRIV_BASE (0xdeadbeef)
  535. #define BCM_6368_USBH_PRIV_BASE (0xb0001700)
  536. #define BCM_6368_USBD_BASE (0xb0001400)
  537. #define BCM_6368_MPI_BASE (0xb0001000)
  538. #define BCM_6368_PCMCIA_BASE (0xb0001054)
  539. #define BCM_6368_PCIE_BASE (0xdeadbeef)
  540. #define BCM_6368_SDRAM_REGS_BASE (0xdeadbeef)
  541. #define BCM_6368_M2M_BASE (0xdeadbeef)
  542. #define BCM_6368_DSL_BASE (0xdeadbeef)
  543. #define BCM_6368_ENET0_BASE (0xdeadbeef)
  544. #define BCM_6368_ENET1_BASE (0xdeadbeef)
  545. #define BCM_6368_ENETDMA_BASE (0xb0006800)
  546. #define BCM_6368_ENETDMAC_BASE (0xb0006a00)
  547. #define BCM_6368_ENETDMAS_BASE (0xb0006c00)
  548. #define BCM_6368_ENETSW_BASE (0xb0f00000)
  549. #define BCM_6368_EHCI0_BASE (0xb0001500)
  550. #define BCM_6368_SDRAM_BASE (0xdeadbeef)
  551. #define BCM_6368_MEMC_BASE (0xb0001200)
  552. #define BCM_6368_DDR_BASE (0xb0001280)
  553. #define BCM_6368_ATM_BASE (0xdeadbeef)
  554. #define BCM_6368_XTM_BASE (0xb0001800)
  555. #define BCM_6368_XTMDMA_BASE (0xb0005000)
  556. #define BCM_6368_XTMDMAC_BASE (0xb0005200)
  557. #define BCM_6368_XTMDMAS_BASE (0xb0005400)
  558. #define BCM_6368_PCM_BASE (0xb0004000)
  559. #define BCM_6368_PCMDMA_BASE (0xb0005800)
  560. #define BCM_6368_PCMDMAC_BASE (0xb0005a00)
  561. #define BCM_6368_PCMDMAS_BASE (0xb0005c00)
  562. #define BCM_6368_RNG_BASE (0xb0004180)
  563. #define BCM_6368_MISC_BASE (0xdeadbeef)
  564. extern const unsigned long *bcm63xx_regs_base;
  565. #define __GEN_RSET_BASE(__cpu, __rset) \
  566. case RSET_## __rset : \
  567. return BCM_## __cpu ##_## __rset ##_BASE;
  568. #define __GEN_RSET(__cpu) \
  569. switch (set) { \
  570. __GEN_RSET_BASE(__cpu, DSL_LMEM) \
  571. __GEN_RSET_BASE(__cpu, PERF) \
  572. __GEN_RSET_BASE(__cpu, TIMER) \
  573. __GEN_RSET_BASE(__cpu, WDT) \
  574. __GEN_RSET_BASE(__cpu, UART0) \
  575. __GEN_RSET_BASE(__cpu, UART1) \
  576. __GEN_RSET_BASE(__cpu, GPIO) \
  577. __GEN_RSET_BASE(__cpu, SPI) \
  578. __GEN_RSET_BASE(__cpu, UDC0) \
  579. __GEN_RSET_BASE(__cpu, OHCI0) \
  580. __GEN_RSET_BASE(__cpu, OHCI_PRIV) \
  581. __GEN_RSET_BASE(__cpu, USBH_PRIV) \
  582. __GEN_RSET_BASE(__cpu, USBD) \
  583. __GEN_RSET_BASE(__cpu, USBDMA) \
  584. __GEN_RSET_BASE(__cpu, MPI) \
  585. __GEN_RSET_BASE(__cpu, PCMCIA) \
  586. __GEN_RSET_BASE(__cpu, PCIE) \
  587. __GEN_RSET_BASE(__cpu, DSL) \
  588. __GEN_RSET_BASE(__cpu, ENET0) \
  589. __GEN_RSET_BASE(__cpu, ENET1) \
  590. __GEN_RSET_BASE(__cpu, ENETDMA) \
  591. __GEN_RSET_BASE(__cpu, ENETDMAC) \
  592. __GEN_RSET_BASE(__cpu, ENETDMAS) \
  593. __GEN_RSET_BASE(__cpu, ENETSW) \
  594. __GEN_RSET_BASE(__cpu, EHCI0) \
  595. __GEN_RSET_BASE(__cpu, SDRAM) \
  596. __GEN_RSET_BASE(__cpu, MEMC) \
  597. __GEN_RSET_BASE(__cpu, DDR) \
  598. __GEN_RSET_BASE(__cpu, M2M) \
  599. __GEN_RSET_BASE(__cpu, ATM) \
  600. __GEN_RSET_BASE(__cpu, XTM) \
  601. __GEN_RSET_BASE(__cpu, XTMDMA) \
  602. __GEN_RSET_BASE(__cpu, XTMDMAC) \
  603. __GEN_RSET_BASE(__cpu, XTMDMAS) \
  604. __GEN_RSET_BASE(__cpu, PCM) \
  605. __GEN_RSET_BASE(__cpu, PCMDMA) \
  606. __GEN_RSET_BASE(__cpu, PCMDMAC) \
  607. __GEN_RSET_BASE(__cpu, PCMDMAS) \
  608. __GEN_RSET_BASE(__cpu, RNG) \
  609. __GEN_RSET_BASE(__cpu, MISC) \
  610. }
  611. #define __GEN_CPU_REGS_TABLE(__cpu) \
  612. [RSET_DSL_LMEM] = BCM_## __cpu ##_DSL_LMEM_BASE, \
  613. [RSET_PERF] = BCM_## __cpu ##_PERF_BASE, \
  614. [RSET_TIMER] = BCM_## __cpu ##_TIMER_BASE, \
  615. [RSET_WDT] = BCM_## __cpu ##_WDT_BASE, \
  616. [RSET_UART0] = BCM_## __cpu ##_UART0_BASE, \
  617. [RSET_UART1] = BCM_## __cpu ##_UART1_BASE, \
  618. [RSET_GPIO] = BCM_## __cpu ##_GPIO_BASE, \
  619. [RSET_SPI] = BCM_## __cpu ##_SPI_BASE, \
  620. [RSET_UDC0] = BCM_## __cpu ##_UDC0_BASE, \
  621. [RSET_OHCI0] = BCM_## __cpu ##_OHCI0_BASE, \
  622. [RSET_OHCI_PRIV] = BCM_## __cpu ##_OHCI_PRIV_BASE, \
  623. [RSET_USBH_PRIV] = BCM_## __cpu ##_USBH_PRIV_BASE, \
  624. [RSET_USBD] = BCM_## __cpu ##_USBD_BASE, \
  625. [RSET_USBDMA] = BCM_## __cpu ##_USBDMA_BASE, \
  626. [RSET_MPI] = BCM_## __cpu ##_MPI_BASE, \
  627. [RSET_PCMCIA] = BCM_## __cpu ##_PCMCIA_BASE, \
  628. [RSET_PCIE] = BCM_## __cpu ##_PCIE_BASE, \
  629. [RSET_DSL] = BCM_## __cpu ##_DSL_BASE, \
  630. [RSET_ENET0] = BCM_## __cpu ##_ENET0_BASE, \
  631. [RSET_ENET1] = BCM_## __cpu ##_ENET1_BASE, \
  632. [RSET_ENETDMA] = BCM_## __cpu ##_ENETDMA_BASE, \
  633. [RSET_ENETDMAC] = BCM_## __cpu ##_ENETDMAC_BASE, \
  634. [RSET_ENETDMAS] = BCM_## __cpu ##_ENETDMAS_BASE, \
  635. [RSET_ENETSW] = BCM_## __cpu ##_ENETSW_BASE, \
  636. [RSET_EHCI0] = BCM_## __cpu ##_EHCI0_BASE, \
  637. [RSET_SDRAM] = BCM_## __cpu ##_SDRAM_BASE, \
  638. [RSET_MEMC] = BCM_## __cpu ##_MEMC_BASE, \
  639. [RSET_DDR] = BCM_## __cpu ##_DDR_BASE, \
  640. [RSET_M2M] = BCM_## __cpu ##_M2M_BASE, \
  641. [RSET_ATM] = BCM_## __cpu ##_ATM_BASE, \
  642. [RSET_XTM] = BCM_## __cpu ##_XTM_BASE, \
  643. [RSET_XTMDMA] = BCM_## __cpu ##_XTMDMA_BASE, \
  644. [RSET_XTMDMAC] = BCM_## __cpu ##_XTMDMAC_BASE, \
  645. [RSET_XTMDMAS] = BCM_## __cpu ##_XTMDMAS_BASE, \
  646. [RSET_PCM] = BCM_## __cpu ##_PCM_BASE, \
  647. [RSET_PCMDMA] = BCM_## __cpu ##_PCMDMA_BASE, \
  648. [RSET_PCMDMAC] = BCM_## __cpu ##_PCMDMAC_BASE, \
  649. [RSET_PCMDMAS] = BCM_## __cpu ##_PCMDMAS_BASE, \
  650. [RSET_RNG] = BCM_## __cpu ##_RNG_BASE, \
  651. [RSET_MISC] = BCM_## __cpu ##_MISC_BASE, \
  652. static inline unsigned long bcm63xx_regset_address(enum bcm63xx_regs_set set)
  653. {
  654. #ifdef BCMCPU_RUNTIME_DETECT
  655. return bcm63xx_regs_base[set];
  656. #else
  657. #ifdef CONFIG_BCM63XX_CPU_3368
  658. __GEN_RSET(3368)
  659. #endif
  660. #ifdef CONFIG_BCM63XX_CPU_6328
  661. __GEN_RSET(6328)
  662. #endif
  663. #ifdef CONFIG_BCM63XX_CPU_6338
  664. __GEN_RSET(6338)
  665. #endif
  666. #ifdef CONFIG_BCM63XX_CPU_6345
  667. __GEN_RSET(6345)
  668. #endif
  669. #ifdef CONFIG_BCM63XX_CPU_6348
  670. __GEN_RSET(6348)
  671. #endif
  672. #ifdef CONFIG_BCM63XX_CPU_6358
  673. __GEN_RSET(6358)
  674. #endif
  675. #ifdef CONFIG_BCM63XX_CPU_6362
  676. __GEN_RSET(6362)
  677. #endif
  678. #ifdef CONFIG_BCM63XX_CPU_6368
  679. __GEN_RSET(6368)
  680. #endif
  681. #endif
  682. /* unreached */
  683. return 0;
  684. }
  685. /*
  686. * IRQ number changes across CPU too
  687. */
  688. enum bcm63xx_irq {
  689. IRQ_TIMER = 0,
  690. IRQ_SPI,
  691. IRQ_UART0,
  692. IRQ_UART1,
  693. IRQ_DSL,
  694. IRQ_ENET0,
  695. IRQ_ENET1,
  696. IRQ_ENET_PHY,
  697. IRQ_OHCI0,
  698. IRQ_EHCI0,
  699. IRQ_USBD,
  700. IRQ_USBD_RXDMA0,
  701. IRQ_USBD_TXDMA0,
  702. IRQ_USBD_RXDMA1,
  703. IRQ_USBD_TXDMA1,
  704. IRQ_USBD_RXDMA2,
  705. IRQ_USBD_TXDMA2,
  706. IRQ_ENET0_RXDMA,
  707. IRQ_ENET0_TXDMA,
  708. IRQ_ENET1_RXDMA,
  709. IRQ_ENET1_TXDMA,
  710. IRQ_PCI,
  711. IRQ_PCMCIA,
  712. IRQ_ATM,
  713. IRQ_ENETSW_RXDMA0,
  714. IRQ_ENETSW_RXDMA1,
  715. IRQ_ENETSW_RXDMA2,
  716. IRQ_ENETSW_RXDMA3,
  717. IRQ_ENETSW_TXDMA0,
  718. IRQ_ENETSW_TXDMA1,
  719. IRQ_ENETSW_TXDMA2,
  720. IRQ_ENETSW_TXDMA3,
  721. IRQ_XTM,
  722. IRQ_XTM_DMA0,
  723. };
  724. /*
  725. * 3368 irqs
  726. */
  727. #define BCM_3368_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  728. #define BCM_3368_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  729. #define BCM_3368_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  730. #define BCM_3368_UART1_IRQ (IRQ_INTERNAL_BASE + 3)
  731. #define BCM_3368_DSL_IRQ 0
  732. #define BCM_3368_UDC0_IRQ 0
  733. #define BCM_3368_OHCI0_IRQ 0
  734. #define BCM_3368_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  735. #define BCM_3368_ENET1_IRQ (IRQ_INTERNAL_BASE + 6)
  736. #define BCM_3368_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  737. #define BCM_3368_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 15)
  738. #define BCM_3368_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 16)
  739. #define BCM_3368_HSSPI_IRQ 0
  740. #define BCM_3368_EHCI0_IRQ 0
  741. #define BCM_3368_USBD_IRQ 0
  742. #define BCM_3368_USBD_RXDMA0_IRQ 0
  743. #define BCM_3368_USBD_TXDMA0_IRQ 0
  744. #define BCM_3368_USBD_RXDMA1_IRQ 0
  745. #define BCM_3368_USBD_TXDMA1_IRQ 0
  746. #define BCM_3368_USBD_RXDMA2_IRQ 0
  747. #define BCM_3368_USBD_TXDMA2_IRQ 0
  748. #define BCM_3368_ENET1_RXDMA_IRQ (IRQ_INTERNAL_BASE + 17)
  749. #define BCM_3368_ENET1_TXDMA_IRQ (IRQ_INTERNAL_BASE + 18)
  750. #define BCM_3368_PCI_IRQ (IRQ_INTERNAL_BASE + 31)
  751. #define BCM_3368_PCMCIA_IRQ 0
  752. #define BCM_3368_ATM_IRQ 0
  753. #define BCM_3368_ENETSW_RXDMA0_IRQ 0
  754. #define BCM_3368_ENETSW_RXDMA1_IRQ 0
  755. #define BCM_3368_ENETSW_RXDMA2_IRQ 0
  756. #define BCM_3368_ENETSW_RXDMA3_IRQ 0
  757. #define BCM_3368_ENETSW_TXDMA0_IRQ 0
  758. #define BCM_3368_ENETSW_TXDMA1_IRQ 0
  759. #define BCM_3368_ENETSW_TXDMA2_IRQ 0
  760. #define BCM_3368_ENETSW_TXDMA3_IRQ 0
  761. #define BCM_3368_XTM_IRQ 0
  762. #define BCM_3368_XTM_DMA0_IRQ 0
  763. #define BCM_3368_EXT_IRQ0 (IRQ_INTERNAL_BASE + 25)
  764. #define BCM_3368_EXT_IRQ1 (IRQ_INTERNAL_BASE + 26)
  765. #define BCM_3368_EXT_IRQ2 (IRQ_INTERNAL_BASE + 27)
  766. #define BCM_3368_EXT_IRQ3 (IRQ_INTERNAL_BASE + 28)
  767. /*
  768. * 6328 irqs
  769. */
  770. #define BCM_6328_HIGH_IRQ_BASE (IRQ_INTERNAL_BASE + 32)
  771. #define BCM_6328_TIMER_IRQ (IRQ_INTERNAL_BASE + 31)
  772. #define BCM_6328_SPI_IRQ 0
  773. #define BCM_6328_UART0_IRQ (IRQ_INTERNAL_BASE + 28)
  774. #define BCM_6328_UART1_IRQ (BCM_6328_HIGH_IRQ_BASE + 7)
  775. #define BCM_6328_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  776. #define BCM_6328_UDC0_IRQ 0
  777. #define BCM_6328_ENET0_IRQ 0
  778. #define BCM_6328_ENET1_IRQ 0
  779. #define BCM_6328_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 12)
  780. #define BCM_6328_OHCI0_IRQ (BCM_6328_HIGH_IRQ_BASE + 9)
  781. #define BCM_6328_EHCI0_IRQ (BCM_6328_HIGH_IRQ_BASE + 10)
  782. #define BCM_6328_USBD_IRQ (IRQ_INTERNAL_BASE + 4)
  783. #define BCM_6328_USBD_RXDMA0_IRQ (IRQ_INTERNAL_BASE + 5)
  784. #define BCM_6328_USBD_TXDMA0_IRQ (IRQ_INTERNAL_BASE + 6)
  785. #define BCM_6328_USBD_RXDMA1_IRQ (IRQ_INTERNAL_BASE + 7)
  786. #define BCM_6328_USBD_TXDMA1_IRQ (IRQ_INTERNAL_BASE + 8)
  787. #define BCM_6328_USBD_RXDMA2_IRQ (IRQ_INTERNAL_BASE + 9)
  788. #define BCM_6328_USBD_TXDMA2_IRQ (IRQ_INTERNAL_BASE + 10)
  789. #define BCM_6328_PCMCIA_IRQ 0
  790. #define BCM_6328_ENET0_RXDMA_IRQ 0
  791. #define BCM_6328_ENET0_TXDMA_IRQ 0
  792. #define BCM_6328_ENET1_RXDMA_IRQ 0
  793. #define BCM_6328_ENET1_TXDMA_IRQ 0
  794. #define BCM_6328_PCI_IRQ (IRQ_INTERNAL_BASE + 23)
  795. #define BCM_6328_ATM_IRQ 0
  796. #define BCM_6328_ENETSW_RXDMA0_IRQ (BCM_6328_HIGH_IRQ_BASE + 0)
  797. #define BCM_6328_ENETSW_RXDMA1_IRQ (BCM_6328_HIGH_IRQ_BASE + 1)
  798. #define BCM_6328_ENETSW_RXDMA2_IRQ (BCM_6328_HIGH_IRQ_BASE + 2)
  799. #define BCM_6328_ENETSW_RXDMA3_IRQ (BCM_6328_HIGH_IRQ_BASE + 3)
  800. #define BCM_6328_ENETSW_TXDMA0_IRQ 0
  801. #define BCM_6328_ENETSW_TXDMA1_IRQ 0
  802. #define BCM_6328_ENETSW_TXDMA2_IRQ 0
  803. #define BCM_6328_ENETSW_TXDMA3_IRQ 0
  804. #define BCM_6328_XTM_IRQ (BCM_6328_HIGH_IRQ_BASE + 31)
  805. #define BCM_6328_XTM_DMA0_IRQ (BCM_6328_HIGH_IRQ_BASE + 11)
  806. #define BCM_6328_PCM_DMA0_IRQ (IRQ_INTERNAL_BASE + 2)
  807. #define BCM_6328_PCM_DMA1_IRQ (IRQ_INTERNAL_BASE + 3)
  808. #define BCM_6328_EXT_IRQ0 (IRQ_INTERNAL_BASE + 24)
  809. #define BCM_6328_EXT_IRQ1 (IRQ_INTERNAL_BASE + 25)
  810. #define BCM_6328_EXT_IRQ2 (IRQ_INTERNAL_BASE + 26)
  811. #define BCM_6328_EXT_IRQ3 (IRQ_INTERNAL_BASE + 27)
  812. /*
  813. * 6338 irqs
  814. */
  815. #define BCM_6338_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  816. #define BCM_6338_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  817. #define BCM_6338_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  818. #define BCM_6338_UART1_IRQ 0
  819. #define BCM_6338_DSL_IRQ (IRQ_INTERNAL_BASE + 5)
  820. #define BCM_6338_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  821. #define BCM_6338_ENET1_IRQ 0
  822. #define BCM_6338_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  823. #define BCM_6338_OHCI0_IRQ 0
  824. #define BCM_6338_EHCI0_IRQ 0
  825. #define BCM_6338_USBD_IRQ 0
  826. #define BCM_6338_USBD_RXDMA0_IRQ 0
  827. #define BCM_6338_USBD_TXDMA0_IRQ 0
  828. #define BCM_6338_USBD_RXDMA1_IRQ 0
  829. #define BCM_6338_USBD_TXDMA1_IRQ 0
  830. #define BCM_6338_USBD_RXDMA2_IRQ 0
  831. #define BCM_6338_USBD_TXDMA2_IRQ 0
  832. #define BCM_6338_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 15)
  833. #define BCM_6338_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 16)
  834. #define BCM_6338_ENET1_RXDMA_IRQ 0
  835. #define BCM_6338_ENET1_TXDMA_IRQ 0
  836. #define BCM_6338_PCI_IRQ 0
  837. #define BCM_6338_PCMCIA_IRQ 0
  838. #define BCM_6338_ATM_IRQ 0
  839. #define BCM_6338_ENETSW_RXDMA0_IRQ 0
  840. #define BCM_6338_ENETSW_RXDMA1_IRQ 0
  841. #define BCM_6338_ENETSW_RXDMA2_IRQ 0
  842. #define BCM_6338_ENETSW_RXDMA3_IRQ 0
  843. #define BCM_6338_ENETSW_TXDMA0_IRQ 0
  844. #define BCM_6338_ENETSW_TXDMA1_IRQ 0
  845. #define BCM_6338_ENETSW_TXDMA2_IRQ 0
  846. #define BCM_6338_ENETSW_TXDMA3_IRQ 0
  847. #define BCM_6338_XTM_IRQ 0
  848. #define BCM_6338_XTM_DMA0_IRQ 0
  849. /*
  850. * 6345 irqs
  851. */
  852. #define BCM_6345_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  853. #define BCM_6345_SPI_IRQ 0
  854. #define BCM_6345_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  855. #define BCM_6345_UART1_IRQ 0
  856. #define BCM_6345_DSL_IRQ (IRQ_INTERNAL_BASE + 3)
  857. #define BCM_6345_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  858. #define BCM_6345_ENET1_IRQ 0
  859. #define BCM_6345_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 12)
  860. #define BCM_6345_OHCI0_IRQ 0
  861. #define BCM_6345_EHCI0_IRQ 0
  862. #define BCM_6345_USBD_IRQ 0
  863. #define BCM_6345_USBD_RXDMA0_IRQ 0
  864. #define BCM_6345_USBD_TXDMA0_IRQ 0
  865. #define BCM_6345_USBD_RXDMA1_IRQ 0
  866. #define BCM_6345_USBD_TXDMA1_IRQ 0
  867. #define BCM_6345_USBD_RXDMA2_IRQ 0
  868. #define BCM_6345_USBD_TXDMA2_IRQ 0
  869. #define BCM_6345_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 13 + 1)
  870. #define BCM_6345_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 13 + 2)
  871. #define BCM_6345_ENET1_RXDMA_IRQ 0
  872. #define BCM_6345_ENET1_TXDMA_IRQ 0
  873. #define BCM_6345_PCI_IRQ 0
  874. #define BCM_6345_PCMCIA_IRQ 0
  875. #define BCM_6345_ATM_IRQ 0
  876. #define BCM_6345_ENETSW_RXDMA0_IRQ 0
  877. #define BCM_6345_ENETSW_RXDMA1_IRQ 0
  878. #define BCM_6345_ENETSW_RXDMA2_IRQ 0
  879. #define BCM_6345_ENETSW_RXDMA3_IRQ 0
  880. #define BCM_6345_ENETSW_TXDMA0_IRQ 0
  881. #define BCM_6345_ENETSW_TXDMA1_IRQ 0
  882. #define BCM_6345_ENETSW_TXDMA2_IRQ 0
  883. #define BCM_6345_ENETSW_TXDMA3_IRQ 0
  884. #define BCM_6345_XTM_IRQ 0
  885. #define BCM_6345_XTM_DMA0_IRQ 0
  886. /*
  887. * 6348 irqs
  888. */
  889. #define BCM_6348_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  890. #define BCM_6348_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  891. #define BCM_6348_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  892. #define BCM_6348_UART1_IRQ 0
  893. #define BCM_6348_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  894. #define BCM_6348_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  895. #define BCM_6348_ENET1_IRQ (IRQ_INTERNAL_BASE + 7)
  896. #define BCM_6348_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  897. #define BCM_6348_OHCI0_IRQ (IRQ_INTERNAL_BASE + 12)
  898. #define BCM_6348_EHCI0_IRQ 0
  899. #define BCM_6348_USBD_IRQ 0
  900. #define BCM_6348_USBD_RXDMA0_IRQ 0
  901. #define BCM_6348_USBD_TXDMA0_IRQ 0
  902. #define BCM_6348_USBD_RXDMA1_IRQ 0
  903. #define BCM_6348_USBD_TXDMA1_IRQ 0
  904. #define BCM_6348_USBD_RXDMA2_IRQ 0
  905. #define BCM_6348_USBD_TXDMA2_IRQ 0
  906. #define BCM_6348_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 20)
  907. #define BCM_6348_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 21)
  908. #define BCM_6348_ENET1_RXDMA_IRQ (IRQ_INTERNAL_BASE + 22)
  909. #define BCM_6348_ENET1_TXDMA_IRQ (IRQ_INTERNAL_BASE + 23)
  910. #define BCM_6348_PCI_IRQ (IRQ_INTERNAL_BASE + 24)
  911. #define BCM_6348_PCMCIA_IRQ (IRQ_INTERNAL_BASE + 24)
  912. #define BCM_6348_ATM_IRQ (IRQ_INTERNAL_BASE + 5)
  913. #define BCM_6348_ENETSW_RXDMA0_IRQ 0
  914. #define BCM_6348_ENETSW_RXDMA1_IRQ 0
  915. #define BCM_6348_ENETSW_RXDMA2_IRQ 0
  916. #define BCM_6348_ENETSW_RXDMA3_IRQ 0
  917. #define BCM_6348_ENETSW_TXDMA0_IRQ 0
  918. #define BCM_6348_ENETSW_TXDMA1_IRQ 0
  919. #define BCM_6348_ENETSW_TXDMA2_IRQ 0
  920. #define BCM_6348_ENETSW_TXDMA3_IRQ 0
  921. #define BCM_6348_XTM_IRQ 0
  922. #define BCM_6348_XTM_DMA0_IRQ 0
  923. /*
  924. * 6358 irqs
  925. */
  926. #define BCM_6358_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  927. #define BCM_6358_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  928. #define BCM_6358_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  929. #define BCM_6358_UART1_IRQ (IRQ_INTERNAL_BASE + 3)
  930. #define BCM_6358_DSL_IRQ (IRQ_INTERNAL_BASE + 29)
  931. #define BCM_6358_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  932. #define BCM_6358_ENET1_IRQ (IRQ_INTERNAL_BASE + 6)
  933. #define BCM_6358_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  934. #define BCM_6358_OHCI0_IRQ (IRQ_INTERNAL_BASE + 5)
  935. #define BCM_6358_EHCI0_IRQ (IRQ_INTERNAL_BASE + 10)
  936. #define BCM_6358_USBD_IRQ 0
  937. #define BCM_6358_USBD_RXDMA0_IRQ 0
  938. #define BCM_6358_USBD_TXDMA0_IRQ 0
  939. #define BCM_6358_USBD_RXDMA1_IRQ 0
  940. #define BCM_6358_USBD_TXDMA1_IRQ 0
  941. #define BCM_6358_USBD_RXDMA2_IRQ 0
  942. #define BCM_6358_USBD_TXDMA2_IRQ 0
  943. #define BCM_6358_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 15)
  944. #define BCM_6358_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 16)
  945. #define BCM_6358_ENET1_RXDMA_IRQ (IRQ_INTERNAL_BASE + 17)
  946. #define BCM_6358_ENET1_TXDMA_IRQ (IRQ_INTERNAL_BASE + 18)
  947. #define BCM_6358_PCI_IRQ (IRQ_INTERNAL_BASE + 31)
  948. #define BCM_6358_PCMCIA_IRQ (IRQ_INTERNAL_BASE + 24)
  949. #define BCM_6358_ATM_IRQ (IRQ_INTERNAL_BASE + 19)
  950. #define BCM_6358_ENETSW_RXDMA0_IRQ 0
  951. #define BCM_6358_ENETSW_RXDMA1_IRQ 0
  952. #define BCM_6358_ENETSW_RXDMA2_IRQ 0
  953. #define BCM_6358_ENETSW_RXDMA3_IRQ 0
  954. #define BCM_6358_ENETSW_TXDMA0_IRQ 0
  955. #define BCM_6358_ENETSW_TXDMA1_IRQ 0
  956. #define BCM_6358_ENETSW_TXDMA2_IRQ 0
  957. #define BCM_6358_ENETSW_TXDMA3_IRQ 0
  958. #define BCM_6358_XTM_IRQ 0
  959. #define BCM_6358_XTM_DMA0_IRQ 0
  960. #define BCM_6358_PCM_DMA0_IRQ (IRQ_INTERNAL_BASE + 23)
  961. #define BCM_6358_PCM_DMA1_IRQ (IRQ_INTERNAL_BASE + 24)
  962. #define BCM_6358_EXT_IRQ0 (IRQ_INTERNAL_BASE + 25)
  963. #define BCM_6358_EXT_IRQ1 (IRQ_INTERNAL_BASE + 26)
  964. #define BCM_6358_EXT_IRQ2 (IRQ_INTERNAL_BASE + 27)
  965. #define BCM_6358_EXT_IRQ3 (IRQ_INTERNAL_BASE + 28)
  966. /*
  967. * 6362 irqs
  968. */
  969. #define BCM_6362_HIGH_IRQ_BASE (IRQ_INTERNAL_BASE + 32)
  970. #define BCM_6362_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  971. #define BCM_6362_SPI_IRQ (IRQ_INTERNAL_BASE + 2)
  972. #define BCM_6362_UART0_IRQ (IRQ_INTERNAL_BASE + 3)
  973. #define BCM_6362_UART1_IRQ (IRQ_INTERNAL_BASE + 4)
  974. #define BCM_6362_DSL_IRQ (IRQ_INTERNAL_BASE + 28)
  975. #define BCM_6362_UDC0_IRQ 0
  976. #define BCM_6362_ENET0_IRQ 0
  977. #define BCM_6362_ENET1_IRQ 0
  978. #define BCM_6362_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 14)
  979. #define BCM_6362_HSSPI_IRQ (IRQ_INTERNAL_BASE + 5)
  980. #define BCM_6362_OHCI0_IRQ (IRQ_INTERNAL_BASE + 9)
  981. #define BCM_6362_EHCI0_IRQ (IRQ_INTERNAL_BASE + 10)
  982. #define BCM_6362_USBD_IRQ (IRQ_INTERNAL_BASE + 11)
  983. #define BCM_6362_USBD_RXDMA0_IRQ (IRQ_INTERNAL_BASE + 20)
  984. #define BCM_6362_USBD_TXDMA0_IRQ (IRQ_INTERNAL_BASE + 21)
  985. #define BCM_6362_USBD_RXDMA1_IRQ (IRQ_INTERNAL_BASE + 22)
  986. #define BCM_6362_USBD_TXDMA1_IRQ (IRQ_INTERNAL_BASE + 23)
  987. #define BCM_6362_USBD_RXDMA2_IRQ (IRQ_INTERNAL_BASE + 24)
  988. #define BCM_6362_USBD_TXDMA2_IRQ (IRQ_INTERNAL_BASE + 25)
  989. #define BCM_6362_PCMCIA_IRQ 0
  990. #define BCM_6362_ENET0_RXDMA_IRQ 0
  991. #define BCM_6362_ENET0_TXDMA_IRQ 0
  992. #define BCM_6362_ENET1_RXDMA_IRQ 0
  993. #define BCM_6362_ENET1_TXDMA_IRQ 0
  994. #define BCM_6362_PCI_IRQ (IRQ_INTERNAL_BASE + 30)
  995. #define BCM_6362_ATM_IRQ 0
  996. #define BCM_6362_ENETSW_RXDMA0_IRQ (BCM_6362_HIGH_IRQ_BASE + 0)
  997. #define BCM_6362_ENETSW_RXDMA1_IRQ (BCM_6362_HIGH_IRQ_BASE + 1)
  998. #define BCM_6362_ENETSW_RXDMA2_IRQ (BCM_6362_HIGH_IRQ_BASE + 2)
  999. #define BCM_6362_ENETSW_RXDMA3_IRQ (BCM_6362_HIGH_IRQ_BASE + 3)
  1000. #define BCM_6362_ENETSW_TXDMA0_IRQ 0
  1001. #define BCM_6362_ENETSW_TXDMA1_IRQ 0
  1002. #define BCM_6362_ENETSW_TXDMA2_IRQ 0
  1003. #define BCM_6362_ENETSW_TXDMA3_IRQ 0
  1004. #define BCM_6362_XTM_IRQ 0
  1005. #define BCM_6362_XTM_DMA0_IRQ (BCM_6362_HIGH_IRQ_BASE + 12)
  1006. #define BCM_6362_RING_OSC_IRQ (IRQ_INTERNAL_BASE + 1)
  1007. #define BCM_6362_WLAN_GPIO_IRQ (IRQ_INTERNAL_BASE + 6)
  1008. #define BCM_6362_WLAN_IRQ (IRQ_INTERNAL_BASE + 7)
  1009. #define BCM_6362_IPSEC_IRQ (IRQ_INTERNAL_BASE + 8)
  1010. #define BCM_6362_NAND_IRQ (IRQ_INTERNAL_BASE + 12)
  1011. #define BCM_6362_PCM_IRQ (IRQ_INTERNAL_BASE + 13)
  1012. #define BCM_6362_DG_IRQ (IRQ_INTERNAL_BASE + 15)
  1013. #define BCM_6362_EPHY_ENERGY0_IRQ (IRQ_INTERNAL_BASE + 16)
  1014. #define BCM_6362_EPHY_ENERGY1_IRQ (IRQ_INTERNAL_BASE + 17)
  1015. #define BCM_6362_EPHY_ENERGY2_IRQ (IRQ_INTERNAL_BASE + 18)
  1016. #define BCM_6362_EPHY_ENERGY3_IRQ (IRQ_INTERNAL_BASE + 19)
  1017. #define BCM_6362_IPSEC_DMA0_IRQ (IRQ_INTERNAL_BASE + 26)
  1018. #define BCM_6362_IPSEC_DMA1_IRQ (IRQ_INTERNAL_BASE + 27)
  1019. #define BCM_6362_FAP0_IRQ (IRQ_INTERNAL_BASE + 29)
  1020. #define BCM_6362_PCM_DMA0_IRQ (BCM_6362_HIGH_IRQ_BASE + 4)
  1021. #define BCM_6362_PCM_DMA1_IRQ (BCM_6362_HIGH_IRQ_BASE + 5)
  1022. #define BCM_6362_DECT0_IRQ (BCM_6362_HIGH_IRQ_BASE + 6)
  1023. #define BCM_6362_DECT1_IRQ (BCM_6362_HIGH_IRQ_BASE + 7)
  1024. #define BCM_6362_EXT_IRQ0 (BCM_6362_HIGH_IRQ_BASE + 8)
  1025. #define BCM_6362_EXT_IRQ1 (BCM_6362_HIGH_IRQ_BASE + 9)
  1026. #define BCM_6362_EXT_IRQ2 (BCM_6362_HIGH_IRQ_BASE + 10)
  1027. #define BCM_6362_EXT_IRQ3 (BCM_6362_HIGH_IRQ_BASE + 11)
  1028. /*
  1029. * 6368 irqs
  1030. */
  1031. #define BCM_6368_HIGH_IRQ_BASE (IRQ_INTERNAL_BASE + 32)
  1032. #define BCM_6368_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  1033. #define BCM_6368_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  1034. #define BCM_6368_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  1035. #define BCM_6368_UART1_IRQ (IRQ_INTERNAL_BASE + 3)
  1036. #define BCM_6368_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  1037. #define BCM_6368_ENET0_IRQ 0
  1038. #define BCM_6368_ENET1_IRQ 0
  1039. #define BCM_6368_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 15)
  1040. #define BCM_6368_OHCI0_IRQ (IRQ_INTERNAL_BASE + 5)
  1041. #define BCM_6368_EHCI0_IRQ (IRQ_INTERNAL_BASE + 7)
  1042. #define BCM_6368_USBD_IRQ (IRQ_INTERNAL_BASE + 8)
  1043. #define BCM_6368_USBD_RXDMA0_IRQ (IRQ_INTERNAL_BASE + 26)
  1044. #define BCM_6368_USBD_TXDMA0_IRQ (IRQ_INTERNAL_BASE + 27)
  1045. #define BCM_6368_USBD_RXDMA1_IRQ (IRQ_INTERNAL_BASE + 28)
  1046. #define BCM_6368_USBD_TXDMA1_IRQ (IRQ_INTERNAL_BASE + 29)
  1047. #define BCM_6368_USBD_RXDMA2_IRQ (IRQ_INTERNAL_BASE + 30)
  1048. #define BCM_6368_USBD_TXDMA2_IRQ (IRQ_INTERNAL_BASE + 31)
  1049. #define BCM_6368_PCMCIA_IRQ 0
  1050. #define BCM_6368_ENET0_RXDMA_IRQ 0
  1051. #define BCM_6368_ENET0_TXDMA_IRQ 0
  1052. #define BCM_6368_ENET1_RXDMA_IRQ 0
  1053. #define BCM_6368_ENET1_TXDMA_IRQ 0
  1054. #define BCM_6368_PCI_IRQ (IRQ_INTERNAL_BASE + 13)
  1055. #define BCM_6368_ATM_IRQ 0
  1056. #define BCM_6368_ENETSW_RXDMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 0)
  1057. #define BCM_6368_ENETSW_RXDMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 1)
  1058. #define BCM_6368_ENETSW_RXDMA2_IRQ (BCM_6368_HIGH_IRQ_BASE + 2)
  1059. #define BCM_6368_ENETSW_RXDMA3_IRQ (BCM_6368_HIGH_IRQ_BASE + 3)
  1060. #define BCM_6368_ENETSW_TXDMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 4)
  1061. #define BCM_6368_ENETSW_TXDMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 5)
  1062. #define BCM_6368_ENETSW_TXDMA2_IRQ (BCM_6368_HIGH_IRQ_BASE + 6)
  1063. #define BCM_6368_ENETSW_TXDMA3_IRQ (BCM_6368_HIGH_IRQ_BASE + 7)
  1064. #define BCM_6368_XTM_IRQ (IRQ_INTERNAL_BASE + 11)
  1065. #define BCM_6368_XTM_DMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 8)
  1066. #define BCM_6368_PCM_DMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 30)
  1067. #define BCM_6368_PCM_DMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 31)
  1068. #define BCM_6368_EXT_IRQ0 (IRQ_INTERNAL_BASE + 20)
  1069. #define BCM_6368_EXT_IRQ1 (IRQ_INTERNAL_BASE + 21)
  1070. #define BCM_6368_EXT_IRQ2 (IRQ_INTERNAL_BASE + 22)
  1071. #define BCM_6368_EXT_IRQ3 (IRQ_INTERNAL_BASE + 23)
  1072. #define BCM_6368_EXT_IRQ4 (IRQ_INTERNAL_BASE + 24)
  1073. #define BCM_6368_EXT_IRQ5 (IRQ_INTERNAL_BASE + 25)
  1074. extern const int *bcm63xx_irqs;
  1075. #define __GEN_CPU_IRQ_TABLE(__cpu) \
  1076. [IRQ_TIMER] = BCM_## __cpu ##_TIMER_IRQ, \
  1077. [IRQ_SPI] = BCM_## __cpu ##_SPI_IRQ, \
  1078. [IRQ_UART0] = BCM_## __cpu ##_UART0_IRQ, \
  1079. [IRQ_UART1] = BCM_## __cpu ##_UART1_IRQ, \
  1080. [IRQ_DSL] = BCM_## __cpu ##_DSL_IRQ, \
  1081. [IRQ_ENET0] = BCM_## __cpu ##_ENET0_IRQ, \
  1082. [IRQ_ENET1] = BCM_## __cpu ##_ENET1_IRQ, \
  1083. [IRQ_ENET_PHY] = BCM_## __cpu ##_ENET_PHY_IRQ, \
  1084. [IRQ_OHCI0] = BCM_## __cpu ##_OHCI0_IRQ, \
  1085. [IRQ_EHCI0] = BCM_## __cpu ##_EHCI0_IRQ, \
  1086. [IRQ_USBD] = BCM_## __cpu ##_USBD_IRQ, \
  1087. [IRQ_USBD_RXDMA0] = BCM_## __cpu ##_USBD_RXDMA0_IRQ, \
  1088. [IRQ_USBD_TXDMA0] = BCM_## __cpu ##_USBD_TXDMA0_IRQ, \
  1089. [IRQ_USBD_RXDMA1] = BCM_## __cpu ##_USBD_RXDMA1_IRQ, \
  1090. [IRQ_USBD_TXDMA1] = BCM_## __cpu ##_USBD_TXDMA1_IRQ, \
  1091. [IRQ_USBD_RXDMA2] = BCM_## __cpu ##_USBD_RXDMA2_IRQ, \
  1092. [IRQ_USBD_TXDMA2] = BCM_## __cpu ##_USBD_TXDMA2_IRQ, \
  1093. [IRQ_ENET0_RXDMA] = BCM_## __cpu ##_ENET0_RXDMA_IRQ, \
  1094. [IRQ_ENET0_TXDMA] = BCM_## __cpu ##_ENET0_TXDMA_IRQ, \
  1095. [IRQ_ENET1_RXDMA] = BCM_## __cpu ##_ENET1_RXDMA_IRQ, \
  1096. [IRQ_ENET1_TXDMA] = BCM_## __cpu ##_ENET1_TXDMA_IRQ, \
  1097. [IRQ_PCI] = BCM_## __cpu ##_PCI_IRQ, \
  1098. [IRQ_PCMCIA] = BCM_## __cpu ##_PCMCIA_IRQ, \
  1099. [IRQ_ATM] = BCM_## __cpu ##_ATM_IRQ, \
  1100. [IRQ_ENETSW_RXDMA0] = BCM_## __cpu ##_ENETSW_RXDMA0_IRQ, \
  1101. [IRQ_ENETSW_RXDMA1] = BCM_## __cpu ##_ENETSW_RXDMA1_IRQ, \
  1102. [IRQ_ENETSW_RXDMA2] = BCM_## __cpu ##_ENETSW_RXDMA2_IRQ, \
  1103. [IRQ_ENETSW_RXDMA3] = BCM_## __cpu ##_ENETSW_RXDMA3_IRQ, \
  1104. [IRQ_ENETSW_TXDMA0] = BCM_## __cpu ##_ENETSW_TXDMA0_IRQ, \
  1105. [IRQ_ENETSW_TXDMA1] = BCM_## __cpu ##_ENETSW_TXDMA1_IRQ, \
  1106. [IRQ_ENETSW_TXDMA2] = BCM_## __cpu ##_ENETSW_TXDMA2_IRQ, \
  1107. [IRQ_ENETSW_TXDMA3] = BCM_## __cpu ##_ENETSW_TXDMA3_IRQ, \
  1108. [IRQ_XTM] = BCM_## __cpu ##_XTM_IRQ, \
  1109. [IRQ_XTM_DMA0] = BCM_## __cpu ##_XTM_DMA0_IRQ, \
  1110. static inline int bcm63xx_get_irq_number(enum bcm63xx_irq irq)
  1111. {
  1112. return bcm63xx_irqs[irq];
  1113. }
  1114. /*
  1115. * return installed memory size
  1116. */
  1117. unsigned int bcm63xx_get_memory_size(void);
  1118. void bcm63xx_machine_halt(void);
  1119. void bcm63xx_machine_reboot(void);
  1120. #endif /* !BCM63XX_CPU_H_ */