irq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2008 Nicolas Schichan <nschichan@freebox.fr>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/irq.h>
  14. #include <asm/irq_cpu.h>
  15. #include <asm/mipsregs.h>
  16. #include <bcm63xx_cpu.h>
  17. #include <bcm63xx_regs.h>
  18. #include <bcm63xx_io.h>
  19. #include <bcm63xx_irq.h>
  20. static void __dispatch_internal(void) __maybe_unused;
  21. static void __dispatch_internal_64(void) __maybe_unused;
  22. static void __internal_irq_mask_32(unsigned int irq) __maybe_unused;
  23. static void __internal_irq_mask_64(unsigned int irq) __maybe_unused;
  24. static void __internal_irq_unmask_32(unsigned int irq) __maybe_unused;
  25. static void __internal_irq_unmask_64(unsigned int irq) __maybe_unused;
  26. #ifndef BCMCPU_RUNTIME_DETECT
  27. #ifdef CONFIG_BCM63XX_CPU_3368
  28. #define irq_stat_reg PERF_IRQSTAT_3368_REG
  29. #define irq_mask_reg PERF_IRQMASK_3368_REG
  30. #define irq_bits 32
  31. #define is_ext_irq_cascaded 0
  32. #define ext_irq_start 0
  33. #define ext_irq_end 0
  34. #define ext_irq_count 4
  35. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_3368
  36. #define ext_irq_cfg_reg2 0
  37. #endif
  38. #ifdef CONFIG_BCM63XX_CPU_6328
  39. #define irq_stat_reg PERF_IRQSTAT_6328_REG
  40. #define irq_mask_reg PERF_IRQMASK_6328_REG
  41. #define irq_bits 64
  42. #define is_ext_irq_cascaded 1
  43. #define ext_irq_start (BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  44. #define ext_irq_end (BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  45. #define ext_irq_count 4
  46. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6328
  47. #define ext_irq_cfg_reg2 0
  48. #endif
  49. #ifdef CONFIG_BCM63XX_CPU_6338
  50. #define irq_stat_reg PERF_IRQSTAT_6338_REG
  51. #define irq_mask_reg PERF_IRQMASK_6338_REG
  52. #define irq_bits 32
  53. #define is_ext_irq_cascaded 0
  54. #define ext_irq_start 0
  55. #define ext_irq_end 0
  56. #define ext_irq_count 4
  57. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6338
  58. #define ext_irq_cfg_reg2 0
  59. #endif
  60. #ifdef CONFIG_BCM63XX_CPU_6345
  61. #define irq_stat_reg PERF_IRQSTAT_6345_REG
  62. #define irq_mask_reg PERF_IRQMASK_6345_REG
  63. #define irq_bits 32
  64. #define is_ext_irq_cascaded 0
  65. #define ext_irq_start 0
  66. #define ext_irq_end 0
  67. #define ext_irq_count 4
  68. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6345
  69. #define ext_irq_cfg_reg2 0
  70. #endif
  71. #ifdef CONFIG_BCM63XX_CPU_6348
  72. #define irq_stat_reg PERF_IRQSTAT_6348_REG
  73. #define irq_mask_reg PERF_IRQMASK_6348_REG
  74. #define irq_bits 32
  75. #define is_ext_irq_cascaded 0
  76. #define ext_irq_start 0
  77. #define ext_irq_end 0
  78. #define ext_irq_count 4
  79. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6348
  80. #define ext_irq_cfg_reg2 0
  81. #endif
  82. #ifdef CONFIG_BCM63XX_CPU_6358
  83. #define irq_stat_reg PERF_IRQSTAT_6358_REG
  84. #define irq_mask_reg PERF_IRQMASK_6358_REG
  85. #define irq_bits 32
  86. #define is_ext_irq_cascaded 1
  87. #define ext_irq_start (BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  88. #define ext_irq_end (BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  89. #define ext_irq_count 4
  90. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6358
  91. #define ext_irq_cfg_reg2 0
  92. #endif
  93. #ifdef CONFIG_BCM63XX_CPU_6362
  94. #define irq_stat_reg PERF_IRQSTAT_6362_REG
  95. #define irq_mask_reg PERF_IRQMASK_6362_REG
  96. #define irq_bits 64
  97. #define is_ext_irq_cascaded 1
  98. #define ext_irq_start (BCM_6362_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  99. #define ext_irq_end (BCM_6362_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  100. #define ext_irq_count 4
  101. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6362
  102. #define ext_irq_cfg_reg2 0
  103. #endif
  104. #ifdef CONFIG_BCM63XX_CPU_6368
  105. #define irq_stat_reg PERF_IRQSTAT_6368_REG
  106. #define irq_mask_reg PERF_IRQMASK_6368_REG
  107. #define irq_bits 64
  108. #define is_ext_irq_cascaded 1
  109. #define ext_irq_start (BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  110. #define ext_irq_end (BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE)
  111. #define ext_irq_count 6
  112. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6368
  113. #define ext_irq_cfg_reg2 PERF_EXTIRQ_CFG_REG2_6368
  114. #endif
  115. #if irq_bits == 32
  116. #define dispatch_internal __dispatch_internal
  117. #define internal_irq_mask __internal_irq_mask_32
  118. #define internal_irq_unmask __internal_irq_unmask_32
  119. #else
  120. #define dispatch_internal __dispatch_internal_64
  121. #define internal_irq_mask __internal_irq_mask_64
  122. #define internal_irq_unmask __internal_irq_unmask_64
  123. #endif
  124. #define irq_stat_addr (bcm63xx_regset_address(RSET_PERF) + irq_stat_reg)
  125. #define irq_mask_addr (bcm63xx_regset_address(RSET_PERF) + irq_mask_reg)
  126. static inline void bcm63xx_init_irq(void)
  127. {
  128. }
  129. #else /* ! BCMCPU_RUNTIME_DETECT */
  130. static u32 irq_stat_addr, irq_mask_addr;
  131. static void (*dispatch_internal)(void);
  132. static int is_ext_irq_cascaded;
  133. static unsigned int ext_irq_count;
  134. static unsigned int ext_irq_start, ext_irq_end;
  135. static unsigned int ext_irq_cfg_reg1, ext_irq_cfg_reg2;
  136. static void (*internal_irq_mask)(unsigned int irq);
  137. static void (*internal_irq_unmask)(unsigned int irq);
  138. static void bcm63xx_init_irq(void)
  139. {
  140. int irq_bits;
  141. irq_stat_addr = bcm63xx_regset_address(RSET_PERF);
  142. irq_mask_addr = bcm63xx_regset_address(RSET_PERF);
  143. switch (bcm63xx_get_cpu_id()) {
  144. case BCM3368_CPU_ID:
  145. irq_stat_addr += PERF_IRQSTAT_3368_REG;
  146. irq_mask_addr += PERF_IRQMASK_3368_REG;
  147. irq_bits = 32;
  148. ext_irq_count = 4;
  149. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_3368;
  150. break;
  151. case BCM6328_CPU_ID:
  152. irq_stat_addr += PERF_IRQSTAT_6328_REG;
  153. irq_mask_addr += PERF_IRQMASK_6328_REG;
  154. irq_bits = 64;
  155. ext_irq_count = 4;
  156. is_ext_irq_cascaded = 1;
  157. ext_irq_start = BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  158. ext_irq_end = BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  159. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6328;
  160. break;
  161. case BCM6338_CPU_ID:
  162. irq_stat_addr += PERF_IRQSTAT_6338_REG;
  163. irq_mask_addr += PERF_IRQMASK_6338_REG;
  164. irq_bits = 32;
  165. ext_irq_count = 4;
  166. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6338;
  167. break;
  168. case BCM6345_CPU_ID:
  169. irq_stat_addr += PERF_IRQSTAT_6345_REG;
  170. irq_mask_addr += PERF_IRQMASK_6345_REG;
  171. irq_bits = 32;
  172. ext_irq_count = 4;
  173. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6345;
  174. break;
  175. case BCM6348_CPU_ID:
  176. irq_stat_addr += PERF_IRQSTAT_6348_REG;
  177. irq_mask_addr += PERF_IRQMASK_6348_REG;
  178. irq_bits = 32;
  179. ext_irq_count = 4;
  180. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6348;
  181. break;
  182. case BCM6358_CPU_ID:
  183. irq_stat_addr += PERF_IRQSTAT_6358_REG;
  184. irq_mask_addr += PERF_IRQMASK_6358_REG;
  185. irq_bits = 32;
  186. ext_irq_count = 4;
  187. is_ext_irq_cascaded = 1;
  188. ext_irq_start = BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  189. ext_irq_end = BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  190. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6358;
  191. break;
  192. case BCM6362_CPU_ID:
  193. irq_stat_addr += PERF_IRQSTAT_6362_REG;
  194. irq_mask_addr += PERF_IRQMASK_6362_REG;
  195. irq_bits = 64;
  196. ext_irq_count = 4;
  197. is_ext_irq_cascaded = 1;
  198. ext_irq_start = BCM_6362_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  199. ext_irq_end = BCM_6362_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  200. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6362;
  201. break;
  202. case BCM6368_CPU_ID:
  203. irq_stat_addr += PERF_IRQSTAT_6368_REG;
  204. irq_mask_addr += PERF_IRQMASK_6368_REG;
  205. irq_bits = 64;
  206. ext_irq_count = 6;
  207. is_ext_irq_cascaded = 1;
  208. ext_irq_start = BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  209. ext_irq_end = BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE;
  210. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6368;
  211. ext_irq_cfg_reg2 = PERF_EXTIRQ_CFG_REG2_6368;
  212. break;
  213. default:
  214. BUG();
  215. }
  216. if (irq_bits == 32) {
  217. dispatch_internal = __dispatch_internal;
  218. internal_irq_mask = __internal_irq_mask_32;
  219. internal_irq_unmask = __internal_irq_unmask_32;
  220. } else {
  221. dispatch_internal = __dispatch_internal_64;
  222. internal_irq_mask = __internal_irq_mask_64;
  223. internal_irq_unmask = __internal_irq_unmask_64;
  224. }
  225. }
  226. #endif /* ! BCMCPU_RUNTIME_DETECT */
  227. static inline u32 get_ext_irq_perf_reg(int irq)
  228. {
  229. if (irq < 4)
  230. return ext_irq_cfg_reg1;
  231. return ext_irq_cfg_reg2;
  232. }
  233. static inline void handle_internal(int intbit)
  234. {
  235. if (is_ext_irq_cascaded &&
  236. intbit >= ext_irq_start && intbit <= ext_irq_end)
  237. do_IRQ(intbit - ext_irq_start + IRQ_EXTERNAL_BASE);
  238. else
  239. do_IRQ(intbit + IRQ_INTERNAL_BASE);
  240. }
  241. /*
  242. * dispatch internal devices IRQ (uart, enet, watchdog, ...). do not
  243. * prioritize any interrupt relatively to another. the static counter
  244. * will resume the loop where it ended the last time we left this
  245. * function.
  246. */
  247. static void __dispatch_internal(void)
  248. {
  249. u32 pending;
  250. static int i;
  251. pending = bcm_readl(irq_stat_addr) & bcm_readl(irq_mask_addr);
  252. if (!pending)
  253. return ;
  254. while (1) {
  255. int to_call = i;
  256. i = (i + 1) & 0x1f;
  257. if (pending & (1 << to_call)) {
  258. handle_internal(to_call);
  259. break;
  260. }
  261. }
  262. }
  263. static void __dispatch_internal_64(void)
  264. {
  265. u64 pending;
  266. static int i;
  267. pending = bcm_readq(irq_stat_addr) & bcm_readq(irq_mask_addr);
  268. if (!pending)
  269. return ;
  270. while (1) {
  271. int to_call = i;
  272. i = (i + 1) & 0x3f;
  273. if (pending & (1ull << to_call)) {
  274. handle_internal(to_call);
  275. break;
  276. }
  277. }
  278. }
  279. asmlinkage void plat_irq_dispatch(void)
  280. {
  281. u32 cause;
  282. do {
  283. cause = read_c0_cause() & read_c0_status() & ST0_IM;
  284. if (!cause)
  285. break;
  286. if (cause & CAUSEF_IP7)
  287. do_IRQ(7);
  288. if (cause & CAUSEF_IP0)
  289. do_IRQ(0);
  290. if (cause & CAUSEF_IP1)
  291. do_IRQ(1);
  292. if (cause & CAUSEF_IP2)
  293. dispatch_internal();
  294. if (!is_ext_irq_cascaded) {
  295. if (cause & CAUSEF_IP3)
  296. do_IRQ(IRQ_EXT_0);
  297. if (cause & CAUSEF_IP4)
  298. do_IRQ(IRQ_EXT_1);
  299. if (cause & CAUSEF_IP5)
  300. do_IRQ(IRQ_EXT_2);
  301. if (cause & CAUSEF_IP6)
  302. do_IRQ(IRQ_EXT_3);
  303. }
  304. } while (1);
  305. }
  306. /*
  307. * internal IRQs operations: only mask/unmask on PERF irq mask
  308. * register.
  309. */
  310. static void __internal_irq_mask_32(unsigned int irq)
  311. {
  312. u32 mask;
  313. mask = bcm_readl(irq_mask_addr);
  314. mask &= ~(1 << irq);
  315. bcm_writel(mask, irq_mask_addr);
  316. }
  317. static void __internal_irq_mask_64(unsigned int irq)
  318. {
  319. u64 mask;
  320. mask = bcm_readq(irq_mask_addr);
  321. mask &= ~(1ull << irq);
  322. bcm_writeq(mask, irq_mask_addr);
  323. }
  324. static void __internal_irq_unmask_32(unsigned int irq)
  325. {
  326. u32 mask;
  327. mask = bcm_readl(irq_mask_addr);
  328. mask |= (1 << irq);
  329. bcm_writel(mask, irq_mask_addr);
  330. }
  331. static void __internal_irq_unmask_64(unsigned int irq)
  332. {
  333. u64 mask;
  334. mask = bcm_readq(irq_mask_addr);
  335. mask |= (1ull << irq);
  336. bcm_writeq(mask, irq_mask_addr);
  337. }
  338. static void bcm63xx_internal_irq_mask(struct irq_data *d)
  339. {
  340. internal_irq_mask(d->irq - IRQ_INTERNAL_BASE);
  341. }
  342. static void bcm63xx_internal_irq_unmask(struct irq_data *d)
  343. {
  344. internal_irq_unmask(d->irq - IRQ_INTERNAL_BASE);
  345. }
  346. /*
  347. * external IRQs operations: mask/unmask and clear on PERF external
  348. * irq control register.
  349. */
  350. static void bcm63xx_external_irq_mask(struct irq_data *d)
  351. {
  352. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  353. u32 reg, regaddr;
  354. regaddr = get_ext_irq_perf_reg(irq);
  355. reg = bcm_perf_readl(regaddr);
  356. if (BCMCPU_IS_6348())
  357. reg &= ~EXTIRQ_CFG_MASK_6348(irq % 4);
  358. else
  359. reg &= ~EXTIRQ_CFG_MASK(irq % 4);
  360. bcm_perf_writel(reg, regaddr);
  361. if (is_ext_irq_cascaded)
  362. internal_irq_mask(irq + ext_irq_start);
  363. }
  364. static void bcm63xx_external_irq_unmask(struct irq_data *d)
  365. {
  366. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  367. u32 reg, regaddr;
  368. regaddr = get_ext_irq_perf_reg(irq);
  369. reg = bcm_perf_readl(regaddr);
  370. if (BCMCPU_IS_6348())
  371. reg |= EXTIRQ_CFG_MASK_6348(irq % 4);
  372. else
  373. reg |= EXTIRQ_CFG_MASK(irq % 4);
  374. bcm_perf_writel(reg, regaddr);
  375. if (is_ext_irq_cascaded)
  376. internal_irq_unmask(irq + ext_irq_start);
  377. }
  378. static void bcm63xx_external_irq_clear(struct irq_data *d)
  379. {
  380. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  381. u32 reg, regaddr;
  382. regaddr = get_ext_irq_perf_reg(irq);
  383. reg = bcm_perf_readl(regaddr);
  384. if (BCMCPU_IS_6348())
  385. reg |= EXTIRQ_CFG_CLEAR_6348(irq % 4);
  386. else
  387. reg |= EXTIRQ_CFG_CLEAR(irq % 4);
  388. bcm_perf_writel(reg, regaddr);
  389. }
  390. static int bcm63xx_external_irq_set_type(struct irq_data *d,
  391. unsigned int flow_type)
  392. {
  393. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  394. u32 reg, regaddr;
  395. int levelsense, sense, bothedge;
  396. flow_type &= IRQ_TYPE_SENSE_MASK;
  397. if (flow_type == IRQ_TYPE_NONE)
  398. flow_type = IRQ_TYPE_LEVEL_LOW;
  399. levelsense = sense = bothedge = 0;
  400. switch (flow_type) {
  401. case IRQ_TYPE_EDGE_BOTH:
  402. bothedge = 1;
  403. break;
  404. case IRQ_TYPE_EDGE_RISING:
  405. sense = 1;
  406. break;
  407. case IRQ_TYPE_EDGE_FALLING:
  408. break;
  409. case IRQ_TYPE_LEVEL_HIGH:
  410. levelsense = 1;
  411. sense = 1;
  412. break;
  413. case IRQ_TYPE_LEVEL_LOW:
  414. levelsense = 1;
  415. break;
  416. default:
  417. printk(KERN_ERR "bogus flow type combination given !\n");
  418. return -EINVAL;
  419. }
  420. regaddr = get_ext_irq_perf_reg(irq);
  421. reg = bcm_perf_readl(regaddr);
  422. irq %= 4;
  423. switch (bcm63xx_get_cpu_id()) {
  424. case BCM6348_CPU_ID:
  425. if (levelsense)
  426. reg |= EXTIRQ_CFG_LEVELSENSE_6348(irq);
  427. else
  428. reg &= ~EXTIRQ_CFG_LEVELSENSE_6348(irq);
  429. if (sense)
  430. reg |= EXTIRQ_CFG_SENSE_6348(irq);
  431. else
  432. reg &= ~EXTIRQ_CFG_SENSE_6348(irq);
  433. if (bothedge)
  434. reg |= EXTIRQ_CFG_BOTHEDGE_6348(irq);
  435. else
  436. reg &= ~EXTIRQ_CFG_BOTHEDGE_6348(irq);
  437. break;
  438. case BCM3368_CPU_ID:
  439. case BCM6328_CPU_ID:
  440. case BCM6338_CPU_ID:
  441. case BCM6345_CPU_ID:
  442. case BCM6358_CPU_ID:
  443. case BCM6362_CPU_ID:
  444. case BCM6368_CPU_ID:
  445. if (levelsense)
  446. reg |= EXTIRQ_CFG_LEVELSENSE(irq);
  447. else
  448. reg &= ~EXTIRQ_CFG_LEVELSENSE(irq);
  449. if (sense)
  450. reg |= EXTIRQ_CFG_SENSE(irq);
  451. else
  452. reg &= ~EXTIRQ_CFG_SENSE(irq);
  453. if (bothedge)
  454. reg |= EXTIRQ_CFG_BOTHEDGE(irq);
  455. else
  456. reg &= ~EXTIRQ_CFG_BOTHEDGE(irq);
  457. break;
  458. default:
  459. BUG();
  460. }
  461. bcm_perf_writel(reg, regaddr);
  462. irqd_set_trigger_type(d, flow_type);
  463. if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  464. __irq_set_handler_locked(d->irq, handle_level_irq);
  465. else
  466. __irq_set_handler_locked(d->irq, handle_edge_irq);
  467. return IRQ_SET_MASK_OK_NOCOPY;
  468. }
  469. static struct irq_chip bcm63xx_internal_irq_chip = {
  470. .name = "bcm63xx_ipic",
  471. .irq_mask = bcm63xx_internal_irq_mask,
  472. .irq_unmask = bcm63xx_internal_irq_unmask,
  473. };
  474. static struct irq_chip bcm63xx_external_irq_chip = {
  475. .name = "bcm63xx_epic",
  476. .irq_ack = bcm63xx_external_irq_clear,
  477. .irq_mask = bcm63xx_external_irq_mask,
  478. .irq_unmask = bcm63xx_external_irq_unmask,
  479. .irq_set_type = bcm63xx_external_irq_set_type,
  480. };
  481. static struct irqaction cpu_ip2_cascade_action = {
  482. .handler = no_action,
  483. .name = "cascade_ip2",
  484. .flags = IRQF_NO_THREAD,
  485. };
  486. static struct irqaction cpu_ext_cascade_action = {
  487. .handler = no_action,
  488. .name = "cascade_extirq",
  489. .flags = IRQF_NO_THREAD,
  490. };
  491. void __init arch_init_irq(void)
  492. {
  493. int i;
  494. bcm63xx_init_irq();
  495. mips_cpu_irq_init();
  496. for (i = IRQ_INTERNAL_BASE; i < NR_IRQS; ++i)
  497. irq_set_chip_and_handler(i, &bcm63xx_internal_irq_chip,
  498. handle_level_irq);
  499. for (i = IRQ_EXTERNAL_BASE; i < IRQ_EXTERNAL_BASE + ext_irq_count; ++i)
  500. irq_set_chip_and_handler(i, &bcm63xx_external_irq_chip,
  501. handle_edge_irq);
  502. if (!is_ext_irq_cascaded) {
  503. for (i = 3; i < 3 + ext_irq_count; ++i)
  504. setup_irq(MIPS_CPU_IRQ_BASE + i, &cpu_ext_cascade_action);
  505. }
  506. setup_irq(MIPS_CPU_IRQ_BASE + 2, &cpu_ip2_cascade_action);
  507. }