cpu.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/cpu.h>
  12. #include <asm/cpu.h>
  13. #include <asm/cpu-info.h>
  14. #include <asm/mipsregs.h>
  15. #include <bcm63xx_cpu.h>
  16. #include <bcm63xx_regs.h>
  17. #include <bcm63xx_io.h>
  18. #include <bcm63xx_irq.h>
  19. const unsigned long *bcm63xx_regs_base;
  20. EXPORT_SYMBOL(bcm63xx_regs_base);
  21. const int *bcm63xx_irqs;
  22. EXPORT_SYMBOL(bcm63xx_irqs);
  23. static u16 bcm63xx_cpu_id;
  24. static u8 bcm63xx_cpu_rev;
  25. static unsigned int bcm63xx_cpu_freq;
  26. static unsigned int bcm63xx_memory_size;
  27. static const unsigned long bcm3368_regs_base[] = {
  28. __GEN_CPU_REGS_TABLE(3368)
  29. };
  30. static const int bcm3368_irqs[] = {
  31. __GEN_CPU_IRQ_TABLE(3368)
  32. };
  33. static const unsigned long bcm6328_regs_base[] = {
  34. __GEN_CPU_REGS_TABLE(6328)
  35. };
  36. static const int bcm6328_irqs[] = {
  37. __GEN_CPU_IRQ_TABLE(6328)
  38. };
  39. static const unsigned long bcm6338_regs_base[] = {
  40. __GEN_CPU_REGS_TABLE(6338)
  41. };
  42. static const int bcm6338_irqs[] = {
  43. __GEN_CPU_IRQ_TABLE(6338)
  44. };
  45. static const unsigned long bcm6345_regs_base[] = {
  46. __GEN_CPU_REGS_TABLE(6345)
  47. };
  48. static const int bcm6345_irqs[] = {
  49. __GEN_CPU_IRQ_TABLE(6345)
  50. };
  51. static const unsigned long bcm6348_regs_base[] = {
  52. __GEN_CPU_REGS_TABLE(6348)
  53. };
  54. static const int bcm6348_irqs[] = {
  55. __GEN_CPU_IRQ_TABLE(6348)
  56. };
  57. static const unsigned long bcm6358_regs_base[] = {
  58. __GEN_CPU_REGS_TABLE(6358)
  59. };
  60. static const int bcm6358_irqs[] = {
  61. __GEN_CPU_IRQ_TABLE(6358)
  62. };
  63. static const unsigned long bcm6362_regs_base[] = {
  64. __GEN_CPU_REGS_TABLE(6362)
  65. };
  66. static const int bcm6362_irqs[] = {
  67. __GEN_CPU_IRQ_TABLE(6362)
  68. };
  69. static const unsigned long bcm6368_regs_base[] = {
  70. __GEN_CPU_REGS_TABLE(6368)
  71. };
  72. static const int bcm6368_irqs[] = {
  73. __GEN_CPU_IRQ_TABLE(6368)
  74. };
  75. u16 __bcm63xx_get_cpu_id(void)
  76. {
  77. return bcm63xx_cpu_id;
  78. }
  79. EXPORT_SYMBOL(__bcm63xx_get_cpu_id);
  80. u8 bcm63xx_get_cpu_rev(void)
  81. {
  82. return bcm63xx_cpu_rev;
  83. }
  84. EXPORT_SYMBOL(bcm63xx_get_cpu_rev);
  85. unsigned int bcm63xx_get_cpu_freq(void)
  86. {
  87. return bcm63xx_cpu_freq;
  88. }
  89. unsigned int bcm63xx_get_memory_size(void)
  90. {
  91. return bcm63xx_memory_size;
  92. }
  93. static unsigned int detect_cpu_clock(void)
  94. {
  95. switch (bcm63xx_get_cpu_id()) {
  96. case BCM3368_CPU_ID:
  97. return 300000000;
  98. case BCM6328_CPU_ID:
  99. {
  100. unsigned int tmp, mips_pll_fcvo;
  101. tmp = bcm_misc_readl(MISC_STRAPBUS_6328_REG);
  102. mips_pll_fcvo = (tmp & STRAPBUS_6328_FCVO_MASK)
  103. >> STRAPBUS_6328_FCVO_SHIFT;
  104. switch (mips_pll_fcvo) {
  105. case 0x12:
  106. case 0x14:
  107. case 0x19:
  108. return 160000000;
  109. case 0x1c:
  110. return 192000000;
  111. case 0x13:
  112. case 0x15:
  113. return 200000000;
  114. case 0x1a:
  115. return 384000000;
  116. case 0x16:
  117. return 400000000;
  118. default:
  119. return 320000000;
  120. }
  121. }
  122. case BCM6338_CPU_ID:
  123. /* BCM6338 has a fixed 240 Mhz frequency */
  124. return 240000000;
  125. case BCM6345_CPU_ID:
  126. /* BCM6345 has a fixed 140Mhz frequency */
  127. return 140000000;
  128. case BCM6348_CPU_ID:
  129. {
  130. unsigned int tmp, n1, n2, m1;
  131. /* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
  132. tmp = bcm_perf_readl(PERF_MIPSPLLCTL_REG);
  133. n1 = (tmp & MIPSPLLCTL_N1_MASK) >> MIPSPLLCTL_N1_SHIFT;
  134. n2 = (tmp & MIPSPLLCTL_N2_MASK) >> MIPSPLLCTL_N2_SHIFT;
  135. m1 = (tmp & MIPSPLLCTL_M1CPU_MASK) >> MIPSPLLCTL_M1CPU_SHIFT;
  136. n1 += 1;
  137. n2 += 2;
  138. m1 += 1;
  139. return (16 * 1000000 * n1 * n2) / m1;
  140. }
  141. case BCM6358_CPU_ID:
  142. {
  143. unsigned int tmp, n1, n2, m1;
  144. /* 16MHz * N1 * N2 / M1_CPU */
  145. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_REG);
  146. n1 = (tmp & DMIPSPLLCFG_N1_MASK) >> DMIPSPLLCFG_N1_SHIFT;
  147. n2 = (tmp & DMIPSPLLCFG_N2_MASK) >> DMIPSPLLCFG_N2_SHIFT;
  148. m1 = (tmp & DMIPSPLLCFG_M1_MASK) >> DMIPSPLLCFG_M1_SHIFT;
  149. return (16 * 1000000 * n1 * n2) / m1;
  150. }
  151. case BCM6362_CPU_ID:
  152. {
  153. unsigned int tmp, mips_pll_fcvo;
  154. tmp = bcm_misc_readl(MISC_STRAPBUS_6362_REG);
  155. mips_pll_fcvo = (tmp & STRAPBUS_6362_FCVO_MASK)
  156. >> STRAPBUS_6362_FCVO_SHIFT;
  157. switch (mips_pll_fcvo) {
  158. case 0x03:
  159. case 0x0b:
  160. case 0x13:
  161. case 0x1b:
  162. return 240000000;
  163. case 0x04:
  164. case 0x0c:
  165. case 0x14:
  166. case 0x1c:
  167. return 160000000;
  168. case 0x05:
  169. case 0x0e:
  170. case 0x16:
  171. case 0x1e:
  172. case 0x1f:
  173. return 400000000;
  174. case 0x06:
  175. return 440000000;
  176. case 0x07:
  177. case 0x17:
  178. return 384000000;
  179. case 0x15:
  180. case 0x1d:
  181. return 200000000;
  182. default:
  183. return 320000000;
  184. }
  185. }
  186. case BCM6368_CPU_ID:
  187. {
  188. unsigned int tmp, p1, p2, ndiv, m1;
  189. /* (64MHz / P1) * P2 * NDIV / M1_CPU */
  190. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_6368_REG);
  191. p1 = (tmp & DMIPSPLLCFG_6368_P1_MASK) >>
  192. DMIPSPLLCFG_6368_P1_SHIFT;
  193. p2 = (tmp & DMIPSPLLCFG_6368_P2_MASK) >>
  194. DMIPSPLLCFG_6368_P2_SHIFT;
  195. ndiv = (tmp & DMIPSPLLCFG_6368_NDIV_MASK) >>
  196. DMIPSPLLCFG_6368_NDIV_SHIFT;
  197. tmp = bcm_ddr_readl(DDR_DMIPSPLLDIV_6368_REG);
  198. m1 = (tmp & DMIPSPLLDIV_6368_MDIV_MASK) >>
  199. DMIPSPLLDIV_6368_MDIV_SHIFT;
  200. return (((64 * 1000000) / p1) * p2 * ndiv) / m1;
  201. }
  202. default:
  203. BUG();
  204. }
  205. }
  206. /*
  207. * attempt to detect the amount of memory installed
  208. */
  209. static unsigned int detect_memory_size(void)
  210. {
  211. unsigned int cols = 0, rows = 0, is_32bits = 0, banks = 0;
  212. u32 val;
  213. if (BCMCPU_IS_6328() || BCMCPU_IS_6362())
  214. return bcm_ddr_readl(DDR_CSEND_REG) << 24;
  215. if (BCMCPU_IS_6345()) {
  216. val = bcm_sdram_readl(SDRAM_MBASE_REG);
  217. return (val * 8 * 1024 * 1024);
  218. }
  219. if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
  220. val = bcm_sdram_readl(SDRAM_CFG_REG);
  221. rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT;
  222. cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT;
  223. is_32bits = (val & SDRAM_CFG_32B_MASK) ? 1 : 0;
  224. banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1;
  225. }
  226. if (BCMCPU_IS_3368() || BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
  227. val = bcm_memc_readl(MEMC_CFG_REG);
  228. rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT;
  229. cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT;
  230. is_32bits = (val & MEMC_CFG_32B_MASK) ? 0 : 1;
  231. banks = 2;
  232. }
  233. /* 0 => 11 address bits ... 2 => 13 address bits */
  234. rows += 11;
  235. /* 0 => 8 address bits ... 2 => 10 address bits */
  236. cols += 8;
  237. return 1 << (cols + rows + (is_32bits + 1) + banks);
  238. }
  239. void __init bcm63xx_cpu_init(void)
  240. {
  241. unsigned int tmp;
  242. struct cpuinfo_mips *c = &current_cpu_data;
  243. unsigned int cpu = smp_processor_id();
  244. u32 chipid_reg;
  245. /* soc registers location depends on cpu type */
  246. chipid_reg = 0;
  247. switch (c->cputype) {
  248. case CPU_BMIPS3300:
  249. if ((read_c0_prid() & 0xff00) != PRID_IMP_BMIPS3300_ALT)
  250. __cpu_name[cpu] = "Broadcom BCM6338";
  251. /* fall-through */
  252. case CPU_BMIPS32:
  253. chipid_reg = BCM_6345_PERF_BASE;
  254. break;
  255. case CPU_BMIPS4350:
  256. switch ((read_c0_prid() & 0xff)) {
  257. case 0x04:
  258. chipid_reg = BCM_3368_PERF_BASE;
  259. break;
  260. case 0x10:
  261. chipid_reg = BCM_6345_PERF_BASE;
  262. break;
  263. default:
  264. chipid_reg = BCM_6368_PERF_BASE;
  265. break;
  266. }
  267. break;
  268. }
  269. /*
  270. * really early to panic, but delaying panic would not help since we
  271. * will never get any working console
  272. */
  273. if (!chipid_reg)
  274. panic("unsupported Broadcom CPU");
  275. /* read out CPU type */
  276. tmp = bcm_readl(chipid_reg);
  277. bcm63xx_cpu_id = (tmp & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
  278. bcm63xx_cpu_rev = (tmp & REV_REVID_MASK) >> REV_REVID_SHIFT;
  279. switch (bcm63xx_cpu_id) {
  280. case BCM3368_CPU_ID:
  281. bcm63xx_regs_base = bcm3368_regs_base;
  282. bcm63xx_irqs = bcm3368_irqs;
  283. break;
  284. case BCM6328_CPU_ID:
  285. bcm63xx_regs_base = bcm6328_regs_base;
  286. bcm63xx_irqs = bcm6328_irqs;
  287. break;
  288. case BCM6338_CPU_ID:
  289. bcm63xx_regs_base = bcm6338_regs_base;
  290. bcm63xx_irqs = bcm6338_irqs;
  291. break;
  292. case BCM6345_CPU_ID:
  293. bcm63xx_regs_base = bcm6345_regs_base;
  294. bcm63xx_irqs = bcm6345_irqs;
  295. break;
  296. case BCM6348_CPU_ID:
  297. bcm63xx_regs_base = bcm6348_regs_base;
  298. bcm63xx_irqs = bcm6348_irqs;
  299. break;
  300. case BCM6358_CPU_ID:
  301. bcm63xx_regs_base = bcm6358_regs_base;
  302. bcm63xx_irqs = bcm6358_irqs;
  303. break;
  304. case BCM6362_CPU_ID:
  305. bcm63xx_regs_base = bcm6362_regs_base;
  306. bcm63xx_irqs = bcm6362_irqs;
  307. break;
  308. case BCM6368_CPU_ID:
  309. bcm63xx_regs_base = bcm6368_regs_base;
  310. bcm63xx_irqs = bcm6368_irqs;
  311. break;
  312. default:
  313. panic("unsupported broadcom CPU %x", bcm63xx_cpu_id);
  314. break;
  315. }
  316. bcm63xx_cpu_freq = detect_cpu_clock();
  317. bcm63xx_memory_size = detect_memory_size();
  318. printk(KERN_INFO "Detected Broadcom 0x%04x CPU revision %02x\n",
  319. bcm63xx_cpu_id, bcm63xx_cpu_rev);
  320. printk(KERN_INFO "CPU frequency is %u MHz\n",
  321. bcm63xx_cpu_freq / 1000000);
  322. printk(KERN_INFO "%uMB of RAM installed\n",
  323. bcm63xx_memory_size >> 20);
  324. }