pci-common.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/export.h>
  33. #include <asm/processor.h>
  34. #include <linux/io.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  44. unsigned long isa_io_base;
  45. unsigned long pci_dram_offset;
  46. static int pci_bus_count;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (!phb)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. return phb;
  69. }
  70. void pcibios_free_controller(struct pci_controller *phb)
  71. {
  72. spin_lock(&hose_spinlock);
  73. list_del(&phb->list_node);
  74. spin_unlock(&hose_spinlock);
  75. if (phb->is_dynamic)
  76. kfree(phb);
  77. }
  78. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  79. {
  80. return resource_size(&hose->io_resource);
  81. }
  82. int pcibios_vaddr_is_ioport(void __iomem *address)
  83. {
  84. int ret = 0;
  85. struct pci_controller *hose;
  86. resource_size_t size;
  87. spin_lock(&hose_spinlock);
  88. list_for_each_entry(hose, &hose_list, list_node) {
  89. size = pcibios_io_size(hose);
  90. if (address >= hose->io_base_virt &&
  91. address < (hose->io_base_virt + size)) {
  92. ret = 1;
  93. break;
  94. }
  95. }
  96. spin_unlock(&hose_spinlock);
  97. return ret;
  98. }
  99. unsigned long pci_address_to_pio(phys_addr_t address)
  100. {
  101. struct pci_controller *hose;
  102. resource_size_t size;
  103. unsigned long ret = ~0;
  104. spin_lock(&hose_spinlock);
  105. list_for_each_entry(hose, &hose_list, list_node) {
  106. size = pcibios_io_size(hose);
  107. if (address >= hose->io_base_phys &&
  108. address < (hose->io_base_phys + size)) {
  109. unsigned long base =
  110. (unsigned long)hose->io_base_virt - _IO_BASE;
  111. ret = base + (address - hose->io_base_phys);
  112. break;
  113. }
  114. }
  115. spin_unlock(&hose_spinlock);
  116. return ret;
  117. }
  118. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  119. /*
  120. * Return the domain number for this bus.
  121. */
  122. int pci_domain_nr(struct pci_bus *bus)
  123. {
  124. struct pci_controller *hose = pci_bus_to_host(bus);
  125. return hose->global_number;
  126. }
  127. EXPORT_SYMBOL(pci_domain_nr);
  128. /* This routine is meant to be used early during boot, when the
  129. * PCI bus numbers have not yet been assigned, and you need to
  130. * issue PCI config cycles to an OF device.
  131. * It could also be used to "fix" RTAS config cycles if you want
  132. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  133. * config cycles.
  134. */
  135. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  136. {
  137. while (node) {
  138. struct pci_controller *hose, *tmp;
  139. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  140. if (hose->dn == node)
  141. return hose;
  142. node = node->parent;
  143. }
  144. return NULL;
  145. }
  146. static ssize_t pci_show_devspec(struct device *dev,
  147. struct device_attribute *attr, char *buf)
  148. {
  149. struct pci_dev *pdev;
  150. struct device_node *np;
  151. pdev = to_pci_dev(dev);
  152. np = pci_device_to_OF_node(pdev);
  153. if (np == NULL || np->full_name == NULL)
  154. return 0;
  155. return sprintf(buf, "%s", np->full_name);
  156. }
  157. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  158. /* Add sysfs properties */
  159. int pcibios_add_platform_entries(struct pci_dev *pdev)
  160. {
  161. return device_create_file(&pdev->dev, &dev_attr_devspec);
  162. }
  163. void pcibios_set_master(struct pci_dev *dev)
  164. {
  165. /* No special bus mastering setup handling */
  166. }
  167. /*
  168. * Reads the interrupt pin to determine if interrupt is use by card.
  169. * If the interrupt is used, then gets the interrupt line from the
  170. * openfirmware and sets it in the pci_dev and pci_config line.
  171. */
  172. int pci_read_irq_line(struct pci_dev *pci_dev)
  173. {
  174. struct of_irq oirq;
  175. unsigned int virq;
  176. /* The current device-tree that iSeries generates from the HV
  177. * PCI informations doesn't contain proper interrupt routing,
  178. * and all the fallback would do is print out crap, so we
  179. * don't attempt to resolve the interrupts here at all, some
  180. * iSeries specific fixup does it.
  181. *
  182. * In the long run, we will hopefully fix the generated device-tree
  183. * instead.
  184. */
  185. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  186. #ifdef DEBUG
  187. memset(&oirq, 0xff, sizeof(oirq));
  188. #endif
  189. /* Try to get a mapping from the device-tree */
  190. if (of_irq_map_pci(pci_dev, &oirq)) {
  191. u8 line, pin;
  192. /* If that fails, lets fallback to what is in the config
  193. * space and map that through the default controller. We
  194. * also set the type to level low since that's what PCI
  195. * interrupts are. If your platform does differently, then
  196. * either provide a proper interrupt tree or don't use this
  197. * function.
  198. */
  199. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  200. return -1;
  201. if (pin == 0)
  202. return -1;
  203. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  204. line == 0xff || line == 0) {
  205. return -1;
  206. }
  207. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  208. line, pin);
  209. virq = irq_create_mapping(NULL, line);
  210. if (virq)
  211. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  212. } else {
  213. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  214. oirq.size, oirq.specifier[0], oirq.specifier[1],
  215. of_node_full_name(oirq.controller));
  216. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  217. oirq.size);
  218. }
  219. if (!virq) {
  220. pr_debug(" Failed to map !\n");
  221. return -1;
  222. }
  223. pr_debug(" Mapped to linux irq %d\n", virq);
  224. pci_dev->irq = virq;
  225. return 0;
  226. }
  227. EXPORT_SYMBOL(pci_read_irq_line);
  228. /*
  229. * Platform support for /proc/bus/pci/X/Y mmap()s,
  230. * modelled on the sparc64 implementation by Dave Miller.
  231. * -- paulus.
  232. */
  233. /*
  234. * Adjust vm_pgoff of VMA such that it is the physical page offset
  235. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  236. *
  237. * Basically, the user finds the base address for his device which he wishes
  238. * to mmap. They read the 32-bit value from the config space base register,
  239. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  240. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  241. *
  242. * Returns negative error code on failure, zero on success.
  243. */
  244. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  245. resource_size_t *offset,
  246. enum pci_mmap_state mmap_state)
  247. {
  248. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  249. unsigned long io_offset = 0;
  250. int i, res_bit;
  251. if (!hose)
  252. return NULL; /* should never happen */
  253. /* If memory, add on the PCI bridge address offset */
  254. if (mmap_state == pci_mmap_mem) {
  255. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  256. *offset += hose->pci_mem_offset;
  257. #endif
  258. res_bit = IORESOURCE_MEM;
  259. } else {
  260. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  261. *offset += io_offset;
  262. res_bit = IORESOURCE_IO;
  263. }
  264. /*
  265. * Check that the offset requested corresponds to one of the
  266. * resources of the device.
  267. */
  268. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  269. struct resource *rp = &dev->resource[i];
  270. int flags = rp->flags;
  271. /* treat ROM as memory (should be already) */
  272. if (i == PCI_ROM_RESOURCE)
  273. flags |= IORESOURCE_MEM;
  274. /* Active and same type? */
  275. if ((flags & res_bit) == 0)
  276. continue;
  277. /* In the range of this resource? */
  278. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  279. continue;
  280. /* found it! construct the final physical address */
  281. if (mmap_state == pci_mmap_io)
  282. *offset += hose->io_base_phys - io_offset;
  283. return rp;
  284. }
  285. return NULL;
  286. }
  287. /*
  288. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  289. * device mapping.
  290. */
  291. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  292. pgprot_t protection,
  293. enum pci_mmap_state mmap_state,
  294. int write_combine)
  295. {
  296. pgprot_t prot = protection;
  297. /* Write combine is always 0 on non-memory space mappings. On
  298. * memory space, if the user didn't pass 1, we check for a
  299. * "prefetchable" resource. This is a bit hackish, but we use
  300. * this to workaround the inability of /sysfs to provide a write
  301. * combine bit
  302. */
  303. if (mmap_state != pci_mmap_mem)
  304. write_combine = 0;
  305. else if (write_combine == 0) {
  306. if (rp->flags & IORESOURCE_PREFETCH)
  307. write_combine = 1;
  308. }
  309. return pgprot_noncached(prot);
  310. }
  311. /*
  312. * This one is used by /dev/mem and fbdev who have no clue about the
  313. * PCI device, it tries to find the PCI device first and calls the
  314. * above routine
  315. */
  316. pgprot_t pci_phys_mem_access_prot(struct file *file,
  317. unsigned long pfn,
  318. unsigned long size,
  319. pgprot_t prot)
  320. {
  321. struct pci_dev *pdev = NULL;
  322. struct resource *found = NULL;
  323. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  324. int i;
  325. if (page_is_ram(pfn))
  326. return prot;
  327. prot = pgprot_noncached(prot);
  328. for_each_pci_dev(pdev) {
  329. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  330. struct resource *rp = &pdev->resource[i];
  331. int flags = rp->flags;
  332. /* Active and same type? */
  333. if ((flags & IORESOURCE_MEM) == 0)
  334. continue;
  335. /* In the range of this resource? */
  336. if (offset < (rp->start & PAGE_MASK) ||
  337. offset > rp->end)
  338. continue;
  339. found = rp;
  340. break;
  341. }
  342. if (found)
  343. break;
  344. }
  345. if (found) {
  346. if (found->flags & IORESOURCE_PREFETCH)
  347. prot = pgprot_noncached_wc(prot);
  348. pci_dev_put(pdev);
  349. }
  350. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  351. (unsigned long long)offset, pgprot_val(prot));
  352. return prot;
  353. }
  354. /*
  355. * Perform the actual remap of the pages for a PCI device mapping, as
  356. * appropriate for this architecture. The region in the process to map
  357. * is described by vm_start and vm_end members of VMA, the base physical
  358. * address is found in vm_pgoff.
  359. * The pci device structure is provided so that architectures may make mapping
  360. * decisions on a per-device or per-bus basis.
  361. *
  362. * Returns a negative error code on failure, zero on success.
  363. */
  364. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  365. enum pci_mmap_state mmap_state, int write_combine)
  366. {
  367. resource_size_t offset =
  368. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  369. struct resource *rp;
  370. int ret;
  371. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  372. if (rp == NULL)
  373. return -EINVAL;
  374. vma->vm_pgoff = offset >> PAGE_SHIFT;
  375. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  376. vma->vm_page_prot,
  377. mmap_state, write_combine);
  378. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  379. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  380. return ret;
  381. }
  382. /* This provides legacy IO read access on a bus */
  383. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  384. {
  385. unsigned long offset;
  386. struct pci_controller *hose = pci_bus_to_host(bus);
  387. struct resource *rp = &hose->io_resource;
  388. void __iomem *addr;
  389. /* Check if port can be supported by that bus. We only check
  390. * the ranges of the PHB though, not the bus itself as the rules
  391. * for forwarding legacy cycles down bridges are not our problem
  392. * here. So if the host bridge supports it, we do it.
  393. */
  394. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  395. offset += port;
  396. if (!(rp->flags & IORESOURCE_IO))
  397. return -ENXIO;
  398. if (offset < rp->start || (offset + size) > rp->end)
  399. return -ENXIO;
  400. addr = hose->io_base_virt + port;
  401. switch (size) {
  402. case 1:
  403. *((u8 *)val) = in_8(addr);
  404. return 1;
  405. case 2:
  406. if (port & 1)
  407. return -EINVAL;
  408. *((u16 *)val) = in_le16(addr);
  409. return 2;
  410. case 4:
  411. if (port & 3)
  412. return -EINVAL;
  413. *((u32 *)val) = in_le32(addr);
  414. return 4;
  415. }
  416. return -EINVAL;
  417. }
  418. /* This provides legacy IO write access on a bus */
  419. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  420. {
  421. unsigned long offset;
  422. struct pci_controller *hose = pci_bus_to_host(bus);
  423. struct resource *rp = &hose->io_resource;
  424. void __iomem *addr;
  425. /* Check if port can be supported by that bus. We only check
  426. * the ranges of the PHB though, not the bus itself as the rules
  427. * for forwarding legacy cycles down bridges are not our problem
  428. * here. So if the host bridge supports it, we do it.
  429. */
  430. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  431. offset += port;
  432. if (!(rp->flags & IORESOURCE_IO))
  433. return -ENXIO;
  434. if (offset < rp->start || (offset + size) > rp->end)
  435. return -ENXIO;
  436. addr = hose->io_base_virt + port;
  437. /* WARNING: The generic code is idiotic. It gets passed a pointer
  438. * to what can be a 1, 2 or 4 byte quantity and always reads that
  439. * as a u32, which means that we have to correct the location of
  440. * the data read within those 32 bits for size 1 and 2
  441. */
  442. switch (size) {
  443. case 1:
  444. out_8(addr, val >> 24);
  445. return 1;
  446. case 2:
  447. if (port & 1)
  448. return -EINVAL;
  449. out_le16(addr, val >> 16);
  450. return 2;
  451. case 4:
  452. if (port & 3)
  453. return -EINVAL;
  454. out_le32(addr, val);
  455. return 4;
  456. }
  457. return -EINVAL;
  458. }
  459. /* This provides legacy IO or memory mmap access on a bus */
  460. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  461. struct vm_area_struct *vma,
  462. enum pci_mmap_state mmap_state)
  463. {
  464. struct pci_controller *hose = pci_bus_to_host(bus);
  465. resource_size_t offset =
  466. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  467. resource_size_t size = vma->vm_end - vma->vm_start;
  468. struct resource *rp;
  469. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  470. pci_domain_nr(bus), bus->number,
  471. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  472. (unsigned long long)offset,
  473. (unsigned long long)(offset + size - 1));
  474. if (mmap_state == pci_mmap_mem) {
  475. /* Hack alert !
  476. *
  477. * Because X is lame and can fail starting if it gets an error
  478. * trying to mmap legacy_mem (instead of just moving on without
  479. * legacy memory access) we fake it here by giving it anonymous
  480. * memory, effectively behaving just like /dev/zero
  481. */
  482. if ((offset + size) > hose->isa_mem_size) {
  483. #ifdef CONFIG_MMU
  484. pr_debug("Process %s (pid:%d) mapped non-existing PCI",
  485. current->comm, current->pid);
  486. pr_debug("legacy memory for 0%04x:%02x\n",
  487. pci_domain_nr(bus), bus->number);
  488. #endif
  489. if (vma->vm_flags & VM_SHARED)
  490. return shmem_zero_setup(vma);
  491. return 0;
  492. }
  493. offset += hose->isa_mem_phys;
  494. } else {
  495. unsigned long io_offset = (unsigned long)hose->io_base_virt -
  496. _IO_BASE;
  497. unsigned long roffset = offset + io_offset;
  498. rp = &hose->io_resource;
  499. if (!(rp->flags & IORESOURCE_IO))
  500. return -ENXIO;
  501. if (roffset < rp->start || (roffset + size) > rp->end)
  502. return -ENXIO;
  503. offset += hose->io_base_phys;
  504. }
  505. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  506. vma->vm_pgoff = offset >> PAGE_SHIFT;
  507. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  508. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  509. vma->vm_end - vma->vm_start,
  510. vma->vm_page_prot);
  511. }
  512. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  513. const struct resource *rsrc,
  514. resource_size_t *start, resource_size_t *end)
  515. {
  516. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  517. resource_size_t offset = 0;
  518. if (hose == NULL)
  519. return;
  520. if (rsrc->flags & IORESOURCE_IO)
  521. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  522. /* We pass a fully fixed up address to userland for MMIO instead of
  523. * a BAR value because X is lame and expects to be able to use that
  524. * to pass to /dev/mem !
  525. *
  526. * That means that we'll have potentially 64 bits values where some
  527. * userland apps only expect 32 (like X itself since it thinks only
  528. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  529. * 32 bits CHRPs :-(
  530. *
  531. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  532. * has been fixed (and the fix spread enough), we can re-enable the
  533. * 2 lines below and pass down a BAR value to userland. In that case
  534. * we'll also have to re-enable the matching code in
  535. * __pci_mmap_make_offset().
  536. *
  537. * BenH.
  538. */
  539. #if 0
  540. else if (rsrc->flags & IORESOURCE_MEM)
  541. offset = hose->pci_mem_offset;
  542. #endif
  543. *start = rsrc->start - offset;
  544. *end = rsrc->end - offset;
  545. }
  546. /**
  547. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  548. * @hose: newly allocated pci_controller to be setup
  549. * @dev: device node of the host bridge
  550. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  551. *
  552. * This function will parse the "ranges" property of a PCI host bridge device
  553. * node and setup the resource mapping of a pci controller based on its
  554. * content.
  555. *
  556. * Life would be boring if it wasn't for a few issues that we have to deal
  557. * with here:
  558. *
  559. * - We can only cope with one IO space range and up to 3 Memory space
  560. * ranges. However, some machines (thanks Apple !) tend to split their
  561. * space into lots of small contiguous ranges. So we have to coalesce.
  562. *
  563. * - We can only cope with all memory ranges having the same offset
  564. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  565. * are setup for a large 1:1 mapping along with a small "window" which
  566. * maps PCI address 0 to some arbitrary high address of the CPU space in
  567. * order to give access to the ISA memory hole.
  568. * The way out of here that I've chosen for now is to always set the
  569. * offset based on the first resource found, then override it if we
  570. * have a different offset and the previous was set by an ISA hole.
  571. *
  572. * - Some busses have IO space not starting at 0, which causes trouble with
  573. * the way we do our IO resource renumbering. The code somewhat deals with
  574. * it for 64 bits but I would expect problems on 32 bits.
  575. *
  576. * - Some 32 bits platforms such as 4xx can have physical space larger than
  577. * 32 bits so we need to use 64 bits values for the parsing
  578. */
  579. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  580. struct device_node *dev, int primary)
  581. {
  582. const u32 *ranges;
  583. int rlen;
  584. int pna = of_n_addr_cells(dev);
  585. int np = pna + 5;
  586. int memno = 0, isa_hole = -1;
  587. u32 pci_space;
  588. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  589. unsigned long long isa_mb = 0;
  590. struct resource *res;
  591. pr_info("PCI host bridge %s %s ranges:\n",
  592. dev->full_name, primary ? "(primary)" : "");
  593. /* Get ranges property */
  594. ranges = of_get_property(dev, "ranges", &rlen);
  595. if (ranges == NULL)
  596. return;
  597. /* Parse it */
  598. pr_debug("Parsing ranges property...\n");
  599. while ((rlen -= np * 4) >= 0) {
  600. /* Read next ranges element */
  601. pci_space = ranges[0];
  602. pci_addr = of_read_number(ranges + 1, 2);
  603. cpu_addr = of_translate_address(dev, ranges + 3);
  604. size = of_read_number(ranges + pna + 3, 2);
  605. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx ",
  606. pci_space, pci_addr);
  607. pr_debug("cpu_addr:0x%016llx size:0x%016llx\n",
  608. cpu_addr, size);
  609. ranges += np;
  610. /* If we failed translation or got a zero-sized region
  611. * (some FW try to feed us with non sensical zero sized regions
  612. * such as power3 which look like some kind of attempt
  613. * at exposing the VGA memory hole)
  614. */
  615. if (cpu_addr == OF_BAD_ADDR || size == 0)
  616. continue;
  617. /* Now consume following elements while they are contiguous */
  618. for (; rlen >= np * sizeof(u32);
  619. ranges += np, rlen -= np * 4) {
  620. if (ranges[0] != pci_space)
  621. break;
  622. pci_next = of_read_number(ranges + 1, 2);
  623. cpu_next = of_translate_address(dev, ranges + 3);
  624. if (pci_next != pci_addr + size ||
  625. cpu_next != cpu_addr + size)
  626. break;
  627. size += of_read_number(ranges + pna + 3, 2);
  628. }
  629. /* Act based on address space type */
  630. res = NULL;
  631. switch ((pci_space >> 24) & 0x3) {
  632. case 1: /* PCI IO space */
  633. pr_info(" IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  634. cpu_addr, cpu_addr + size - 1, pci_addr);
  635. /* We support only one IO range */
  636. if (hose->pci_io_size) {
  637. pr_info(" \\--> Skipped (too many) !\n");
  638. continue;
  639. }
  640. /* On 32 bits, limit I/O space to 16MB */
  641. if (size > 0x01000000)
  642. size = 0x01000000;
  643. /* 32 bits needs to map IOs here */
  644. hose->io_base_virt = ioremap(cpu_addr, size);
  645. /* Expect trouble if pci_addr is not 0 */
  646. if (primary)
  647. isa_io_base =
  648. (unsigned long)hose->io_base_virt;
  649. /* pci_io_size and io_base_phys always represent IO
  650. * space starting at 0 so we factor in pci_addr
  651. */
  652. hose->pci_io_size = pci_addr + size;
  653. hose->io_base_phys = cpu_addr - pci_addr;
  654. /* Build resource */
  655. res = &hose->io_resource;
  656. res->flags = IORESOURCE_IO;
  657. res->start = pci_addr;
  658. break;
  659. case 2: /* PCI Memory space */
  660. case 3: /* PCI 64 bits Memory space */
  661. pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  662. cpu_addr, cpu_addr + size - 1, pci_addr,
  663. (pci_space & 0x40000000) ? "Prefetch" : "");
  664. /* We support only 3 memory ranges */
  665. if (memno >= 3) {
  666. pr_info(" \\--> Skipped (too many) !\n");
  667. continue;
  668. }
  669. /* Handles ISA memory hole space here */
  670. if (pci_addr == 0) {
  671. isa_mb = cpu_addr;
  672. isa_hole = memno;
  673. if (primary || isa_mem_base == 0)
  674. isa_mem_base = cpu_addr;
  675. hose->isa_mem_phys = cpu_addr;
  676. hose->isa_mem_size = size;
  677. }
  678. /* We get the PCI/Mem offset from the first range or
  679. * the, current one if the offset came from an ISA
  680. * hole. If they don't match, bugger.
  681. */
  682. if (memno == 0 ||
  683. (isa_hole >= 0 && pci_addr != 0 &&
  684. hose->pci_mem_offset == isa_mb))
  685. hose->pci_mem_offset = cpu_addr - pci_addr;
  686. else if (pci_addr != 0 &&
  687. hose->pci_mem_offset != cpu_addr - pci_addr) {
  688. pr_info(" \\--> Skipped (offset mismatch) !\n");
  689. continue;
  690. }
  691. /* Build resource */
  692. res = &hose->mem_resources[memno++];
  693. res->flags = IORESOURCE_MEM;
  694. if (pci_space & 0x40000000)
  695. res->flags |= IORESOURCE_PREFETCH;
  696. res->start = cpu_addr;
  697. break;
  698. }
  699. if (res != NULL) {
  700. res->name = dev->full_name;
  701. res->end = res->start + size - 1;
  702. res->parent = NULL;
  703. res->sibling = NULL;
  704. res->child = NULL;
  705. }
  706. }
  707. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  708. * the ISA hole offset, then we need to remove the ISA hole from
  709. * the resource list for that brige
  710. */
  711. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  712. unsigned int next = isa_hole + 1;
  713. pr_info(" Removing ISA hole at 0x%016llx\n", isa_mb);
  714. if (next < memno)
  715. memmove(&hose->mem_resources[isa_hole],
  716. &hose->mem_resources[next],
  717. sizeof(struct resource) * (memno - next));
  718. hose->mem_resources[--memno].flags = 0;
  719. }
  720. }
  721. /* Decide whether to display the domain number in /proc */
  722. int pci_proc_domain(struct pci_bus *bus)
  723. {
  724. return 0;
  725. }
  726. /* This header fixup will do the resource fixup for all devices as they are
  727. * probed, but not for bridge ranges
  728. */
  729. static void pcibios_fixup_resources(struct pci_dev *dev)
  730. {
  731. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  732. int i;
  733. if (!hose) {
  734. pr_err("No host bridge for PCI dev %s !\n",
  735. pci_name(dev));
  736. return;
  737. }
  738. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  739. struct resource *res = dev->resource + i;
  740. if (!res->flags)
  741. continue;
  742. if (res->start == 0) {
  743. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]",
  744. pci_name(dev), i,
  745. (unsigned long long)res->start,
  746. (unsigned long long)res->end,
  747. (unsigned int)res->flags);
  748. pr_debug("is unassigned\n");
  749. res->end -= res->start;
  750. res->start = 0;
  751. res->flags |= IORESOURCE_UNSET;
  752. continue;
  753. }
  754. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  755. pci_name(dev), i,
  756. (unsigned long long)res->start,
  757. (unsigned long long)res->end,
  758. (unsigned int)res->flags);
  759. }
  760. }
  761. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  762. /* This function tries to figure out if a bridge resource has been initialized
  763. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  764. * things go more smoothly when it gets it right. It should covers cases such
  765. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  766. */
  767. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  768. struct resource *res)
  769. {
  770. struct pci_controller *hose = pci_bus_to_host(bus);
  771. struct pci_dev *dev = bus->self;
  772. resource_size_t offset;
  773. u16 command;
  774. int i;
  775. /* Job is a bit different between memory and IO */
  776. if (res->flags & IORESOURCE_MEM) {
  777. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  778. * probably been initialized by somebody
  779. */
  780. if (res->start != hose->pci_mem_offset)
  781. return 0;
  782. /* The BAR is 0, let's check if memory decoding is enabled on
  783. * the bridge. If not, we consider it unassigned
  784. */
  785. pci_read_config_word(dev, PCI_COMMAND, &command);
  786. if ((command & PCI_COMMAND_MEMORY) == 0)
  787. return 1;
  788. /* Memory decoding is enabled and the BAR is 0. If any of
  789. * the bridge resources covers that starting address (0 then
  790. * it's good enough for us for memory
  791. */
  792. for (i = 0; i < 3; i++) {
  793. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  794. hose->mem_resources[i].start == hose->pci_mem_offset)
  795. return 0;
  796. }
  797. /* Well, it starts at 0 and we know it will collide so we may as
  798. * well consider it as unassigned. That covers the Apple case.
  799. */
  800. return 1;
  801. } else {
  802. /* If the BAR is non-0, then we consider it assigned */
  803. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  804. if (((res->start - offset) & 0xfffffffful) != 0)
  805. return 0;
  806. /* Here, we are a bit different than memory as typically IO
  807. * space starting at low addresses -is- valid. What we do
  808. * instead if that we consider as unassigned anything that
  809. * doesn't have IO enabled in the PCI command register,
  810. * and that's it.
  811. */
  812. pci_read_config_word(dev, PCI_COMMAND, &command);
  813. if (command & PCI_COMMAND_IO)
  814. return 0;
  815. /* It's starting at 0 and IO is disabled in the bridge, consider
  816. * it unassigned
  817. */
  818. return 1;
  819. }
  820. }
  821. /* Fixup resources of a PCI<->PCI bridge */
  822. static void pcibios_fixup_bridge(struct pci_bus *bus)
  823. {
  824. struct resource *res;
  825. int i;
  826. struct pci_dev *dev = bus->self;
  827. pci_bus_for_each_resource(bus, res, i) {
  828. if (!res)
  829. continue;
  830. if (!res->flags)
  831. continue;
  832. if (i >= 3 && bus->self->transparent)
  833. continue;
  834. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  835. pci_name(dev), i,
  836. (unsigned long long)res->start,
  837. (unsigned long long)res->end,
  838. (unsigned int)res->flags);
  839. /* Try to detect uninitialized P2P bridge resources,
  840. * and clear them out so they get re-assigned later
  841. */
  842. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  843. res->flags = 0;
  844. pr_debug("PCI:%s (unassigned)\n",
  845. pci_name(dev));
  846. } else {
  847. pr_debug("PCI:%s %016llx-%016llx\n",
  848. pci_name(dev),
  849. (unsigned long long)res->start,
  850. (unsigned long long)res->end);
  851. }
  852. }
  853. }
  854. void pcibios_setup_bus_self(struct pci_bus *bus)
  855. {
  856. /* Fix up the bus resources for P2P bridges */
  857. if (bus->self != NULL)
  858. pcibios_fixup_bridge(bus);
  859. }
  860. void pcibios_setup_bus_devices(struct pci_bus *bus)
  861. {
  862. struct pci_dev *dev;
  863. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  864. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  865. list_for_each_entry(dev, &bus->devices, bus_list) {
  866. /* Setup OF node pointer in archdata */
  867. dev->dev.of_node = pci_device_to_OF_node(dev);
  868. /* Fixup NUMA node as it may not be setup yet by the generic
  869. * code and is needed by the DMA init
  870. */
  871. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  872. /* Hook up default DMA ops */
  873. set_dma_ops(&dev->dev, pci_dma_ops);
  874. dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
  875. /* Read default IRQs and fixup if necessary */
  876. pci_read_irq_line(dev);
  877. }
  878. }
  879. void pcibios_fixup_bus(struct pci_bus *bus)
  880. {
  881. /* When called from the generic PCI probe, read PCI<->PCI bridge
  882. * bases. This is -not- called when generating the PCI tree from
  883. * the OF device-tree.
  884. */
  885. if (bus->self != NULL)
  886. pci_read_bridge_bases(bus);
  887. /* Now fixup the bus bus */
  888. pcibios_setup_bus_self(bus);
  889. /* Now fixup devices on that bus */
  890. pcibios_setup_bus_devices(bus);
  891. }
  892. EXPORT_SYMBOL(pcibios_fixup_bus);
  893. static int skip_isa_ioresource_align(struct pci_dev *dev)
  894. {
  895. return 0;
  896. }
  897. /*
  898. * We need to avoid collisions with `mirrored' VGA ports
  899. * and other strange ISA hardware, so we always want the
  900. * addresses to be allocated in the 0x000-0x0ff region
  901. * modulo 0x400.
  902. *
  903. * Why? Because some silly external IO cards only decode
  904. * the low 10 bits of the IO address. The 0x00-0xff region
  905. * is reserved for motherboard devices that decode all 16
  906. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  907. * but we want to try to avoid allocating at 0x2900-0x2bff
  908. * which might have be mirrored at 0x0100-0x03ff..
  909. */
  910. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  911. resource_size_t size, resource_size_t align)
  912. {
  913. struct pci_dev *dev = data;
  914. resource_size_t start = res->start;
  915. if (res->flags & IORESOURCE_IO) {
  916. if (skip_isa_ioresource_align(dev))
  917. return start;
  918. if (start & 0x300)
  919. start = (start + 0x3ff) & ~0x3ff;
  920. }
  921. return start;
  922. }
  923. EXPORT_SYMBOL(pcibios_align_resource);
  924. /*
  925. * Reparent resource children of pr that conflict with res
  926. * under res, and make res replace those children.
  927. */
  928. static int __init reparent_resources(struct resource *parent,
  929. struct resource *res)
  930. {
  931. struct resource *p, **pp;
  932. struct resource **firstpp = NULL;
  933. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  934. if (p->end < res->start)
  935. continue;
  936. if (res->end < p->start)
  937. break;
  938. if (p->start < res->start || p->end > res->end)
  939. return -1; /* not completely contained */
  940. if (firstpp == NULL)
  941. firstpp = pp;
  942. }
  943. if (firstpp == NULL)
  944. return -1; /* didn't find any conflicting entries? */
  945. res->parent = parent;
  946. res->child = *firstpp;
  947. res->sibling = *pp;
  948. *firstpp = res;
  949. *pp = NULL;
  950. for (p = res->child; p != NULL; p = p->sibling) {
  951. p->parent = res;
  952. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  953. p->name,
  954. (unsigned long long)p->start,
  955. (unsigned long long)p->end, res->name);
  956. }
  957. return 0;
  958. }
  959. /*
  960. * Handle resources of PCI devices. If the world were perfect, we could
  961. * just allocate all the resource regions and do nothing more. It isn't.
  962. * On the other hand, we cannot just re-allocate all devices, as it would
  963. * require us to know lots of host bridge internals. So we attempt to
  964. * keep as much of the original configuration as possible, but tweak it
  965. * when it's found to be wrong.
  966. *
  967. * Known BIOS problems we have to work around:
  968. * - I/O or memory regions not configured
  969. * - regions configured, but not enabled in the command register
  970. * - bogus I/O addresses above 64K used
  971. * - expansion ROMs left enabled (this may sound harmless, but given
  972. * the fact the PCI specs explicitly allow address decoders to be
  973. * shared between expansion ROMs and other resource regions, it's
  974. * at least dangerous)
  975. *
  976. * Our solution:
  977. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  978. * This gives us fixed barriers on where we can allocate.
  979. * (2) Allocate resources for all enabled devices. If there is
  980. * a collision, just mark the resource as unallocated. Also
  981. * disable expansion ROMs during this step.
  982. * (3) Try to allocate resources for disabled devices. If the
  983. * resources were assigned correctly, everything goes well,
  984. * if they weren't, they won't disturb allocation of other
  985. * resources.
  986. * (4) Assign new addresses to resources which were either
  987. * not configured at all or misconfigured. If explicitly
  988. * requested by the user, configure expansion ROM address
  989. * as well.
  990. */
  991. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  992. {
  993. struct pci_bus *b;
  994. int i;
  995. struct resource *res, *pr;
  996. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  997. pci_domain_nr(bus), bus->number);
  998. pci_bus_for_each_resource(bus, res, i) {
  999. if (!res || !res->flags
  1000. || res->start > res->end || res->parent)
  1001. continue;
  1002. if (bus->parent == NULL)
  1003. pr = (res->flags & IORESOURCE_IO) ?
  1004. &ioport_resource : &iomem_resource;
  1005. else {
  1006. /* Don't bother with non-root busses when
  1007. * re-assigning all resources. We clear the
  1008. * resource flags as if they were colliding
  1009. * and as such ensure proper re-allocation
  1010. * later.
  1011. */
  1012. pr = pci_find_parent_resource(bus->self, res);
  1013. if (pr == res) {
  1014. /* this happens when the generic PCI
  1015. * code (wrongly) decides that this
  1016. * bridge is transparent -- paulus
  1017. */
  1018. continue;
  1019. }
  1020. }
  1021. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx ",
  1022. bus->self ? pci_name(bus->self) : "PHB",
  1023. bus->number, i,
  1024. (unsigned long long)res->start,
  1025. (unsigned long long)res->end);
  1026. pr_debug("[0x%x], parent %p (%s)\n",
  1027. (unsigned int)res->flags,
  1028. pr, (pr && pr->name) ? pr->name : "nil");
  1029. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1030. if (request_resource(pr, res) == 0)
  1031. continue;
  1032. /*
  1033. * Must be a conflict with an existing entry.
  1034. * Move that entry (or entries) under the
  1035. * bridge resource and try again.
  1036. */
  1037. if (reparent_resources(pr, res) == 0)
  1038. continue;
  1039. }
  1040. pr_warn("PCI: Cannot allocate resource region ");
  1041. pr_cont("%d of PCI bridge %d, will remap\n", i, bus->number);
  1042. res->start = res->end = 0;
  1043. res->flags = 0;
  1044. }
  1045. list_for_each_entry(b, &bus->children, node)
  1046. pcibios_allocate_bus_resources(b);
  1047. }
  1048. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1049. {
  1050. struct resource *pr, *r = &dev->resource[idx];
  1051. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1052. pci_name(dev), idx,
  1053. (unsigned long long)r->start,
  1054. (unsigned long long)r->end,
  1055. (unsigned int)r->flags);
  1056. pr = pci_find_parent_resource(dev, r);
  1057. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1058. request_resource(pr, r) < 0) {
  1059. pr_warn("PCI: Cannot allocate resource region %d ", idx);
  1060. pr_cont("of device %s, will remap\n", pci_name(dev));
  1061. if (pr)
  1062. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1063. pr,
  1064. (unsigned long long)pr->start,
  1065. (unsigned long long)pr->end,
  1066. (unsigned int)pr->flags);
  1067. /* We'll assign a new address later */
  1068. r->flags |= IORESOURCE_UNSET;
  1069. r->end -= r->start;
  1070. r->start = 0;
  1071. }
  1072. }
  1073. static void __init pcibios_allocate_resources(int pass)
  1074. {
  1075. struct pci_dev *dev = NULL;
  1076. int idx, disabled;
  1077. u16 command;
  1078. struct resource *r;
  1079. for_each_pci_dev(dev) {
  1080. pci_read_config_word(dev, PCI_COMMAND, &command);
  1081. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1082. r = &dev->resource[idx];
  1083. if (r->parent) /* Already allocated */
  1084. continue;
  1085. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1086. continue; /* Not assigned at all */
  1087. /* We only allocate ROMs on pass 1 just in case they
  1088. * have been screwed up by firmware
  1089. */
  1090. if (idx == PCI_ROM_RESOURCE)
  1091. disabled = 1;
  1092. if (r->flags & IORESOURCE_IO)
  1093. disabled = !(command & PCI_COMMAND_IO);
  1094. else
  1095. disabled = !(command & PCI_COMMAND_MEMORY);
  1096. if (pass == disabled)
  1097. alloc_resource(dev, idx);
  1098. }
  1099. if (pass)
  1100. continue;
  1101. r = &dev->resource[PCI_ROM_RESOURCE];
  1102. if (r->flags) {
  1103. /* Turn the ROM off, leave the resource region,
  1104. * but keep it unregistered.
  1105. */
  1106. u32 reg;
  1107. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1108. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1109. pr_debug("PCI: Switching off ROM of %s\n",
  1110. pci_name(dev));
  1111. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1112. pci_write_config_dword(dev, dev->rom_base_reg,
  1113. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1114. }
  1115. }
  1116. }
  1117. }
  1118. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1119. {
  1120. struct pci_controller *hose = pci_bus_to_host(bus);
  1121. resource_size_t offset;
  1122. struct resource *res, *pres;
  1123. int i;
  1124. pr_debug("Reserving legacy ranges for domain %04x\n",
  1125. pci_domain_nr(bus));
  1126. /* Check for IO */
  1127. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1128. goto no_io;
  1129. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1130. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1131. BUG_ON(res == NULL);
  1132. res->name = "Legacy IO";
  1133. res->flags = IORESOURCE_IO;
  1134. res->start = offset;
  1135. res->end = (offset + 0xfff) & 0xfffffffful;
  1136. pr_debug("Candidate legacy IO: %pR\n", res);
  1137. if (request_resource(&hose->io_resource, res)) {
  1138. pr_debug("PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1139. pci_domain_nr(bus), bus->number, res);
  1140. kfree(res);
  1141. }
  1142. no_io:
  1143. /* Check for memory */
  1144. offset = hose->pci_mem_offset;
  1145. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1146. for (i = 0; i < 3; i++) {
  1147. pres = &hose->mem_resources[i];
  1148. if (!(pres->flags & IORESOURCE_MEM))
  1149. continue;
  1150. pr_debug("hose mem res: %pR\n", pres);
  1151. if ((pres->start - offset) <= 0xa0000 &&
  1152. (pres->end - offset) >= 0xbffff)
  1153. break;
  1154. }
  1155. if (i >= 3)
  1156. return;
  1157. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1158. BUG_ON(res == NULL);
  1159. res->name = "Legacy VGA memory";
  1160. res->flags = IORESOURCE_MEM;
  1161. res->start = 0xa0000 + offset;
  1162. res->end = 0xbffff + offset;
  1163. pr_debug("Candidate VGA memory: %pR\n", res);
  1164. if (request_resource(pres, res)) {
  1165. pr_debug("PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1166. pci_domain_nr(bus), bus->number, res);
  1167. kfree(res);
  1168. }
  1169. }
  1170. void __init pcibios_resource_survey(void)
  1171. {
  1172. struct pci_bus *b;
  1173. /* Allocate and assign resources. If we re-assign everything, then
  1174. * we skip the allocate phase
  1175. */
  1176. list_for_each_entry(b, &pci_root_buses, node)
  1177. pcibios_allocate_bus_resources(b);
  1178. pcibios_allocate_resources(0);
  1179. pcibios_allocate_resources(1);
  1180. /* Before we start assigning unassigned resource, we try to reserve
  1181. * the low IO area and the VGA memory area if they intersect the
  1182. * bus available resources to avoid allocating things on top of them
  1183. */
  1184. list_for_each_entry(b, &pci_root_buses, node)
  1185. pcibios_reserve_legacy_regions(b);
  1186. /* Now proceed to assigning things that were left unassigned */
  1187. pr_debug("PCI: Assigning unassigned resources...\n");
  1188. pci_assign_unassigned_resources();
  1189. }
  1190. /* This is used by the PCI hotplug driver to allocate resource
  1191. * of newly plugged busses. We can try to consolidate with the
  1192. * rest of the code later, for now, keep it as-is as our main
  1193. * resource allocation function doesn't deal with sub-trees yet.
  1194. */
  1195. void pcibios_claim_one_bus(struct pci_bus *bus)
  1196. {
  1197. struct pci_dev *dev;
  1198. struct pci_bus *child_bus;
  1199. list_for_each_entry(dev, &bus->devices, bus_list) {
  1200. int i;
  1201. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1202. struct resource *r = &dev->resource[i];
  1203. if (r->parent || !r->start || !r->flags)
  1204. continue;
  1205. pr_debug("PCI: Claiming %s: ", pci_name(dev));
  1206. pr_debug("Resource %d: %016llx..%016llx [%x]\n",
  1207. i, (unsigned long long)r->start,
  1208. (unsigned long long)r->end,
  1209. (unsigned int)r->flags);
  1210. pci_claim_resource(dev, i);
  1211. }
  1212. }
  1213. list_for_each_entry(child_bus, &bus->children, node)
  1214. pcibios_claim_one_bus(child_bus);
  1215. }
  1216. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1217. /* pcibios_finish_adding_to_bus
  1218. *
  1219. * This is to be called by the hotplug code after devices have been
  1220. * added to a bus, this include calling it for a PHB that is just
  1221. * being added
  1222. */
  1223. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1224. {
  1225. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1226. pci_domain_nr(bus), bus->number);
  1227. /* Allocate bus and devices resources */
  1228. pcibios_allocate_bus_resources(bus);
  1229. pcibios_claim_one_bus(bus);
  1230. /* Add new devices to global lists. Register in proc, sysfs. */
  1231. pci_bus_add_devices(bus);
  1232. /* Fixup EEH */
  1233. /* eeh_add_device_tree_late(bus); */
  1234. }
  1235. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1236. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1237. {
  1238. return pci_enable_resources(dev, mask);
  1239. }
  1240. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1241. struct list_head *resources)
  1242. {
  1243. unsigned long io_offset;
  1244. struct resource *res;
  1245. int i;
  1246. /* Hookup PHB IO resource */
  1247. res = &hose->io_resource;
  1248. /* Fixup IO space offset */
  1249. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1250. res->start = (res->start + io_offset) & 0xffffffffu;
  1251. res->end = (res->end + io_offset) & 0xffffffffu;
  1252. if (!res->flags) {
  1253. pr_warn("PCI: I/O resource not set for host ");
  1254. pr_cont("bridge %s (domain %d)\n",
  1255. hose->dn->full_name, hose->global_number);
  1256. /* Workaround for lack of IO resource only on 32-bit */
  1257. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1258. res->end = res->start + IO_SPACE_LIMIT;
  1259. res->flags = IORESOURCE_IO;
  1260. }
  1261. pci_add_resource_offset(resources, res,
  1262. (__force resource_size_t)(hose->io_base_virt - _IO_BASE));
  1263. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1264. (unsigned long long)res->start,
  1265. (unsigned long long)res->end,
  1266. (unsigned long)res->flags);
  1267. /* Hookup PHB Memory resources */
  1268. for (i = 0; i < 3; ++i) {
  1269. res = &hose->mem_resources[i];
  1270. if (!res->flags) {
  1271. if (i > 0)
  1272. continue;
  1273. pr_err("PCI: Memory resource 0 not set for ");
  1274. pr_cont("host bridge %s (domain %d)\n",
  1275. hose->dn->full_name, hose->global_number);
  1276. /* Workaround for lack of MEM resource only on 32-bit */
  1277. res->start = hose->pci_mem_offset;
  1278. res->end = (resource_size_t)-1LL;
  1279. res->flags = IORESOURCE_MEM;
  1280. }
  1281. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1282. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1283. i, (unsigned long long)res->start,
  1284. (unsigned long long)res->end,
  1285. (unsigned long)res->flags);
  1286. }
  1287. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1288. (unsigned long long)hose->pci_mem_offset);
  1289. pr_debug("PCI: PHB IO offset = %08lx\n",
  1290. (unsigned long)hose->io_base_virt - _IO_BASE);
  1291. }
  1292. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1293. {
  1294. struct pci_controller *hose = bus->sysdata;
  1295. return of_node_get(hose->dn);
  1296. }
  1297. static void pcibios_scan_phb(struct pci_controller *hose)
  1298. {
  1299. LIST_HEAD(resources);
  1300. struct pci_bus *bus;
  1301. struct device_node *node = hose->dn;
  1302. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1303. pcibios_setup_phb_resources(hose, &resources);
  1304. bus = pci_scan_root_bus(hose->parent, hose->first_busno,
  1305. hose->ops, hose, &resources);
  1306. if (bus == NULL) {
  1307. pr_err("Failed to create bus for PCI domain %04x\n",
  1308. hose->global_number);
  1309. pci_free_resource_list(&resources);
  1310. return;
  1311. }
  1312. bus->busn_res.start = hose->first_busno;
  1313. hose->bus = bus;
  1314. hose->last_busno = bus->busn_res.end;
  1315. }
  1316. static int __init pcibios_init(void)
  1317. {
  1318. struct pci_controller *hose, *tmp;
  1319. int next_busno = 0;
  1320. pr_info("PCI: Probing PCI hardware\n");
  1321. /* Scan all of the recorded PCI controllers. */
  1322. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1323. hose->last_busno = 0xff;
  1324. pcibios_scan_phb(hose);
  1325. if (next_busno <= hose->last_busno)
  1326. next_busno = hose->last_busno + 1;
  1327. }
  1328. pci_bus_count = next_busno;
  1329. /* Call common code to handle resource allocation */
  1330. pcibios_resource_survey();
  1331. return 0;
  1332. }
  1333. subsys_initcall(pcibios_init);
  1334. static struct pci_controller *pci_bus_to_hose(int bus)
  1335. {
  1336. struct pci_controller *hose, *tmp;
  1337. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1338. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1339. return hose;
  1340. return NULL;
  1341. }
  1342. /* Provide information on locations of various I/O regions in physical
  1343. * memory. Do this on a per-card basis so that we choose the right
  1344. * root bridge.
  1345. * Note that the returned IO or memory base is a physical address
  1346. */
  1347. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1348. {
  1349. struct pci_controller *hose;
  1350. long result = -EOPNOTSUPP;
  1351. hose = pci_bus_to_hose(bus);
  1352. if (!hose)
  1353. return -ENODEV;
  1354. switch (which) {
  1355. case IOBASE_BRIDGE_NUMBER:
  1356. return (long)hose->first_busno;
  1357. case IOBASE_MEMORY:
  1358. return (long)hose->pci_mem_offset;
  1359. case IOBASE_IO:
  1360. return (long)hose->io_base_phys;
  1361. case IOBASE_ISA_IO:
  1362. return (long)isa_io_base;
  1363. case IOBASE_ISA_MEM:
  1364. return (long)isa_mem_base;
  1365. }
  1366. return result;
  1367. }
  1368. /*
  1369. * Null PCI config access functions, for the case when we can't
  1370. * find a hose.
  1371. */
  1372. #define NULL_PCI_OP(rw, size, type) \
  1373. static int \
  1374. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1375. { \
  1376. return PCIBIOS_DEVICE_NOT_FOUND; \
  1377. }
  1378. static int
  1379. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1380. int len, u32 *val)
  1381. {
  1382. return PCIBIOS_DEVICE_NOT_FOUND;
  1383. }
  1384. static int
  1385. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1386. int len, u32 val)
  1387. {
  1388. return PCIBIOS_DEVICE_NOT_FOUND;
  1389. }
  1390. static struct pci_ops null_pci_ops = {
  1391. .read = null_read_config,
  1392. .write = null_write_config,
  1393. };
  1394. /*
  1395. * These functions are used early on before PCI scanning is done
  1396. * and all of the pci_dev and pci_bus structures have been created.
  1397. */
  1398. static struct pci_bus *
  1399. fake_pci_bus(struct pci_controller *hose, int busnr)
  1400. {
  1401. static struct pci_bus bus;
  1402. if (!hose)
  1403. pr_err("Can't find hose for PCI bus %d!\n", busnr);
  1404. bus.number = busnr;
  1405. bus.sysdata = hose;
  1406. bus.ops = hose ? hose->ops : &null_pci_ops;
  1407. return &bus;
  1408. }
  1409. #define EARLY_PCI_OP(rw, size, type) \
  1410. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1411. int devfn, int offset, type value) \
  1412. { \
  1413. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1414. devfn, offset, value); \
  1415. }
  1416. EARLY_PCI_OP(read, byte, u8 *)
  1417. EARLY_PCI_OP(read, word, u16 *)
  1418. EARLY_PCI_OP(read, dword, u32 *)
  1419. EARLY_PCI_OP(write, byte, u8)
  1420. EARLY_PCI_OP(write, word, u16)
  1421. EARLY_PCI_OP(write, dword, u32)
  1422. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1423. int cap)
  1424. {
  1425. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1426. }