dmtimer.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/clk.h>
  38. #include <linux/module.h>
  39. #include <linux/io.h>
  40. #include <linux/device.h>
  41. #include <linux/err.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/of.h>
  44. #include <linux/of_device.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/platform_data/dmtimer-omap.h>
  47. #include <plat/dmtimer.h>
  48. static u32 omap_reserved_systimers;
  49. static LIST_HEAD(omap_timer_list);
  50. static DEFINE_SPINLOCK(dm_timer_lock);
  51. enum {
  52. REQUEST_ANY = 0,
  53. REQUEST_BY_ID,
  54. REQUEST_BY_CAP,
  55. REQUEST_BY_NODE,
  56. };
  57. /**
  58. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  59. * @timer: timer pointer over which read operation to perform
  60. * @reg: lowest byte holds the register offset
  61. *
  62. * The posted mode bit is encoded in reg. Note that in posted mode write
  63. * pending bit must be checked. Otherwise a read of a non completed write
  64. * will produce an error.
  65. */
  66. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  67. {
  68. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  69. return __omap_dm_timer_read(timer, reg, timer->posted);
  70. }
  71. /**
  72. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  73. * @timer: timer pointer over which write operation is to perform
  74. * @reg: lowest byte holds the register offset
  75. * @value: data to write into the register
  76. *
  77. * The posted mode bit is encoded in reg. Note that in posted mode the write
  78. * pending bit must be checked. Otherwise a write on a register which has a
  79. * pending write will be lost.
  80. */
  81. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  82. u32 value)
  83. {
  84. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  85. __omap_dm_timer_write(timer, reg, value, timer->posted);
  86. }
  87. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  88. {
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  90. timer->context.twer);
  91. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  92. timer->context.tcrr);
  93. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  94. timer->context.tldr);
  95. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  96. timer->context.tmar);
  97. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  98. timer->context.tsicr);
  99. __raw_writel(timer->context.tier, timer->irq_ena);
  100. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  101. timer->context.tclr);
  102. }
  103. static int omap_dm_timer_reset(struct omap_dm_timer *timer)
  104. {
  105. u32 l, timeout = 100000;
  106. if (timer->revision != 1)
  107. return -EINVAL;
  108. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  109. do {
  110. l = __omap_dm_timer_read(timer,
  111. OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
  112. } while (!l && timeout--);
  113. if (!timeout) {
  114. dev_err(&timer->pdev->dev, "Timer failed to reset\n");
  115. return -ETIMEDOUT;
  116. }
  117. /* Configure timer for smart-idle mode */
  118. l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
  119. l |= 0x2 << 0x3;
  120. __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
  121. timer->posted = 0;
  122. return 0;
  123. }
  124. static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  125. {
  126. int rc;
  127. /*
  128. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  129. * do not call clk_get() for these devices.
  130. */
  131. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  132. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  133. if (WARN_ON_ONCE(IS_ERR(timer->fclk))) {
  134. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  135. return -EINVAL;
  136. }
  137. }
  138. omap_dm_timer_enable(timer);
  139. if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
  140. rc = omap_dm_timer_reset(timer);
  141. if (rc) {
  142. omap_dm_timer_disable(timer);
  143. return rc;
  144. }
  145. }
  146. __omap_dm_timer_enable_posted(timer);
  147. omap_dm_timer_disable(timer);
  148. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  149. }
  150. static inline u32 omap_dm_timer_reserved_systimer(int id)
  151. {
  152. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  153. }
  154. int omap_dm_timer_reserve_systimer(int id)
  155. {
  156. if (omap_dm_timer_reserved_systimer(id))
  157. return -ENODEV;
  158. omap_reserved_systimers |= (1 << (id - 1));
  159. return 0;
  160. }
  161. static struct omap_dm_timer *_omap_dm_timer_request(int req_type, void *data)
  162. {
  163. struct omap_dm_timer *timer = NULL, *t;
  164. struct device_node *np = NULL;
  165. unsigned long flags;
  166. u32 cap = 0;
  167. int id = 0;
  168. switch (req_type) {
  169. case REQUEST_BY_ID:
  170. id = *(int *)data;
  171. break;
  172. case REQUEST_BY_CAP:
  173. cap = *(u32 *)data;
  174. break;
  175. case REQUEST_BY_NODE:
  176. np = (struct device_node *)data;
  177. break;
  178. default:
  179. /* REQUEST_ANY */
  180. break;
  181. }
  182. spin_lock_irqsave(&dm_timer_lock, flags);
  183. list_for_each_entry(t, &omap_timer_list, node) {
  184. if (t->reserved)
  185. continue;
  186. switch (req_type) {
  187. case REQUEST_BY_ID:
  188. if (id == t->pdev->id) {
  189. timer = t;
  190. timer->reserved = 1;
  191. goto found;
  192. }
  193. break;
  194. case REQUEST_BY_CAP:
  195. if (cap == (t->capability & cap)) {
  196. /*
  197. * If timer is not NULL, we have already found
  198. * one timer but it was not an exact match
  199. * because it had more capabilites that what
  200. * was required. Therefore, unreserve the last
  201. * timer found and see if this one is a better
  202. * match.
  203. */
  204. if (timer)
  205. timer->reserved = 0;
  206. timer = t;
  207. timer->reserved = 1;
  208. /* Exit loop early if we find an exact match */
  209. if (t->capability == cap)
  210. goto found;
  211. }
  212. break;
  213. case REQUEST_BY_NODE:
  214. if (np == t->pdev->dev.of_node) {
  215. timer = t;
  216. timer->reserved = 1;
  217. goto found;
  218. }
  219. break;
  220. default:
  221. /* REQUEST_ANY */
  222. timer = t;
  223. timer->reserved = 1;
  224. goto found;
  225. }
  226. }
  227. found:
  228. spin_unlock_irqrestore(&dm_timer_lock, flags);
  229. if (timer && omap_dm_timer_prepare(timer)) {
  230. timer->reserved = 0;
  231. timer = NULL;
  232. }
  233. if (!timer)
  234. pr_debug("%s: timer request failed!\n", __func__);
  235. return timer;
  236. }
  237. struct omap_dm_timer *omap_dm_timer_request(void)
  238. {
  239. return _omap_dm_timer_request(REQUEST_ANY, NULL);
  240. }
  241. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  242. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  243. {
  244. /* Requesting timer by ID is not supported when device tree is used */
  245. if (of_have_populated_dt()) {
  246. pr_warn("%s: Please use omap_dm_timer_request_by_cap/node()\n",
  247. __func__);
  248. return NULL;
  249. }
  250. return _omap_dm_timer_request(REQUEST_BY_ID, &id);
  251. }
  252. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  253. /**
  254. * omap_dm_timer_request_by_cap - Request a timer by capability
  255. * @cap: Bit mask of capabilities to match
  256. *
  257. * Find a timer based upon capabilities bit mask. Callers of this function
  258. * should use the definitions found in the plat/dmtimer.h file under the
  259. * comment "timer capabilities used in hwmod database". Returns pointer to
  260. * timer handle on success and a NULL pointer on failure.
  261. */
  262. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  263. {
  264. return _omap_dm_timer_request(REQUEST_BY_CAP, &cap);
  265. }
  266. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
  267. /**
  268. * omap_dm_timer_request_by_node - Request a timer by device-tree node
  269. * @np: Pointer to device-tree timer node
  270. *
  271. * Request a timer based upon a device node pointer. Returns pointer to
  272. * timer handle on success and a NULL pointer on failure.
  273. */
  274. struct omap_dm_timer *omap_dm_timer_request_by_node(struct device_node *np)
  275. {
  276. if (!np)
  277. return NULL;
  278. return _omap_dm_timer_request(REQUEST_BY_NODE, np);
  279. }
  280. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_node);
  281. int omap_dm_timer_free(struct omap_dm_timer *timer)
  282. {
  283. if (unlikely(!timer))
  284. return -EINVAL;
  285. clk_put(timer->fclk);
  286. WARN_ON(!timer->reserved);
  287. timer->reserved = 0;
  288. return 0;
  289. }
  290. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  291. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  292. {
  293. int c;
  294. pm_runtime_get_sync(&timer->pdev->dev);
  295. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  296. if (timer->get_context_loss_count) {
  297. c = timer->get_context_loss_count(&timer->pdev->dev);
  298. if (c != timer->ctx_loss_count) {
  299. omap_timer_restore_context(timer);
  300. timer->ctx_loss_count = c;
  301. }
  302. } else {
  303. omap_timer_restore_context(timer);
  304. }
  305. }
  306. }
  307. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  308. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  309. {
  310. pm_runtime_put_sync(&timer->pdev->dev);
  311. }
  312. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  313. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  314. {
  315. if (timer)
  316. return timer->irq;
  317. return -EINVAL;
  318. }
  319. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  320. #if defined(CONFIG_ARCH_OMAP1)
  321. #include <mach/hardware.h>
  322. /**
  323. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  324. * @inputmask: current value of idlect mask
  325. */
  326. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  327. {
  328. int i = 0;
  329. struct omap_dm_timer *timer = NULL;
  330. unsigned long flags;
  331. /* If ARMXOR cannot be idled this function call is unnecessary */
  332. if (!(inputmask & (1 << 1)))
  333. return inputmask;
  334. /* If any active timer is using ARMXOR return modified mask */
  335. spin_lock_irqsave(&dm_timer_lock, flags);
  336. list_for_each_entry(timer, &omap_timer_list, node) {
  337. u32 l;
  338. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  339. if (l & OMAP_TIMER_CTRL_ST) {
  340. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  341. inputmask &= ~(1 << 1);
  342. else
  343. inputmask &= ~(1 << 2);
  344. }
  345. i++;
  346. }
  347. spin_unlock_irqrestore(&dm_timer_lock, flags);
  348. return inputmask;
  349. }
  350. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  351. #else
  352. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  353. {
  354. if (timer && !IS_ERR(timer->fclk))
  355. return timer->fclk;
  356. return NULL;
  357. }
  358. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  359. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  360. {
  361. BUG();
  362. return 0;
  363. }
  364. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  365. #endif
  366. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  367. {
  368. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  369. pr_err("%s: timer not available or enabled.\n", __func__);
  370. return -EINVAL;
  371. }
  372. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  373. return 0;
  374. }
  375. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  376. int omap_dm_timer_start(struct omap_dm_timer *timer)
  377. {
  378. u32 l;
  379. if (unlikely(!timer))
  380. return -EINVAL;
  381. omap_dm_timer_enable(timer);
  382. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  383. if (!(l & OMAP_TIMER_CTRL_ST)) {
  384. l |= OMAP_TIMER_CTRL_ST;
  385. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  386. }
  387. /* Save the context */
  388. timer->context.tclr = l;
  389. return 0;
  390. }
  391. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  392. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  393. {
  394. unsigned long rate = 0;
  395. if (unlikely(!timer))
  396. return -EINVAL;
  397. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  398. rate = clk_get_rate(timer->fclk);
  399. __omap_dm_timer_stop(timer, timer->posted, rate);
  400. /*
  401. * Since the register values are computed and written within
  402. * __omap_dm_timer_stop, we need to use read to retrieve the
  403. * context.
  404. */
  405. timer->context.tclr =
  406. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  407. omap_dm_timer_disable(timer);
  408. return 0;
  409. }
  410. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  411. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  412. {
  413. int ret;
  414. char *parent_name = NULL;
  415. struct clk *parent;
  416. struct dmtimer_platform_data *pdata;
  417. if (unlikely(!timer))
  418. return -EINVAL;
  419. pdata = timer->pdev->dev.platform_data;
  420. if (source < 0 || source >= 3)
  421. return -EINVAL;
  422. /*
  423. * FIXME: Used for OMAP1 devices only because they do not currently
  424. * use the clock framework to set the parent clock. To be removed
  425. * once OMAP1 migrated to using clock framework for dmtimers
  426. */
  427. if (pdata && pdata->set_timer_src)
  428. return pdata->set_timer_src(timer->pdev, source);
  429. if (IS_ERR(timer->fclk))
  430. return -EINVAL;
  431. switch (source) {
  432. case OMAP_TIMER_SRC_SYS_CLK:
  433. parent_name = "timer_sys_ck";
  434. break;
  435. case OMAP_TIMER_SRC_32_KHZ:
  436. parent_name = "timer_32k_ck";
  437. break;
  438. case OMAP_TIMER_SRC_EXT_CLK:
  439. parent_name = "timer_ext_ck";
  440. break;
  441. }
  442. parent = clk_get(&timer->pdev->dev, parent_name);
  443. if (IS_ERR(parent)) {
  444. pr_err("%s: %s not found\n", __func__, parent_name);
  445. return -EINVAL;
  446. }
  447. ret = clk_set_parent(timer->fclk, parent);
  448. if (ret < 0)
  449. pr_err("%s: failed to set %s as parent\n", __func__,
  450. parent_name);
  451. clk_put(parent);
  452. return ret;
  453. }
  454. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  455. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  456. unsigned int load)
  457. {
  458. u32 l;
  459. if (unlikely(!timer))
  460. return -EINVAL;
  461. omap_dm_timer_enable(timer);
  462. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  463. if (autoreload)
  464. l |= OMAP_TIMER_CTRL_AR;
  465. else
  466. l &= ~OMAP_TIMER_CTRL_AR;
  467. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  468. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  469. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  470. /* Save the context */
  471. timer->context.tclr = l;
  472. timer->context.tldr = load;
  473. omap_dm_timer_disable(timer);
  474. return 0;
  475. }
  476. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  477. /* Optimized set_load which removes costly spin wait in timer_start */
  478. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  479. unsigned int load)
  480. {
  481. u32 l;
  482. if (unlikely(!timer))
  483. return -EINVAL;
  484. omap_dm_timer_enable(timer);
  485. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  486. if (autoreload) {
  487. l |= OMAP_TIMER_CTRL_AR;
  488. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  489. } else {
  490. l &= ~OMAP_TIMER_CTRL_AR;
  491. }
  492. l |= OMAP_TIMER_CTRL_ST;
  493. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  494. /* Save the context */
  495. timer->context.tclr = l;
  496. timer->context.tldr = load;
  497. timer->context.tcrr = load;
  498. return 0;
  499. }
  500. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  501. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  502. unsigned int match)
  503. {
  504. u32 l;
  505. if (unlikely(!timer))
  506. return -EINVAL;
  507. omap_dm_timer_enable(timer);
  508. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  509. if (enable)
  510. l |= OMAP_TIMER_CTRL_CE;
  511. else
  512. l &= ~OMAP_TIMER_CTRL_CE;
  513. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  514. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  515. /* Save the context */
  516. timer->context.tclr = l;
  517. timer->context.tmar = match;
  518. omap_dm_timer_disable(timer);
  519. return 0;
  520. }
  521. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  522. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  523. int toggle, int trigger)
  524. {
  525. u32 l;
  526. if (unlikely(!timer))
  527. return -EINVAL;
  528. omap_dm_timer_enable(timer);
  529. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  530. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  531. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  532. if (def_on)
  533. l |= OMAP_TIMER_CTRL_SCPWM;
  534. if (toggle)
  535. l |= OMAP_TIMER_CTRL_PT;
  536. l |= trigger << 10;
  537. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  538. /* Save the context */
  539. timer->context.tclr = l;
  540. omap_dm_timer_disable(timer);
  541. return 0;
  542. }
  543. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  544. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  545. {
  546. u32 l;
  547. if (unlikely(!timer))
  548. return -EINVAL;
  549. omap_dm_timer_enable(timer);
  550. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  551. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  552. if (prescaler >= 0x00 && prescaler <= 0x07) {
  553. l |= OMAP_TIMER_CTRL_PRE;
  554. l |= prescaler << 2;
  555. }
  556. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  557. /* Save the context */
  558. timer->context.tclr = l;
  559. omap_dm_timer_disable(timer);
  560. return 0;
  561. }
  562. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  563. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  564. unsigned int value)
  565. {
  566. if (unlikely(!timer))
  567. return -EINVAL;
  568. omap_dm_timer_enable(timer);
  569. __omap_dm_timer_int_enable(timer, value);
  570. /* Save the context */
  571. timer->context.tier = value;
  572. timer->context.twer = value;
  573. omap_dm_timer_disable(timer);
  574. return 0;
  575. }
  576. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  577. /**
  578. * omap_dm_timer_set_int_disable - disable timer interrupts
  579. * @timer: pointer to timer handle
  580. * @mask: bit mask of interrupts to be disabled
  581. *
  582. * Disables the specified timer interrupts for a timer.
  583. */
  584. int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
  585. {
  586. u32 l = mask;
  587. if (unlikely(!timer))
  588. return -EINVAL;
  589. omap_dm_timer_enable(timer);
  590. if (timer->revision == 1)
  591. l = __raw_readl(timer->irq_ena) & ~mask;
  592. __raw_writel(l, timer->irq_dis);
  593. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
  594. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
  595. /* Save the context */
  596. timer->context.tier &= ~mask;
  597. timer->context.twer &= ~mask;
  598. omap_dm_timer_disable(timer);
  599. return 0;
  600. }
  601. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
  602. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  603. {
  604. unsigned int l;
  605. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  606. pr_err("%s: timer not available or enabled.\n", __func__);
  607. return 0;
  608. }
  609. l = __raw_readl(timer->irq_stat);
  610. return l;
  611. }
  612. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  613. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  614. {
  615. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  616. return -EINVAL;
  617. __omap_dm_timer_write_status(timer, value);
  618. return 0;
  619. }
  620. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  621. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  622. {
  623. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  624. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  625. return 0;
  626. }
  627. return __omap_dm_timer_read_counter(timer, timer->posted);
  628. }
  629. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  630. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  631. {
  632. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  633. pr_err("%s: timer not available or enabled.\n", __func__);
  634. return -EINVAL;
  635. }
  636. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  637. /* Save the context */
  638. timer->context.tcrr = value;
  639. return 0;
  640. }
  641. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  642. int omap_dm_timers_active(void)
  643. {
  644. struct omap_dm_timer *timer;
  645. list_for_each_entry(timer, &omap_timer_list, node) {
  646. if (!timer->reserved)
  647. continue;
  648. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  649. OMAP_TIMER_CTRL_ST) {
  650. return 1;
  651. }
  652. }
  653. return 0;
  654. }
  655. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  656. static const struct of_device_id omap_timer_match[];
  657. /**
  658. * omap_dm_timer_probe - probe function called for every registered device
  659. * @pdev: pointer to current timer platform device
  660. *
  661. * Called by driver framework at the end of device registration for all
  662. * timer devices.
  663. */
  664. static int omap_dm_timer_probe(struct platform_device *pdev)
  665. {
  666. unsigned long flags;
  667. struct omap_dm_timer *timer;
  668. struct resource *mem, *irq;
  669. struct device *dev = &pdev->dev;
  670. const struct of_device_id *match;
  671. const struct dmtimer_platform_data *pdata;
  672. match = of_match_device(of_match_ptr(omap_timer_match), dev);
  673. pdata = match ? match->data : dev->platform_data;
  674. if (!pdata && !dev->of_node) {
  675. dev_err(dev, "%s: no platform data.\n", __func__);
  676. return -ENODEV;
  677. }
  678. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  679. if (unlikely(!irq)) {
  680. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  681. return -ENODEV;
  682. }
  683. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  684. if (unlikely(!mem)) {
  685. dev_err(dev, "%s: no memory resource.\n", __func__);
  686. return -ENODEV;
  687. }
  688. timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
  689. if (!timer) {
  690. dev_err(dev, "%s: memory alloc failed!\n", __func__);
  691. return -ENOMEM;
  692. }
  693. timer->fclk = ERR_PTR(-ENODEV);
  694. timer->io_base = devm_ioremap_resource(dev, mem);
  695. if (IS_ERR(timer->io_base))
  696. return PTR_ERR(timer->io_base);
  697. if (dev->of_node) {
  698. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  699. timer->capability |= OMAP_TIMER_ALWON;
  700. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  701. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  702. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  703. timer->capability |= OMAP_TIMER_HAS_PWM;
  704. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  705. timer->capability |= OMAP_TIMER_SECURE;
  706. } else {
  707. timer->id = pdev->id;
  708. timer->capability = pdata->timer_capability;
  709. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  710. timer->get_context_loss_count = pdata->get_context_loss_count;
  711. }
  712. if (pdata)
  713. timer->errata = pdata->timer_errata;
  714. timer->irq = irq->start;
  715. timer->pdev = pdev;
  716. /* Skip pm_runtime_enable for OMAP1 */
  717. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  718. pm_runtime_enable(dev);
  719. pm_runtime_irq_safe(dev);
  720. }
  721. if (!timer->reserved) {
  722. pm_runtime_get_sync(dev);
  723. __omap_dm_timer_init_regs(timer);
  724. pm_runtime_put(dev);
  725. }
  726. /* add the timer element to the list */
  727. spin_lock_irqsave(&dm_timer_lock, flags);
  728. list_add_tail(&timer->node, &omap_timer_list);
  729. spin_unlock_irqrestore(&dm_timer_lock, flags);
  730. dev_dbg(dev, "Device Probed.\n");
  731. return 0;
  732. }
  733. /**
  734. * omap_dm_timer_remove - cleanup a registered timer device
  735. * @pdev: pointer to current timer platform device
  736. *
  737. * Called by driver framework whenever a timer device is unregistered.
  738. * In addition to freeing platform resources it also deletes the timer
  739. * entry from the local list.
  740. */
  741. static int omap_dm_timer_remove(struct platform_device *pdev)
  742. {
  743. struct omap_dm_timer *timer;
  744. unsigned long flags;
  745. int ret = -EINVAL;
  746. spin_lock_irqsave(&dm_timer_lock, flags);
  747. list_for_each_entry(timer, &omap_timer_list, node)
  748. if (!strcmp(dev_name(&timer->pdev->dev),
  749. dev_name(&pdev->dev))) {
  750. list_del(&timer->node);
  751. ret = 0;
  752. break;
  753. }
  754. spin_unlock_irqrestore(&dm_timer_lock, flags);
  755. return ret;
  756. }
  757. static const struct dmtimer_platform_data omap3plus_pdata = {
  758. .timer_errata = OMAP_TIMER_ERRATA_I103_I767,
  759. };
  760. static const struct of_device_id omap_timer_match[] = {
  761. {
  762. .compatible = "ti,omap2420-timer",
  763. },
  764. {
  765. .compatible = "ti,omap3430-timer",
  766. .data = &omap3plus_pdata,
  767. },
  768. {
  769. .compatible = "ti,omap4430-timer",
  770. .data = &omap3plus_pdata,
  771. },
  772. {
  773. .compatible = "ti,omap5430-timer",
  774. .data = &omap3plus_pdata,
  775. },
  776. {
  777. .compatible = "ti,am335x-timer",
  778. .data = &omap3plus_pdata,
  779. },
  780. {
  781. .compatible = "ti,am335x-timer-1ms",
  782. .data = &omap3plus_pdata,
  783. },
  784. {},
  785. };
  786. MODULE_DEVICE_TABLE(of, omap_timer_match);
  787. static struct platform_driver omap_dm_timer_driver = {
  788. .probe = omap_dm_timer_probe,
  789. .remove = omap_dm_timer_remove,
  790. .driver = {
  791. .name = "omap_timer",
  792. .of_match_table = of_match_ptr(omap_timer_match),
  793. },
  794. };
  795. early_platform_init("earlytimer", &omap_dm_timer_driver);
  796. module_platform_driver(omap_dm_timer_driver);
  797. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  798. MODULE_LICENSE("GPL");
  799. MODULE_ALIAS("platform:" DRIVER_NAME);
  800. MODULE_AUTHOR("Texas Instruments Inc");