slcr.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Xilinx SLCR driver
  3. *
  4. * Copyright (c) 2011-2013 Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public
  12. * License along with this program; if not, write to the Free
  13. * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
  14. * 02139, USA.
  15. */
  16. #include <linux/export.h>
  17. #include <linux/io.h>
  18. #include <linux/fs.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/of_address.h>
  24. #include <linux/uaccess.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/string.h>
  28. #include <linux/clk/zynq.h>
  29. #include "common.h"
  30. #define SLCR_UNLOCK_MAGIC 0xDF0D
  31. #define SLCR_UNLOCK 0x8 /* SCLR unlock register */
  32. #define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
  33. #define SLCR_A9_CPU_CLKSTOP 0x10
  34. #define SLCR_A9_CPU_RST 0x1
  35. #define SLCR_A9_CPU_RST_CTRL 0x244 /* CPU Software Reset Control */
  36. #define SLCR_REBOOT_STATUS 0x258 /* PS Reboot Status */
  37. void __iomem *zynq_slcr_base;
  38. /**
  39. * zynq_slcr_system_reset - Reset the entire system.
  40. */
  41. void zynq_slcr_system_reset(void)
  42. {
  43. u32 reboot;
  44. /*
  45. * Unlock the SLCR then reset the system.
  46. * Note that this seems to require raw i/o
  47. * functions or there's a lockup?
  48. */
  49. writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK);
  50. /*
  51. * Clear 0x0F000000 bits of reboot status register to workaround
  52. * the FSBL not loading the bitstream after soft-reboot
  53. * This is a temporary solution until we know more.
  54. */
  55. reboot = readl(zynq_slcr_base + SLCR_REBOOT_STATUS);
  56. writel(reboot & 0xF0FFFFFF, zynq_slcr_base + SLCR_REBOOT_STATUS);
  57. writel(1, zynq_slcr_base + SLCR_PS_RST_CTRL_OFFSET);
  58. }
  59. /**
  60. * zynq_slcr_cpu_start - Start cpu
  61. * @cpu: cpu number
  62. */
  63. void zynq_slcr_cpu_start(int cpu)
  64. {
  65. /* enable CPUn */
  66. writel(SLCR_A9_CPU_CLKSTOP << cpu,
  67. zynq_slcr_base + SLCR_A9_CPU_RST_CTRL);
  68. /* enable CLK for CPUn */
  69. writel(0x0 << cpu, zynq_slcr_base + SLCR_A9_CPU_RST_CTRL);
  70. }
  71. /**
  72. * zynq_slcr_cpu_stop - Stop cpu
  73. * @cpu: cpu number
  74. */
  75. void zynq_slcr_cpu_stop(int cpu)
  76. {
  77. /* stop CLK and reset CPUn */
  78. writel((SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu,
  79. zynq_slcr_base + SLCR_A9_CPU_RST_CTRL);
  80. }
  81. /**
  82. * zynq_slcr_init
  83. * Returns 0 on success, negative errno otherwise.
  84. *
  85. * Called early during boot from platform code to remap SLCR area.
  86. */
  87. int __init zynq_slcr_init(void)
  88. {
  89. struct device_node *np;
  90. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  91. if (!np) {
  92. pr_err("%s: no slcr node found\n", __func__);
  93. BUG();
  94. }
  95. zynq_slcr_base = of_iomap(np, 0);
  96. if (!zynq_slcr_base) {
  97. pr_err("%s: Unable to map I/O memory\n", __func__);
  98. BUG();
  99. }
  100. /* unlock the SLCR so that registers can be changed */
  101. writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK);
  102. pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
  103. zynq_clock_init(zynq_slcr_base);
  104. of_node_put(np);
  105. return 0;
  106. }