platsmp.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * This file contains Xilinx specific SMP code, used to start up
  3. * the second processor.
  4. *
  5. * Copyright (C) 2011-2013 Xilinx
  6. *
  7. * based on linux/arch/arm/mach-realview/platsmp.c
  8. *
  9. * Copyright (C) 2002 ARM Ltd.
  10. *
  11. * This software is licensed under the terms of the GNU General Public
  12. * License version 2, as published by the Free Software Foundation, and
  13. * may be copied, distributed, and modified under those terms.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. #include <linux/export.h>
  21. #include <linux/jiffies.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <asm/cacheflush.h>
  25. #include <asm/smp_scu.h>
  26. #include <linux/irqchip/arm-gic.h>
  27. #include "common.h"
  28. /*
  29. * Store number of cores in the system
  30. * Because of scu_get_core_count() must be in __init section and can't
  31. * be called from zynq_cpun_start() because it is not in __init section.
  32. */
  33. static int ncores;
  34. int zynq_cpun_start(u32 address, int cpu)
  35. {
  36. u32 trampoline_code_size = &zynq_secondary_trampoline_end -
  37. &zynq_secondary_trampoline;
  38. if (cpu > ncores) {
  39. pr_warn("CPU No. is not available in the system\n");
  40. return -1;
  41. }
  42. /* MS: Expectation that SLCR are directly map and accessible */
  43. /* Not possible to jump to non aligned address */
  44. if (!(address & 3) && (!address || (address >= trampoline_code_size))) {
  45. /* Store pointer to ioremap area which points to address 0x0 */
  46. static u8 __iomem *zero;
  47. u32 trampoline_size = &zynq_secondary_trampoline_jump -
  48. &zynq_secondary_trampoline;
  49. zynq_slcr_cpu_stop(cpu);
  50. if (address) {
  51. if (__pa(PAGE_OFFSET)) {
  52. zero = ioremap(0, trampoline_code_size);
  53. if (!zero) {
  54. pr_warn("BOOTUP jump vectors not accessible\n");
  55. return -1;
  56. }
  57. } else {
  58. zero = (__force u8 __iomem *)PAGE_OFFSET;
  59. }
  60. /*
  61. * This is elegant way how to jump to any address
  62. * 0x0: Load address at 0x8 to r0
  63. * 0x4: Jump by mov instruction
  64. * 0x8: Jumping address
  65. */
  66. memcpy((__force void *)zero, &zynq_secondary_trampoline,
  67. trampoline_size);
  68. writel(address, zero + trampoline_size);
  69. flush_cache_all();
  70. outer_flush_range(0, trampoline_code_size);
  71. smp_wmb();
  72. if (__pa(PAGE_OFFSET))
  73. iounmap(zero);
  74. }
  75. zynq_slcr_cpu_start(cpu);
  76. return 0;
  77. }
  78. pr_warn("Can't start CPU%d: Wrong starting address %x\n", cpu, address);
  79. return -1;
  80. }
  81. EXPORT_SYMBOL(zynq_cpun_start);
  82. static int zynq_boot_secondary(unsigned int cpu,
  83. struct task_struct *idle)
  84. {
  85. return zynq_cpun_start(virt_to_phys(secondary_startup), cpu);
  86. }
  87. /*
  88. * Initialise the CPU possible map early - this describes the CPUs
  89. * which may be present or become present in the system.
  90. */
  91. static void __init zynq_smp_init_cpus(void)
  92. {
  93. int i;
  94. ncores = scu_get_core_count(zynq_scu_base);
  95. for (i = 0; i < ncores && i < CONFIG_NR_CPUS; i++)
  96. set_cpu_possible(i, true);
  97. }
  98. static void __init zynq_smp_prepare_cpus(unsigned int max_cpus)
  99. {
  100. int i;
  101. /*
  102. * Initialise the present map, which describes the set of CPUs
  103. * actually populated at the present time.
  104. */
  105. for (i = 0; i < max_cpus; i++)
  106. set_cpu_present(i, true);
  107. scu_enable(zynq_scu_base);
  108. }
  109. struct smp_operations zynq_smp_ops __initdata = {
  110. .smp_init_cpus = zynq_smp_init_cpus,
  111. .smp_prepare_cpus = zynq_smp_prepare_cpus,
  112. .smp_boot_secondary = zynq_boot_secondary,
  113. #ifdef CONFIG_HOTPLUG_CPU
  114. .cpu_die = zynq_platform_cpu_die,
  115. #endif
  116. };