platsmp.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/smp_plat.h>
  21. #include <asm/smp_scu.h>
  22. #include "setup.h"
  23. #include "db8500-regs.h"
  24. #include "id.h"
  25. /* This is called from headsmp.S to wakeup the secondary core */
  26. extern void u8500_secondary_startup(void);
  27. /*
  28. * Write pen_release in a way that is guaranteed to be visible to all
  29. * observers, irrespective of whether they're taking part in coherency
  30. * or not. This is necessary for the hotplug code to work reliably.
  31. */
  32. static void write_pen_release(int val)
  33. {
  34. pen_release = val;
  35. smp_wmb();
  36. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  37. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  38. }
  39. static void __iomem *scu_base_addr(void)
  40. {
  41. if (cpu_is_u8500_family() || cpu_is_ux540_family())
  42. return __io_address(U8500_SCU_BASE);
  43. else
  44. ux500_unknown_soc();
  45. return NULL;
  46. }
  47. static DEFINE_SPINLOCK(boot_lock);
  48. static void ux500_secondary_init(unsigned int cpu)
  49. {
  50. /*
  51. * let the primary processor know we're out of the
  52. * pen, then head off into the C entry point
  53. */
  54. write_pen_release(-1);
  55. /*
  56. * Synchronise with the boot thread.
  57. */
  58. spin_lock(&boot_lock);
  59. spin_unlock(&boot_lock);
  60. }
  61. static int ux500_boot_secondary(unsigned int cpu, struct task_struct *idle)
  62. {
  63. unsigned long timeout;
  64. /*
  65. * set synchronisation state between this boot processor
  66. * and the secondary one
  67. */
  68. spin_lock(&boot_lock);
  69. /*
  70. * The secondary processor is waiting to be released from
  71. * the holding pen - release it, then wait for it to flag
  72. * that it has been released by resetting pen_release.
  73. */
  74. write_pen_release(cpu_logical_map(cpu));
  75. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  76. timeout = jiffies + (1 * HZ);
  77. while (time_before(jiffies, timeout)) {
  78. if (pen_release == -1)
  79. break;
  80. }
  81. /*
  82. * now the secondary core is starting up let it run its
  83. * calibrations, then wait for it to finish
  84. */
  85. spin_unlock(&boot_lock);
  86. return pen_release != -1 ? -ENOSYS : 0;
  87. }
  88. static void __init wakeup_secondary(void)
  89. {
  90. void __iomem *backupram;
  91. if (cpu_is_u8500_family() || cpu_is_ux540_family())
  92. backupram = __io_address(U8500_BACKUPRAM0_BASE);
  93. else
  94. ux500_unknown_soc();
  95. /*
  96. * write the address of secondary startup into the backup ram register
  97. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  98. * backup ram register at offset 0x1FF0, which is what boot rom code
  99. * is waiting for. This would wake up the secondary core from WFE
  100. */
  101. #define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
  102. __raw_writel(virt_to_phys(u8500_secondary_startup),
  103. backupram + UX500_CPU1_JUMPADDR_OFFSET);
  104. #define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  105. __raw_writel(0xA1FEED01,
  106. backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
  107. /* make sure write buffer is drained */
  108. mb();
  109. }
  110. /*
  111. * Initialise the CPU possible map early - this describes the CPUs
  112. * which may be present or become present in the system.
  113. */
  114. static void __init ux500_smp_init_cpus(void)
  115. {
  116. void __iomem *scu_base = scu_base_addr();
  117. unsigned int i, ncores;
  118. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  119. /* sanity check */
  120. if (ncores > nr_cpu_ids) {
  121. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  122. ncores, nr_cpu_ids);
  123. ncores = nr_cpu_ids;
  124. }
  125. for (i = 0; i < ncores; i++)
  126. set_cpu_possible(i, true);
  127. }
  128. static void __init ux500_smp_prepare_cpus(unsigned int max_cpus)
  129. {
  130. scu_enable(scu_base_addr());
  131. wakeup_secondary();
  132. }
  133. struct smp_operations ux500_smp_ops __initdata = {
  134. .smp_init_cpus = ux500_smp_init_cpus,
  135. .smp_prepare_cpus = ux500_smp_prepare_cpus,
  136. .smp_secondary_init = ux500_secondary_init,
  137. .smp_boot_secondary = ux500_boot_secondary,
  138. #ifdef CONFIG_HOTPLUG_CPU
  139. .cpu_die = ux500_cpu_die,
  140. #endif
  141. };