board-mop500-pins.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/bug.h>
  9. #include <linux/string.h>
  10. #include <linux/pinctrl/machine.h>
  11. #include <linux/pinctrl/pinconf-generic.h>
  12. #include <linux/platform_data/pinctrl-nomadik.h>
  13. #include <asm/mach-types.h>
  14. #include "pins-db8500.h"
  15. #include "board-mop500.h"
  16. enum custom_pin_cfg_t {
  17. PINS_FOR_DEFAULT,
  18. PINS_FOR_U9500,
  19. };
  20. static enum custom_pin_cfg_t pinsfor;
  21. /* These simply sets bias for pins */
  22. #define BIAS(a,b) static unsigned long a[] = { b }
  23. BIAS(pd, PIN_PULL_DOWN);
  24. BIAS(in_nopull, PIN_INPUT_NOPULL);
  25. BIAS(in_nopull_slpm_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
  26. BIAS(in_pu, PIN_INPUT_PULLUP);
  27. BIAS(in_pd, PIN_INPUT_PULLDOWN);
  28. BIAS(out_hi, PIN_OUTPUT_HIGH);
  29. BIAS(out_lo, PIN_OUTPUT_LOW);
  30. BIAS(out_lo_slpm_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
  31. BIAS(abx500_out_lo, PIN_CONF_PACKED(PIN_CONFIG_OUTPUT, 0));
  32. BIAS(abx500_in_pd, PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_DOWN, 1));
  33. BIAS(abx500_in_nopull, PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_DOWN, 0));
  34. /* These also force them into GPIO mode */
  35. BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
  36. BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
  37. BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  38. BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  39. BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
  40. BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
  41. /* Sleep modes */
  42. BIAS(slpm_in_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  43. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  44. BIAS(slpm_in_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|
  45. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  46. BIAS(slpm_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  47. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  48. BIAS(slpm_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|
  49. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  50. BIAS(slpm_out_lo_pdis, PIN_SLEEPMODE_ENABLED|
  51. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE|PIN_SLPM_PDIS_DISABLED);
  52. BIAS(slpm_out_lo_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  53. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  54. BIAS(slpm_out_hi_wkup_pdis, PIN_SLEEPMODE_ENABLED|PIN_SLPM_OUTPUT_HIGH|
  55. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  56. BIAS(slpm_in_nopull_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  57. PIN_SLPM_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  58. BIAS(slpm_in_pu_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|PIN_SLPM_INPUT_PULLUP|
  59. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  60. BIAS(slpm_out_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  61. PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  62. BIAS(out_lo_wkup_pdis, PIN_SLPM_OUTPUT_LOW|
  63. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  64. BIAS(in_wkup_pdis_en, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  65. PIN_SLPM_PDIS_ENABLED);
  66. BIAS(in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  67. PIN_SLPM_PDIS_DISABLED);
  68. BIAS(out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|
  69. PIN_SLPM_PDIS_DISABLED);
  70. /* We use these to define hog settings that are always done on boot */
  71. #define DB8500_MUX_HOG(group,func) \
  72. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
  73. #define DB8500_PIN_HOG(pin,conf) \
  74. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
  75. /* These are default states associated with device and changed runtime */
  76. #define DB8500_MUX(group,func,dev) \
  77. PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
  78. #define DB8500_PIN(pin,conf,dev) \
  79. PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
  80. #define DB8500_PIN_IDLE(pin, conf, dev) \
  81. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_IDLE, "pinctrl-db8500", \
  82. pin, conf)
  83. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  84. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  85. pin, conf)
  86. #define DB8500_MUX_STATE(group, func, dev, state) \
  87. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-db8500", group, func)
  88. #define DB8500_PIN_STATE(pin, conf, dev, state) \
  89. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-db8500", pin, conf)
  90. #define AB8500_MUX_HOG(group, func) \
  91. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-ab8500.0", group, func)
  92. #define AB8500_PIN_HOG(pin, conf) \
  93. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-ab8500.0", pin, abx500_##conf)
  94. #define AB8500_MUX_STATE(group, func, dev, state) \
  95. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-ab8500.0", group, func)
  96. #define AB8500_PIN_STATE(pin, conf, dev, state) \
  97. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-ab8500.0", pin, abx500_##conf)
  98. #define AB8505_MUX_HOG(group, func) \
  99. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-ab8505.0", group, func)
  100. #define AB8505_PIN_HOG(pin, conf) \
  101. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-ab8505.0", pin, abx500_##conf)
  102. #define AB8505_MUX_STATE(group, func, dev, state) \
  103. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-ab8505.0", group, func)
  104. #define AB8505_PIN_STATE(pin, conf, dev, state) \
  105. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-ab8505.0", pin, abx500_##conf)
  106. static struct pinctrl_map __initdata ab8500_pinmap[] = {
  107. /* Sysclkreq2 */
  108. AB8500_MUX_STATE("sysclkreq2_d_1", "sysclkreq", "regulator.35", PINCTRL_STATE_DEFAULT),
  109. AB8500_PIN_STATE("GPIO1_T10", in_nopull, "regulator.35", PINCTRL_STATE_DEFAULT),
  110. /* sysclkreq2 disable, mux in gpio configured in input pulldown */
  111. AB8500_MUX_STATE("gpio1_a_1", "gpio", "regulator.35", PINCTRL_STATE_SLEEP),
  112. AB8500_PIN_STATE("GPIO1_T10", in_pd, "regulator.35", PINCTRL_STATE_SLEEP),
  113. /* pins 2 is muxed in GPIO, configured in INPUT PULL DOWN */
  114. AB8500_MUX_HOG("gpio2_a_1", "gpio"),
  115. AB8500_PIN_HOG("GPIO2_T9", in_pd),
  116. /* Sysclkreq4 */
  117. AB8500_MUX_STATE("sysclkreq4_d_1", "sysclkreq", "regulator.36", PINCTRL_STATE_DEFAULT),
  118. AB8500_PIN_STATE("GPIO3_U9", in_nopull, "regulator.36", PINCTRL_STATE_DEFAULT),
  119. /* sysclkreq4 disable, mux in gpio configured in input pulldown */
  120. AB8500_MUX_STATE("gpio3_a_1", "gpio", "regulator.36", PINCTRL_STATE_SLEEP),
  121. AB8500_PIN_STATE("GPIO3_U9", in_pd, "regulator.36", PINCTRL_STATE_SLEEP),
  122. /* pins 4 is muxed in GPIO, configured in INPUT PULL DOWN */
  123. AB8500_MUX_HOG("gpio4_a_1", "gpio"),
  124. AB8500_PIN_HOG("GPIO4_W2", in_pd),
  125. /*
  126. * pins 6,7,8 and 9 are muxed in YCBCR0123
  127. * configured in INPUT PULL UP
  128. */
  129. AB8500_MUX_HOG("ycbcr0123_d_1", "ycbcr"),
  130. AB8500_PIN_HOG("GPIO6_Y18", in_nopull),
  131. AB8500_PIN_HOG("GPIO7_AA20", in_nopull),
  132. AB8500_PIN_HOG("GPIO8_W18", in_nopull),
  133. AB8500_PIN_HOG("GPIO9_AA19", in_nopull),
  134. /*
  135. * pins 10,11,12 and 13 are muxed in GPIO
  136. * configured in INPUT PULL DOWN
  137. */
  138. AB8500_MUX_HOG("gpio10_d_1", "gpio"),
  139. AB8500_PIN_HOG("GPIO10_U17", in_pd),
  140. AB8500_MUX_HOG("gpio11_d_1", "gpio"),
  141. AB8500_PIN_HOG("GPIO11_AA18", in_pd),
  142. AB8500_MUX_HOG("gpio12_d_1", "gpio"),
  143. AB8500_PIN_HOG("GPIO12_U16", in_pd),
  144. AB8500_MUX_HOG("gpio13_d_1", "gpio"),
  145. AB8500_PIN_HOG("GPIO13_W17", in_pd),
  146. /*
  147. * pins 14,15 are muxed in PWM1 and PWM2
  148. * configured in INPUT PULL DOWN
  149. */
  150. AB8500_MUX_HOG("pwmout1_d_1", "pwmout"),
  151. AB8500_PIN_HOG("GPIO14_F14", in_pd),
  152. AB8500_MUX_HOG("pwmout2_d_1", "pwmout"),
  153. AB8500_PIN_HOG("GPIO15_B17", in_pd),
  154. /*
  155. * pins 16 is muxed in GPIO
  156. * configured in INPUT PULL DOWN
  157. */
  158. AB8500_MUX_HOG("gpio16_a_1", "gpio"),
  159. AB8500_PIN_HOG("GPIO14_F14", in_pd),
  160. /*
  161. * pins 17,18,19 and 20 are muxed in AUDIO interface 1
  162. * configured in INPUT PULL DOWN
  163. */
  164. AB8500_MUX_HOG("adi1_d_1", "adi1"),
  165. AB8500_PIN_HOG("GPIO17_P5", in_pd),
  166. AB8500_PIN_HOG("GPIO18_R5", in_pd),
  167. AB8500_PIN_HOG("GPIO19_U5", in_pd),
  168. AB8500_PIN_HOG("GPIO20_T5", in_pd),
  169. /*
  170. * pins 21,22 and 23 are muxed in USB UICC
  171. * configured in INPUT PULL DOWN
  172. */
  173. AB8500_MUX_HOG("usbuicc_d_1", "usbuicc"),
  174. AB8500_PIN_HOG("GPIO21_H19", in_pd),
  175. AB8500_PIN_HOG("GPIO22_G20", in_pd),
  176. AB8500_PIN_HOG("GPIO23_G19", in_pd),
  177. /*
  178. * pins 24,25 are muxed in GPIO
  179. * configured in INPUT PULL DOWN
  180. */
  181. AB8500_MUX_HOG("gpio24_a_1", "gpio"),
  182. AB8500_PIN_HOG("GPIO24_T14", in_pd),
  183. AB8500_MUX_HOG("gpio25_a_1", "gpio"),
  184. AB8500_PIN_HOG("GPIO25_R16", in_pd),
  185. /*
  186. * pins 26 is muxed in GPIO
  187. * configured in OUTPUT LOW
  188. */
  189. AB8500_MUX_HOG("gpio26_d_1", "gpio"),
  190. AB8500_PIN_HOG("GPIO26_M16", out_lo),
  191. /*
  192. * pins 27,28 are muxed in DMIC12
  193. * configured in INPUT PULL DOWN
  194. */
  195. AB8500_MUX_HOG("dmic12_d_1", "dmic"),
  196. AB8500_PIN_HOG("GPIO27_J6", in_pd),
  197. AB8500_PIN_HOG("GPIO28_K6", in_pd),
  198. /*
  199. * pins 29,30 are muxed in DMIC34
  200. * configured in INPUT PULL DOWN
  201. */
  202. AB8500_MUX_HOG("dmic34_d_1", "dmic"),
  203. AB8500_PIN_HOG("GPIO29_G6", in_pd),
  204. AB8500_PIN_HOG("GPIO30_H6", in_pd),
  205. /*
  206. * pins 31,32 are muxed in DMIC56
  207. * configured in INPUT PULL DOWN
  208. */
  209. AB8500_MUX_HOG("dmic56_d_1", "dmic"),
  210. AB8500_PIN_HOG("GPIO31_F5", in_pd),
  211. AB8500_PIN_HOG("GPIO32_G5", in_pd),
  212. /*
  213. * pins 34 is muxed in EXTCPENA
  214. * configured INPUT PULL DOWN
  215. */
  216. AB8500_MUX_HOG("extcpena_d_1", "extcpena"),
  217. AB8500_PIN_HOG("GPIO34_R17", in_pd),
  218. /*
  219. * pins 35 is muxed in GPIO
  220. * configured in OUTPUT LOW
  221. */
  222. AB8500_MUX_HOG("gpio35_d_1", "gpio"),
  223. AB8500_PIN_HOG("GPIO35_W15", in_pd),
  224. /*
  225. * pins 36,37,38 and 39 are muxed in GPIO
  226. * configured in INPUT PULL DOWN
  227. */
  228. AB8500_MUX_HOG("gpio36_a_1", "gpio"),
  229. AB8500_PIN_HOG("GPIO36_A17", in_pd),
  230. AB8500_MUX_HOG("gpio37_a_1", "gpio"),
  231. AB8500_PIN_HOG("GPIO37_E15", in_pd),
  232. AB8500_MUX_HOG("gpio38_a_1", "gpio"),
  233. AB8500_PIN_HOG("GPIO38_C17", in_pd),
  234. AB8500_MUX_HOG("gpio39_a_1", "gpio"),
  235. AB8500_PIN_HOG("GPIO39_E16", in_pd),
  236. /*
  237. * pins 40 and 41 are muxed in MODCSLSDA
  238. * configured INPUT PULL DOWN
  239. */
  240. AB8500_MUX_HOG("modsclsda_d_1", "modsclsda"),
  241. AB8500_PIN_HOG("GPIO40_T19", in_pd),
  242. AB8500_PIN_HOG("GPIO41_U19", in_pd),
  243. /*
  244. * pins 42 is muxed in GPIO
  245. * configured INPUT PULL DOWN
  246. */
  247. AB8500_MUX_HOG("gpio42_a_1", "gpio"),
  248. AB8500_PIN_HOG("GPIO42_U2", in_pd),
  249. };
  250. static struct pinctrl_map __initdata ab8505_pinmap[] = {
  251. /* Sysclkreq2 */
  252. AB8505_MUX_STATE("sysclkreq2_d_1", "sysclkreq", "regulator.36", PINCTRL_STATE_DEFAULT),
  253. AB8505_PIN_STATE("GPIO1_N4", in_nopull, "regulator.36", PINCTRL_STATE_DEFAULT),
  254. /* sysclkreq2 disable, mux in gpio configured in input pulldown */
  255. AB8505_MUX_STATE("gpio1_a_1", "gpio", "regulator.36", PINCTRL_STATE_SLEEP),
  256. AB8505_PIN_STATE("GPIO1_N4", in_pd, "regulator.36", PINCTRL_STATE_SLEEP),
  257. /* pins 2 is muxed in GPIO, configured in INPUT PULL DOWN */
  258. AB8505_MUX_HOG("gpio2_a_1", "gpio"),
  259. AB8505_PIN_HOG("GPIO2_R5", in_pd),
  260. /* Sysclkreq4 */
  261. AB8505_MUX_STATE("sysclkreq4_d_1", "sysclkreq", "regulator.37", PINCTRL_STATE_DEFAULT),
  262. AB8505_PIN_STATE("GPIO3_P5", in_nopull, "regulator.37", PINCTRL_STATE_DEFAULT),
  263. /* sysclkreq4 disable, mux in gpio configured in input pulldown */
  264. AB8505_MUX_STATE("gpio3_a_1", "gpio", "regulator.37", PINCTRL_STATE_SLEEP),
  265. AB8505_PIN_STATE("GPIO3_P5", in_pd, "regulator.37", PINCTRL_STATE_SLEEP),
  266. AB8505_MUX_HOG("gpio10_d_1", "gpio"),
  267. AB8505_PIN_HOG("GPIO10_B16", in_pd),
  268. AB8505_MUX_HOG("gpio11_d_1", "gpio"),
  269. AB8505_PIN_HOG("GPIO11_B17", in_pd),
  270. AB8505_MUX_HOG("gpio13_d_1", "gpio"),
  271. AB8505_PIN_HOG("GPIO13_D17", in_nopull),
  272. AB8505_MUX_HOG("pwmout1_d_1", "pwmout"),
  273. AB8505_PIN_HOG("GPIO14_C16", in_pd),
  274. AB8505_MUX_HOG("adi2_d_1", "adi2"),
  275. AB8505_PIN_HOG("GPIO17_P2", in_pd),
  276. AB8505_PIN_HOG("GPIO18_N3", in_pd),
  277. AB8505_PIN_HOG("GPIO19_T1", in_pd),
  278. AB8505_PIN_HOG("GPIO20_P3", in_pd),
  279. AB8505_MUX_HOG("gpio34_a_1", "gpio"),
  280. AB8505_PIN_HOG("GPIO34_H14", in_pd),
  281. AB8505_MUX_HOG("modsclsda_d_1", "modsclsda"),
  282. AB8505_PIN_HOG("GPIO40_J15", in_pd),
  283. AB8505_PIN_HOG("GPIO41_J14", in_pd),
  284. AB8505_MUX_HOG("gpio50_d_1", "gpio"),
  285. AB8505_PIN_HOG("GPIO50_L4", in_nopull),
  286. AB8505_MUX_HOG("resethw_d_1", "resethw"),
  287. AB8505_PIN_HOG("GPIO52_D16", in_pd),
  288. AB8505_MUX_HOG("service_d_1", "service"),
  289. AB8505_PIN_HOG("GPIO53_D15", in_pd),
  290. };
  291. /* Pin control settings */
  292. static struct pinctrl_map __initdata mop500_family_pinmap[] = {
  293. /*
  294. * uMSP0, mux in 4 pins, regular placement of RX/TX
  295. * explicitly set the pins to no pull
  296. */
  297. DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
  298. DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
  299. DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
  300. DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
  301. DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
  302. DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
  303. /* MSP2 for HDMI, pull down TXD, TCK, TFS */
  304. DB8500_MUX_HOG("msp2_a_1", "msp2"),
  305. DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
  306. DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
  307. DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
  308. DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
  309. /*
  310. * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
  311. * pull-up
  312. * TODO: is this really correct? Snowball doesn't have a LCD.
  313. */
  314. DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
  315. DB8500_PIN_HOG("GPIO68_E1", in_pu),
  316. DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
  317. /*
  318. * STMPE1601/tc35893 keypad IRQ GPIO 218
  319. * TODO: set for snowball and HREF really??
  320. */
  321. DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
  322. /*
  323. * UART0, we do not mux in u0 here.
  324. * uart-0 pins gpio configuration should be kept intact to prevent
  325. * a glitch in tx line when the tty dev is opened. Later these pins
  326. * are configured by uart driver
  327. */
  328. DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
  329. DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
  330. DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
  331. DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
  332. /*
  333. * Mux in UART2 on altfunction C and set pull-ups.
  334. * TODO: is this used on U8500 variants and Snowball really?
  335. * The setting on GPIO31 conflicts with magnetometer use on hrefv60
  336. */
  337. /* default state for UART2 */
  338. DB8500_MUX("u2rxtx_c_1", "u2", "uart2"),
  339. DB8500_PIN("GPIO29_W2", in_pu, "uart2"), /* RXD */
  340. DB8500_PIN("GPIO30_W3", out_hi, "uart2"), /* TXD */
  341. /* Sleep state for UART2 */
  342. DB8500_PIN_SLEEP("GPIO29_W2", in_wkup_pdis, "uart2"),
  343. DB8500_PIN_SLEEP("GPIO30_W3", out_wkup_pdis, "uart2"),
  344. /*
  345. * The following pin sets were known as "runtime pins" before being
  346. * converted to the pinctrl model. Here we model them as "default"
  347. * states.
  348. */
  349. /* Mux in UART0 after initialization */
  350. DB8500_MUX("u0_a_1", "u0", "uart0"),
  351. DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
  352. DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
  353. DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
  354. DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
  355. /* Sleep state for UART0 */
  356. DB8500_PIN_SLEEP("GPIO0_AJ5", slpm_in_wkup_pdis, "uart0"),
  357. DB8500_PIN_SLEEP("GPIO1_AJ3", slpm_out_hi_wkup_pdis, "uart0"),
  358. DB8500_PIN_SLEEP("GPIO2_AH4", slpm_in_wkup_pdis, "uart0"),
  359. DB8500_PIN_SLEEP("GPIO3_AH3", slpm_out_wkup_pdis, "uart0"),
  360. /* Mux in UART1 after initialization */
  361. DB8500_MUX("u1rxtx_a_1", "u1", "uart1"),
  362. DB8500_PIN("GPIO4_AH6", in_pu, "uart1"), /* RXD */
  363. DB8500_PIN("GPIO5_AG6", out_hi, "uart1"), /* TXD */
  364. /* Sleep state for UART1 */
  365. DB8500_PIN_SLEEP("GPIO4_AH6", slpm_in_wkup_pdis, "uart1"),
  366. DB8500_PIN_SLEEP("GPIO5_AG6", slpm_out_wkup_pdis, "uart1"),
  367. /* MSP1 for ALSA codec */
  368. DB8500_MUX_HOG("msp1txrx_a_1", "msp1"),
  369. DB8500_MUX_HOG("msp1_a_1", "msp1"),
  370. DB8500_PIN_HOG("GPIO33_AF2", out_lo_slpm_nowkup),
  371. DB8500_PIN_HOG("GPIO34_AE1", in_nopull_slpm_nowkup),
  372. DB8500_PIN_HOG("GPIO35_AE2", in_nopull_slpm_nowkup),
  373. DB8500_PIN_HOG("GPIO36_AG2", in_nopull_slpm_nowkup),
  374. /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
  375. DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
  376. DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
  377. /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
  378. DB8500_MUX("lcdvsi1_a_1", "lcd", "0-0070"),
  379. DB8500_PIN("GPIO69_E2", in_pu, "0-0070"),
  380. /* LCD VSI1 sleep state */
  381. DB8500_PIN_SLEEP("GPIO69_E2", slpm_in_wkup_pdis, "0-0070"),
  382. /* Mux in i2c0 block, default state */
  383. DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
  384. /* i2c0 sleep state */
  385. DB8500_PIN_SLEEP("GPIO147_C15", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SDA */
  386. DB8500_PIN_SLEEP("GPIO148_B16", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SCL */
  387. /* Mux in i2c1 block, default state */
  388. DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
  389. /* i2c1 sleep state */
  390. DB8500_PIN_SLEEP("GPIO16_AD3", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SDA */
  391. DB8500_PIN_SLEEP("GPIO17_AD4", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SCL */
  392. /* Mux in i2c2 block, default state */
  393. DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
  394. /* i2c2 sleep state */
  395. DB8500_PIN_SLEEP("GPIO10_AF5", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SDA */
  396. DB8500_PIN_SLEEP("GPIO11_AG4", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SCL */
  397. /* Mux in i2c3 block, default state */
  398. DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
  399. /* i2c3 sleep state */
  400. DB8500_PIN_SLEEP("GPIO229_AG7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SDA */
  401. DB8500_PIN_SLEEP("GPIO230_AF7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SCL */
  402. /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
  403. DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
  404. DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
  405. DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
  406. DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
  407. DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
  408. DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
  409. DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
  410. DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
  411. DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
  412. DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
  413. DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
  414. /* SDI0 sleep state */
  415. DB8500_PIN_SLEEP("GPIO18_AC2", slpm_out_hi_wkup_pdis, "sdi0"),
  416. DB8500_PIN_SLEEP("GPIO19_AC1", slpm_out_hi_wkup_pdis, "sdi0"),
  417. DB8500_PIN_SLEEP("GPIO20_AB4", slpm_out_hi_wkup_pdis, "sdi0"),
  418. DB8500_PIN_SLEEP("GPIO22_AA3", slpm_in_wkup_pdis, "sdi0"),
  419. DB8500_PIN_SLEEP("GPIO23_AA4", slpm_out_lo_wkup_pdis, "sdi0"),
  420. DB8500_PIN_SLEEP("GPIO24_AB2", slpm_in_wkup_pdis, "sdi0"),
  421. DB8500_PIN_SLEEP("GPIO25_Y4", slpm_in_wkup_pdis, "sdi0"),
  422. DB8500_PIN_SLEEP("GPIO26_Y2", slpm_in_wkup_pdis, "sdi0"),
  423. DB8500_PIN_SLEEP("GPIO27_AA2", slpm_in_wkup_pdis, "sdi0"),
  424. DB8500_PIN_SLEEP("GPIO28_AA1", slpm_in_wkup_pdis, "sdi0"),
  425. /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
  426. DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
  427. DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
  428. DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
  429. DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
  430. DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
  431. DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
  432. DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
  433. DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
  434. /* SDI1 sleep state */
  435. DB8500_PIN_SLEEP("GPIO208_AH16", slpm_out_lo_wkup_pdis, "sdi1"), /* CLK */
  436. DB8500_PIN_SLEEP("GPIO209_AG15", slpm_in_wkup_pdis, "sdi1"), /* FBCLK */
  437. DB8500_PIN_SLEEP("GPIO210_AJ15", slpm_in_wkup_pdis, "sdi1"), /* CMD */
  438. DB8500_PIN_SLEEP("GPIO211_AG14", slpm_in_wkup_pdis, "sdi1"), /* DAT0 */
  439. DB8500_PIN_SLEEP("GPIO212_AF13", slpm_in_wkup_pdis, "sdi1"), /* DAT1 */
  440. DB8500_PIN_SLEEP("GPIO213_AG13", slpm_in_wkup_pdis, "sdi1"), /* DAT2 */
  441. DB8500_PIN_SLEEP("GPIO214_AH15", slpm_in_wkup_pdis, "sdi1"), /* DAT3 */
  442. /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
  443. DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
  444. DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
  445. DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
  446. DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
  447. DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
  448. DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
  449. DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
  450. DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
  451. DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
  452. DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
  453. DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
  454. DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
  455. /* SDI2 sleep state */
  456. DB8500_PIN_SLEEP("GPIO128_A5", out_lo_wkup_pdis, "sdi2"), /* CLK */
  457. DB8500_PIN_SLEEP("GPIO129_B4", in_wkup_pdis_en, "sdi2"), /* CMD */
  458. DB8500_PIN_SLEEP("GPIO130_C8", in_wkup_pdis_en, "sdi2"), /* FBCLK */
  459. DB8500_PIN_SLEEP("GPIO131_A12", in_wkup_pdis, "sdi2"), /* DAT0 */
  460. DB8500_PIN_SLEEP("GPIO132_C10", in_wkup_pdis, "sdi2"), /* DAT1 */
  461. DB8500_PIN_SLEEP("GPIO133_B10", in_wkup_pdis, "sdi2"), /* DAT2 */
  462. DB8500_PIN_SLEEP("GPIO134_B9", in_wkup_pdis, "sdi2"), /* DAT3 */
  463. DB8500_PIN_SLEEP("GPIO135_A9", in_wkup_pdis, "sdi2"), /* DAT4 */
  464. DB8500_PIN_SLEEP("GPIO136_C7", in_wkup_pdis, "sdi2"), /* DAT5 */
  465. DB8500_PIN_SLEEP("GPIO137_A7", in_wkup_pdis, "sdi2"), /* DAT6 */
  466. DB8500_PIN_SLEEP("GPIO138_C5", in_wkup_pdis, "sdi2"), /* DAT7 */
  467. /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
  468. DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
  469. DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
  470. DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
  471. DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
  472. DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
  473. DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
  474. DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
  475. DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
  476. DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
  477. DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
  478. DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
  479. DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
  480. /*SDI4 sleep state */
  481. DB8500_PIN_SLEEP("GPIO197_AH24", slpm_in_wkup_pdis, "sdi4"), /* DAT3 */
  482. DB8500_PIN_SLEEP("GPIO198_AG25", slpm_in_wkup_pdis, "sdi4"), /* DAT2 */
  483. DB8500_PIN_SLEEP("GPIO199_AH23", slpm_in_wkup_pdis, "sdi4"), /* DAT1 */
  484. DB8500_PIN_SLEEP("GPIO200_AH26", slpm_in_wkup_pdis, "sdi4"), /* DAT0 */
  485. DB8500_PIN_SLEEP("GPIO201_AF24", slpm_in_wkup_pdis, "sdi4"), /* CMD */
  486. DB8500_PIN_SLEEP("GPIO202_AF25", slpm_in_wkup_pdis, "sdi4"), /* FBCLK */
  487. DB8500_PIN_SLEEP("GPIO203_AE23", slpm_out_lo_wkup_pdis, "sdi4"), /* CLK */
  488. DB8500_PIN_SLEEP("GPIO204_AF23", slpm_in_wkup_pdis, "sdi4"), /* DAT7 */
  489. DB8500_PIN_SLEEP("GPIO205_AG23", slpm_in_wkup_pdis, "sdi4"), /* DAT6 */
  490. DB8500_PIN_SLEEP("GPIO206_AG24", slpm_in_wkup_pdis, "sdi4"), /* DAT5 */
  491. DB8500_PIN_SLEEP("GPIO207_AJ23", slpm_in_wkup_pdis, "sdi4"), /* DAT4 */
  492. /* Mux in USB pins, drive STP high */
  493. /* USB default state */
  494. DB8500_MUX("usb_a_1", "usb", "ab8500-usb.0"),
  495. DB8500_PIN("GPIO257_AE29", out_hi, "ab8500-usb.0"), /* STP */
  496. /* USB sleep state */
  497. DB8500_PIN_SLEEP("GPIO256_AF28", slpm_wkup_pdis_en, "ab8500-usb.0"), /* NXT */
  498. DB8500_PIN_SLEEP("GPIO257_AE29", slpm_out_hi_wkup_pdis, "ab8500-usb.0"), /* STP */
  499. DB8500_PIN_SLEEP("GPIO258_AD29", slpm_wkup_pdis_en, "ab8500-usb.0"), /* XCLK */
  500. DB8500_PIN_SLEEP("GPIO259_AC29", slpm_wkup_pdis_en, "ab8500-usb.0"), /* DIR */
  501. DB8500_PIN_SLEEP("GPIO260_AD28", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT7 */
  502. DB8500_PIN_SLEEP("GPIO261_AD26", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT6 */
  503. DB8500_PIN_SLEEP("GPIO262_AE26", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT5 */
  504. DB8500_PIN_SLEEP("GPIO263_AG29", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT4 */
  505. DB8500_PIN_SLEEP("GPIO264_AE27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT3 */
  506. DB8500_PIN_SLEEP("GPIO265_AD27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT2 */
  507. DB8500_PIN_SLEEP("GPIO266_AC28", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT1 */
  508. DB8500_PIN_SLEEP("GPIO267_AC27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT0 */
  509. /* Mux in SPI2 pins on the "other C1" altfunction */
  510. DB8500_MUX("spi2_oc1_2", "spi2", "spi2"),
  511. DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
  512. DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
  513. DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
  514. DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
  515. /* SPI2 idle state */
  516. DB8500_PIN_IDLE("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  517. DB8500_PIN_IDLE("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  518. DB8500_PIN_IDLE("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  519. /* SPI2 sleep state */
  520. DB8500_PIN_SLEEP("GPIO216_AG12", slpm_in_wkup_pdis, "spi2"), /* FRM */
  521. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  522. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  523. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  524. /* ske default state */
  525. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  526. DB8500_PIN("GPIO153_B17", in_pd, "nmk-ske-keypad"), /* I7 */
  527. DB8500_PIN("GPIO154_C16", in_pd, "nmk-ske-keypad"), /* I6 */
  528. DB8500_PIN("GPIO155_C19", in_pd, "nmk-ske-keypad"), /* I5 */
  529. DB8500_PIN("GPIO156_C17", in_pd, "nmk-ske-keypad"), /* I4 */
  530. DB8500_PIN("GPIO161_D21", in_pd, "nmk-ske-keypad"), /* I3 */
  531. DB8500_PIN("GPIO162_D20", in_pd, "nmk-ske-keypad"), /* I2 */
  532. DB8500_PIN("GPIO163_C20", in_pd, "nmk-ske-keypad"), /* I1 */
  533. DB8500_PIN("GPIO164_B21", in_pd, "nmk-ske-keypad"), /* I0 */
  534. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  535. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  536. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  537. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  538. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  539. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  540. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  541. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  542. /* ske sleep state */
  543. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  544. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  545. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  546. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  547. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  548. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  549. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  550. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  551. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  552. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  553. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  554. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  555. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  556. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  557. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  558. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  559. /* STM APE pins states */
  560. DB8500_MUX_STATE("stmape_c_1", "stmape",
  561. "stm", "ape_mipi34"),
  562. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  563. "stm", "ape_mipi34"), /* clk */
  564. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  565. "stm", "ape_mipi34"), /* dat3 */
  566. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  567. "stm", "ape_mipi34"), /* dat2 */
  568. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  569. "stm", "ape_mipi34"), /* dat1 */
  570. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  571. "stm", "ape_mipi34"), /* dat0 */
  572. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  573. "stm", "ape_mipi34_sleep"), /* clk */
  574. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  575. "stm", "ape_mipi34_sleep"), /* dat3 */
  576. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  577. "stm", "ape_mipi34_sleep"), /* dat2 */
  578. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  579. "stm", "ape_mipi34_sleep"), /* dat1 */
  580. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  581. "stm", "ape_mipi34_sleep"), /* dat0 */
  582. DB8500_MUX_STATE("stmape_oc1_1", "stmape",
  583. "stm", "ape_microsd"),
  584. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  585. "stm", "ape_microsd"), /* clk */
  586. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  587. "stm", "ape_microsd"), /* dat0 */
  588. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  589. "stm", "ape_microsd"), /* dat1 */
  590. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  591. "stm", "ape_microsd"), /* dat2 */
  592. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  593. "stm", "ape_microsd"), /* dat3 */
  594. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  595. "stm", "ape_microsd_sleep"), /* clk */
  596. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  597. "stm", "ape_microsd_sleep"), /* dat0 */
  598. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  599. "stm", "ape_microsd_sleep"), /* dat1 */
  600. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  601. "stm", "ape_microsd_sleep"), /* dat2 */
  602. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  603. "stm", "ape_microsd_sleep"), /* dat3 */
  604. /* STM Modem pins states */
  605. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  606. "stm", "mod_mipi34"),
  607. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  608. "stm", "mod_mipi34"),
  609. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  610. "stm", "mod_mipi34"),
  611. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  612. "stm", "mod_mipi34"), /* clk */
  613. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  614. "stm", "mod_mipi34"), /* dat3 */
  615. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  616. "stm", "mod_mipi34"), /* dat2 */
  617. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  618. "stm", "mod_mipi34"), /* dat1 */
  619. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  620. "stm", "mod_mipi34"), /* dat0 */
  621. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  622. "stm", "mod_mipi34"), /* uartmod rx */
  623. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  624. "stm", "mod_mipi34"), /* uartmod tx */
  625. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  626. "stm", "mod_mipi34_sleep"), /* clk */
  627. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  628. "stm", "mod_mipi34_sleep"), /* dat3 */
  629. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  630. "stm", "mod_mipi34_sleep"), /* dat2 */
  631. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  632. "stm", "mod_mipi34_sleep"), /* dat1 */
  633. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  634. "stm", "mod_mipi34_sleep"), /* dat0 */
  635. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  636. "stm", "mod_mipi34_sleep"), /* uartmod rx */
  637. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  638. "stm", "mod_mipi34_sleep"), /* uartmod tx */
  639. DB8500_MUX_STATE("stmmod_b_1", "stmmod",
  640. "stm", "mod_microsd"),
  641. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  642. "stm", "mod_microsd"),
  643. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  644. "stm", "mod_microsd"),
  645. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  646. "stm", "mod_microsd"), /* clk */
  647. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  648. "stm", "mod_microsd"), /* dat0 */
  649. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  650. "stm", "mod_microsd"), /* dat1 */
  651. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  652. "stm", "mod_microsd"), /* dat2 */
  653. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  654. "stm", "mod_microsd"), /* dat3 */
  655. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  656. "stm", "mod_microsd"), /* uartmod rx */
  657. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  658. "stm", "mod_microsd"), /* uartmod tx */
  659. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  660. "stm", "mod_microsd_sleep"), /* clk */
  661. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  662. "stm", "mod_microsd_sleep"), /* dat0 */
  663. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  664. "stm", "mod_microsd_sleep"), /* dat1 */
  665. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  666. "stm", "mod_microsd_sleep"), /* dat2 */
  667. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  668. "stm", "mod_microsd_sleep"), /* dat3 */
  669. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  670. "stm", "mod_microsd_sleep"), /* uartmod rx */
  671. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  672. "stm", "mod_microsd_sleep"), /* uartmod tx */
  673. /* STM dual Modem/APE pins state */
  674. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  675. "stm", "mod_mipi34_ape_mipi60"),
  676. DB8500_MUX_STATE("stmape_c_2", "stmape",
  677. "stm", "mod_mipi34_ape_mipi60"),
  678. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  679. "stm", "mod_mipi34_ape_mipi60"),
  680. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  681. "stm", "mod_mipi34_ape_mipi60"),
  682. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  683. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  684. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  685. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  686. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  687. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  688. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  689. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  690. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  691. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  692. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  693. "stm", "mod_mipi34_ape_mipi60"), /* uartmod rx */
  694. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  695. "stm", "mod_mipi34_ape_mipi60"), /* uartmod tx */
  696. DB8500_PIN_STATE("GPIO155_C19", in_nopull,
  697. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  698. DB8500_PIN_STATE("GPIO156_C17", in_nopull,
  699. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  700. DB8500_PIN_STATE("GPIO157_A18", in_nopull,
  701. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  702. DB8500_PIN_STATE("GPIO158_C18", in_nopull,
  703. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  704. DB8500_PIN_STATE("GPIO159_B19", in_nopull,
  705. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  706. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  707. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  708. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  709. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  710. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  711. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  712. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  713. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  714. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  715. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  716. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  717. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod rx */
  718. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  719. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod tx */
  720. DB8500_PIN_STATE("GPIO155_C19", slpm_in_wkup_pdis,
  721. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  722. DB8500_PIN_STATE("GPIO156_C17", slpm_in_wkup_pdis,
  723. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  724. DB8500_PIN_STATE("GPIO157_A18", slpm_in_wkup_pdis,
  725. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  726. DB8500_PIN_STATE("GPIO158_C18", slpm_in_wkup_pdis,
  727. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  728. DB8500_PIN_STATE("GPIO159_B19", slpm_in_wkup_pdis,
  729. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  730. };
  731. /*
  732. * These are specifically for the MOP500 and HREFP (pre-v60) version of the
  733. * board, which utilized a TC35892 GPIO expander instead of using a lot of
  734. * on-chip pins as the HREFv60 and later does.
  735. */
  736. static struct pinctrl_map __initdata mop500_pinmap[] = {
  737. /* Mux in SSP0, pull down RXD pin */
  738. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  739. DB8500_PIN_HOG("GPIO145_C13", pd),
  740. /*
  741. * XENON Flashgun on image processor GPIO (controlled from image
  742. * processor firmware), mux in these image processor GPIO lines 0
  743. * (XENON_FLASH_ID) and 1 (XENON_READY) on altfunction C and pull up
  744. * the pins.
  745. */
  746. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  747. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  748. DB8500_PIN_HOG("GPIO6_AF6", in_pu),
  749. DB8500_PIN_HOG("GPIO7_AG5", in_pu),
  750. /* TC35892 IRQ, pull up the line, let the driver mux in the pin */
  751. DB8500_PIN_HOG("GPIO217_AH12", gpio_in_pu),
  752. /* Mux in UART1 and set the pull-ups */
  753. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  754. DB8500_PIN_HOG("GPIO4_AH6", in_pu), /* RXD */
  755. DB8500_PIN_HOG("GPIO5_AG6", out_hi), /* TXD */
  756. /*
  757. * Runtime stuff: make it possible to mux in the SKE keypad
  758. * and bias the pins
  759. */
  760. /* ske default state */
  761. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  762. DB8500_PIN("GPIO153_B17", in_pu, "nmk-ske-keypad"), /* I7 */
  763. DB8500_PIN("GPIO154_C16", in_pu, "nmk-ske-keypad"), /* I6 */
  764. DB8500_PIN("GPIO155_C19", in_pu, "nmk-ske-keypad"), /* I5 */
  765. DB8500_PIN("GPIO156_C17", in_pu, "nmk-ske-keypad"), /* I4 */
  766. DB8500_PIN("GPIO161_D21", in_pu, "nmk-ske-keypad"), /* I3 */
  767. DB8500_PIN("GPIO162_D20", in_pu, "nmk-ske-keypad"), /* I2 */
  768. DB8500_PIN("GPIO163_C20", in_pu, "nmk-ske-keypad"), /* I1 */
  769. DB8500_PIN("GPIO164_B21", in_pu, "nmk-ske-keypad"), /* I0 */
  770. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  771. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  772. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  773. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  774. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  775. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  776. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  777. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  778. /* ske sleep state */
  779. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  780. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  781. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  782. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  783. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  784. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  785. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  786. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  787. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  788. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  789. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  790. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  791. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  792. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  793. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  794. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  795. /* Mux in and drive the SDI0 DAT31DIR line high at runtime */
  796. DB8500_MUX("mc0dat31dir_a_1", "mc0", "sdi0"),
  797. DB8500_PIN("GPIO21_AB3", out_hi, "sdi0"),
  798. };
  799. /*
  800. * The HREFv60 series of platforms is using available pins on the DB8500
  801. * insteaf of the Toshiba I2C GPIO expander, reusing some pins like the SSP0
  802. * and SSP1 ports (previously connected to the AB8500) as generic GPIO lines.
  803. */
  804. static struct pinctrl_map __initdata hrefv60_pinmap[] = {
  805. /* Drive WLAN_ENA low */
  806. DB8500_PIN_HOG("GPIO85_D5", gpio_out_lo), /* WLAN_ENA */
  807. /*
  808. * XENON Flashgun on image processor GPIO (controlled from image
  809. * processor firmware), mux in these image processor GPIO lines 0
  810. * (XENON_FLASH_ID), 1 (XENON_READY) and there is an assistant
  811. * LED on IP GPIO 4 (XENON_EN2) on altfunction C, that need bias
  812. * from GPIO21 so pull up 0, 1 and drive 4 and GPIO21 low as output.
  813. */
  814. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  815. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  816. DB8500_MUX_HOG("ipgpio4_c_1", "ipgpio"),
  817. DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* XENON_FLASH_ID */
  818. DB8500_PIN_HOG("GPIO7_AG5", in_pu), /* XENON_READY */
  819. DB8500_PIN_HOG("GPIO21_AB3", gpio_out_lo), /* XENON_EN1 */
  820. DB8500_PIN_HOG("GPIO64_F3", out_lo), /* XENON_EN2 */
  821. /* Magnetometer uses GPIO 31 and 32, pull these up/down respectively */
  822. DB8500_PIN_HOG("GPIO31_V3", gpio_in_pu), /* EN1 */
  823. DB8500_PIN_HOG("GPIO32_V2", gpio_in_pd), /* DRDY */
  824. /*
  825. * Display Interface 1 uses GPIO 65 for RST (reset).
  826. * Display Interface 2 uses GPIO 66 for RST (reset).
  827. * Drive DISP1 reset high (not reset), driver DISP2 reset low (reset)
  828. */
  829. DB8500_PIN_HOG("GPIO65_F1", gpio_out_hi), /* DISP1 NO RST */
  830. DB8500_PIN_HOG("GPIO66_G3", gpio_out_lo), /* DISP2 RST */
  831. /*
  832. * Touch screen uses GPIO 143 for RST1, GPIO 146 for RST2 and
  833. * GPIO 67 for interrupts. Pull-up the IRQ line and drive both
  834. * reset signals low.
  835. */
  836. DB8500_PIN_HOG("GPIO143_D12", gpio_out_lo), /* TOUCH_RST1 */
  837. DB8500_PIN_HOG("GPIO67_G2", gpio_in_pu), /* TOUCH_INT2 */
  838. DB8500_PIN_HOG("GPIO146_D13", gpio_out_lo), /* TOUCH_RST2 */
  839. /*
  840. * Drive D19-D23 for the ETM PTM trace interface low,
  841. * (presumably pins are unconnected therefore grounded here,
  842. * the "other alt C1" setting enables these pins)
  843. */
  844. DB8500_PIN_HOG("GPIO70_G5", gpio_out_lo),
  845. DB8500_PIN_HOG("GPIO71_G4", gpio_out_lo),
  846. DB8500_PIN_HOG("GPIO72_H4", gpio_out_lo),
  847. DB8500_PIN_HOG("GPIO73_H3", gpio_out_lo),
  848. DB8500_PIN_HOG("GPIO74_J3", gpio_out_lo),
  849. /* NAHJ CTRL on GPIO 76 to low, CTRL_INV on GPIO216 to high */
  850. DB8500_PIN_HOG("GPIO76_J2", gpio_out_lo), /* CTRL */
  851. DB8500_PIN_HOG("GPIO216_AG12", gpio_out_hi), /* CTRL_INV */
  852. /* NFC ENA and RESET to low, pulldown IRQ line */
  853. DB8500_PIN_HOG("GPIO77_H1", gpio_out_lo), /* NFC_ENA */
  854. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pd), /* NFC_IRQ */
  855. DB8500_PIN_HOG("GPIO142_C11", gpio_out_lo), /* NFC_RESET */
  856. /*
  857. * SKE keyboard partly on alt A and partly on "Other alt C1"
  858. * Driver KP_O1,2,3,6,7 low and pull up KP_I 0,2,3 for three
  859. * rows of 6 keys, then pull up force sensing interrup and
  860. * drive reset and force sensing WU low.
  861. */
  862. DB8500_MUX_HOG("kp_a_1", "kp"),
  863. DB8500_MUX_HOG("kp_oc1_1", "kp"),
  864. DB8500_PIN_HOG("GPIO90_A3", out_lo), /* KP_O1 */
  865. DB8500_PIN_HOG("GPIO87_B3", out_lo), /* KP_O2 */
  866. DB8500_PIN_HOG("GPIO86_C6", out_lo), /* KP_O3 */
  867. DB8500_PIN_HOG("GPIO96_D8", out_lo), /* KP_O6 */
  868. DB8500_PIN_HOG("GPIO94_D7", out_lo), /* KP_O7 */
  869. DB8500_PIN_HOG("GPIO93_B7", in_pu), /* KP_I0 */
  870. DB8500_PIN_HOG("GPIO89_E6", in_pu), /* KP_I2 */
  871. DB8500_PIN_HOG("GPIO88_C4", in_pu), /* KP_I3 */
  872. DB8500_PIN_HOG("GPIO91_B6", gpio_in_pu), /* FORCE_SENSING_INT */
  873. DB8500_PIN_HOG("GPIO92_D6", gpio_out_lo), /* FORCE_SENSING_RST */
  874. DB8500_PIN_HOG("GPIO97_D9", gpio_out_lo), /* FORCE_SENSING_WU */
  875. /* DiPro Sensor interrupt */
  876. DB8500_PIN_HOG("GPIO139_C9", gpio_in_pu), /* DIPRO_INT */
  877. /* Audio Amplifier HF enable */
  878. DB8500_PIN_HOG("GPIO149_B14", gpio_out_hi), /* VAUDIO_HF_EN, enable MAX8968 */
  879. /* GBF interface, pull low to reset state */
  880. DB8500_PIN_HOG("GPIO171_D23", gpio_out_lo), /* GBF_ENA_RESET */
  881. /* MSP : HDTV INTERFACE GPIO line */
  882. DB8500_PIN_HOG("GPIO192_AJ27", gpio_in_pd),
  883. /* Accelerometer interrupt lines */
  884. DB8500_PIN_HOG("GPIO82_C1", gpio_in_pu), /* ACC_INT1 */
  885. DB8500_PIN_HOG("GPIO83_D3", gpio_in_pu), /* ACC_INT2 */
  886. /* SD card detect GPIO pin */
  887. DB8500_PIN_HOG("GPIO95_E8", gpio_in_pu),
  888. /*
  889. * Runtime stuff
  890. * Pull up/down of some sensor GPIO pins, for proximity, HAL sensor
  891. * etc.
  892. */
  893. DB8500_PIN("GPIO217_AH12", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  894. DB8500_PIN("GPIO145_C13", gpio_in_pd_slpm_gpio_nopull, "gpio-keys.0"),
  895. DB8500_PIN("GPIO139_C9", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  896. };
  897. static struct pinctrl_map __initdata u9500_pinmap[] = {
  898. /* Mux in UART1 (just RX/TX) and set the pull-ups */
  899. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  900. DB8500_PIN_HOG("GPIO4_AH6", in_pu),
  901. DB8500_PIN_HOG("GPIO5_AG6", out_hi),
  902. /* WLAN_IRQ line */
  903. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pu),
  904. /* HSI */
  905. DB8500_MUX_HOG("hsir_a_1", "hsi"),
  906. DB8500_MUX_HOG("hsit_a_2", "hsi"),
  907. DB8500_PIN_HOG("GPIO219_AG10", in_pd), /* RX FLA0 */
  908. DB8500_PIN_HOG("GPIO220_AH10", in_pd), /* RX DAT0 */
  909. DB8500_PIN_HOG("GPIO221_AJ11", out_lo), /* RX RDY0 */
  910. DB8500_PIN_HOG("GPIO222_AJ9", out_lo), /* TX FLA0 */
  911. DB8500_PIN_HOG("GPIO223_AH9", out_lo), /* TX DAT0 */
  912. DB8500_PIN_HOG("GPIO224_AG9", in_pd), /* TX RDY0 */
  913. DB8500_PIN_HOG("GPIO225_AG8", in_pd), /* CAWAKE0 */
  914. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_hi), /* ACWAKE0 */
  915. };
  916. static struct pinctrl_map __initdata u8500_pinmap[] = {
  917. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_lo), /* WLAN_PMU_EN */
  918. DB8500_PIN_HOG("GPIO4_AH6", gpio_in_pu), /* WLAN_IRQ */
  919. };
  920. static struct pinctrl_map __initdata snowball_pinmap[] = {
  921. /* Mux in SSP0 connected to AB8500, pull down RXD pin */
  922. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  923. DB8500_PIN_HOG("GPIO145_C13", pd),
  924. /* Always drive the MC0 DAT31DIR line high on these boards */
  925. DB8500_PIN_HOG("GPIO21_AB3", out_hi),
  926. /* Mux in "SM" which is used for the SMSC911x Ethernet adapter */
  927. DB8500_MUX_HOG("sm_b_1", "sm"),
  928. /* User LED */
  929. DB8500_PIN_HOG("GPIO142_C11", gpio_out_hi),
  930. /* Drive RSTn_LAN high */
  931. DB8500_PIN_HOG("GPIO141_C12", gpio_out_hi),
  932. /* Accelerometer/Magnetometer */
  933. DB8500_PIN_HOG("GPIO163_C20", gpio_in_pu), /* ACCEL_IRQ1 */
  934. DB8500_PIN_HOG("GPIO164_B21", gpio_in_pu), /* ACCEL_IRQ2 */
  935. DB8500_PIN_HOG("GPIO165_C21", gpio_in_pu), /* MAG_DRDY */
  936. /* WLAN/GBF */
  937. DB8500_PIN_HOG("GPIO161_D21", gpio_out_lo), /* WLAN_PMU_EN */
  938. DB8500_PIN_HOG("GPIO171_D23", gpio_out_hi), /* GBF_ENA */
  939. DB8500_PIN_HOG("GPIO215_AH13", gpio_out_lo), /* WLAN_ENA */
  940. DB8500_PIN_HOG("GPIO216_AG12", gpio_in_pu), /* WLAN_IRQ */
  941. };
  942. /*
  943. * passing "pinsfor=" in kernel cmdline allows for custom
  944. * configuration of GPIOs on u8500 derived boards.
  945. */
  946. static int __init early_pinsfor(char *p)
  947. {
  948. pinsfor = PINS_FOR_DEFAULT;
  949. if (strcmp(p, "u9500-21") == 0)
  950. pinsfor = PINS_FOR_U9500;
  951. return 0;
  952. }
  953. early_param("pinsfor", early_pinsfor);
  954. int pins_for_u9500(void)
  955. {
  956. if (pinsfor == PINS_FOR_U9500)
  957. return 1;
  958. return 0;
  959. }
  960. static void __init mop500_href_family_pinmaps_init(void)
  961. {
  962. switch (pinsfor) {
  963. case PINS_FOR_U9500:
  964. pinctrl_register_mappings(u9500_pinmap,
  965. ARRAY_SIZE(u9500_pinmap));
  966. break;
  967. case PINS_FOR_DEFAULT:
  968. pinctrl_register_mappings(u8500_pinmap,
  969. ARRAY_SIZE(u8500_pinmap));
  970. default:
  971. break;
  972. }
  973. }
  974. void __init mop500_pinmaps_init(void)
  975. {
  976. pinctrl_register_mappings(mop500_family_pinmap,
  977. ARRAY_SIZE(mop500_family_pinmap));
  978. pinctrl_register_mappings(mop500_pinmap,
  979. ARRAY_SIZE(mop500_pinmap));
  980. mop500_href_family_pinmaps_init();
  981. if (machine_is_u8520())
  982. pinctrl_register_mappings(ab8505_pinmap,
  983. ARRAY_SIZE(ab8505_pinmap));
  984. else
  985. pinctrl_register_mappings(ab8500_pinmap,
  986. ARRAY_SIZE(ab8500_pinmap));
  987. }
  988. void __init snowball_pinmaps_init(void)
  989. {
  990. pinctrl_register_mappings(mop500_family_pinmap,
  991. ARRAY_SIZE(mop500_family_pinmap));
  992. pinctrl_register_mappings(snowball_pinmap,
  993. ARRAY_SIZE(snowball_pinmap));
  994. pinctrl_register_mappings(u8500_pinmap,
  995. ARRAY_SIZE(u8500_pinmap));
  996. pinctrl_register_mappings(ab8500_pinmap,
  997. ARRAY_SIZE(ab8500_pinmap));
  998. }
  999. void __init hrefv60_pinmaps_init(void)
  1000. {
  1001. pinctrl_register_mappings(mop500_family_pinmap,
  1002. ARRAY_SIZE(mop500_family_pinmap));
  1003. pinctrl_register_mappings(hrefv60_pinmap,
  1004. ARRAY_SIZE(hrefv60_pinmap));
  1005. mop500_href_family_pinmaps_init();
  1006. pinctrl_register_mappings(ab8500_pinmap,
  1007. ARRAY_SIZE(ab8500_pinmap));
  1008. }