socfpga.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. /*
  2. * Copyright (C) 2012 Altera Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/clk-provider.h>
  18. #include <linux/irqchip.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/reboot.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include "core.h"
  27. void __iomem *socfpga_scu_base_addr = ((void __iomem *)(SOCFPGA_SCU_VIRT_BASE));
  28. void __iomem *sys_manager_base_addr;
  29. void __iomem *rst_manager_base_addr;
  30. void __iomem *clk_mgr_base_addr;
  31. unsigned long cpu1start_addr;
  32. static struct map_desc scu_io_desc __initdata = {
  33. .virtual = SOCFPGA_SCU_VIRT_BASE,
  34. .pfn = 0, /* run-time */
  35. .length = SZ_8K,
  36. .type = MT_DEVICE,
  37. };
  38. static struct map_desc uart_io_desc __initdata = {
  39. .virtual = 0xfec02000,
  40. .pfn = __phys_to_pfn(0xffc02000),
  41. .length = SZ_8K,
  42. .type = MT_DEVICE,
  43. };
  44. static void __init socfpga_scu_map_io(void)
  45. {
  46. unsigned long base;
  47. /* Get SCU base */
  48. asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
  49. scu_io_desc.pfn = __phys_to_pfn(base);
  50. iotable_init(&scu_io_desc, 1);
  51. }
  52. static void __init socfpga_map_io(void)
  53. {
  54. socfpga_scu_map_io();
  55. iotable_init(&uart_io_desc, 1);
  56. early_printk("Early printk initialized\n");
  57. }
  58. void __init socfpga_sysmgr_init(void)
  59. {
  60. struct device_node *np;
  61. np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
  62. if (of_property_read_u32(np, "cpu1-start-addr",
  63. (u32 *) &cpu1start_addr))
  64. pr_err("SMP: Need cpu1-start-addr in device tree.\n");
  65. sys_manager_base_addr = of_iomap(np, 0);
  66. np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
  67. rst_manager_base_addr = of_iomap(np, 0);
  68. np = of_find_compatible_node(NULL, NULL, "altr,clk-mgr");
  69. clk_mgr_base_addr = of_iomap(np, 0);
  70. }
  71. static void __init socfpga_init_irq(void)
  72. {
  73. irqchip_init();
  74. socfpga_sysmgr_init();
  75. }
  76. static void socfpga_cyclone5_restart(enum reboot_mode mode, const char *cmd)
  77. {
  78. u32 temp;
  79. temp = readl(rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
  80. if (mode == REBOOT_HARD)
  81. temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
  82. else
  83. temp |= RSTMGR_CTRL_SWWARMRSTREQ;
  84. writel(temp, rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
  85. }
  86. static void __init socfpga_cyclone5_init(void)
  87. {
  88. l2x0_of_init(0, ~0UL);
  89. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  90. of_clk_init(NULL);
  91. socfpga_init_clocks();
  92. }
  93. static const char *altera_dt_match[] = {
  94. "altr,socfpga",
  95. NULL
  96. };
  97. DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
  98. .smp = smp_ops(socfpga_smp_ops),
  99. .map_io = socfpga_map_io,
  100. .init_irq = socfpga_init_irq,
  101. .init_machine = socfpga_cyclone5_init,
  102. .restart = socfpga_cyclone5_restart,
  103. .dt_compat = altera_dt_match,
  104. MACHINE_END