setup-r8a73a4.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*
  2. * r8a73a4 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/irq.h>
  21. #include <linux/irqchip.h>
  22. #include <linux/kernel.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/platform_data/irq-renesas-irqc.h>
  25. #include <linux/serial_sci.h>
  26. #include <mach/common.h>
  27. #include <mach/irqs.h>
  28. #include <mach/r8a73a4.h>
  29. #include <asm/mach/arch.h>
  30. static const struct resource pfc_resources[] = {
  31. DEFINE_RES_MEM(0xe6050000, 0x9000),
  32. };
  33. void __init r8a73a4_pinmux_init(void)
  34. {
  35. platform_device_register_simple("pfc-r8a73a4", -1, pfc_resources,
  36. ARRAY_SIZE(pfc_resources));
  37. }
  38. #define SCIF_COMMON(scif_type, baseaddr, irq) \
  39. .type = scif_type, \
  40. .mapbase = baseaddr, \
  41. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  42. .scbrr_algo_id = SCBRR_ALGO_4, \
  43. .irqs = SCIx_IRQ_MUXED(irq)
  44. #define SCIFA_DATA(index, baseaddr, irq) \
  45. [index] = { \
  46. SCIF_COMMON(PORT_SCIFA, baseaddr, irq), \
  47. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE0, \
  48. }
  49. #define SCIFB_DATA(index, baseaddr, irq) \
  50. [index] = { \
  51. SCIF_COMMON(PORT_SCIFB, baseaddr, irq), \
  52. .scscr = SCSCR_RE | SCSCR_TE, \
  53. }
  54. enum { SCIFA0, SCIFA1, SCIFB0, SCIFB1, SCIFB2, SCIFB3 };
  55. static const struct plat_sci_port scif[] = {
  56. SCIFA_DATA(SCIFA0, 0xe6c40000, gic_spi(144)), /* SCIFA0 */
  57. SCIFA_DATA(SCIFA1, 0xe6c50000, gic_spi(145)), /* SCIFA1 */
  58. SCIFB_DATA(SCIFB0, 0xe6c20000, gic_spi(148)), /* SCIFB0 */
  59. SCIFB_DATA(SCIFB1, 0xe6c30000, gic_spi(149)), /* SCIFB1 */
  60. SCIFB_DATA(SCIFB2, 0xe6ce0000, gic_spi(150)), /* SCIFB2 */
  61. SCIFB_DATA(SCIFB3, 0xe6cf0000, gic_spi(151)), /* SCIFB3 */
  62. };
  63. static inline void r8a73a4_register_scif(int idx)
  64. {
  65. platform_device_register_data(&platform_bus, "sh-sci", idx, &scif[idx],
  66. sizeof(struct plat_sci_port));
  67. }
  68. static const struct renesas_irqc_config irqc0_data = {
  69. .irq_base = irq_pin(0), /* IRQ0 -> IRQ31 */
  70. };
  71. static const struct resource irqc0_resources[] = {
  72. DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
  73. DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
  74. DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
  75. DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
  76. DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
  77. DEFINE_RES_IRQ(gic_spi(4)), /* IRQ4 */
  78. DEFINE_RES_IRQ(gic_spi(5)), /* IRQ5 */
  79. DEFINE_RES_IRQ(gic_spi(6)), /* IRQ6 */
  80. DEFINE_RES_IRQ(gic_spi(7)), /* IRQ7 */
  81. DEFINE_RES_IRQ(gic_spi(8)), /* IRQ8 */
  82. DEFINE_RES_IRQ(gic_spi(9)), /* IRQ9 */
  83. DEFINE_RES_IRQ(gic_spi(10)), /* IRQ10 */
  84. DEFINE_RES_IRQ(gic_spi(11)), /* IRQ11 */
  85. DEFINE_RES_IRQ(gic_spi(12)), /* IRQ12 */
  86. DEFINE_RES_IRQ(gic_spi(13)), /* IRQ13 */
  87. DEFINE_RES_IRQ(gic_spi(14)), /* IRQ14 */
  88. DEFINE_RES_IRQ(gic_spi(15)), /* IRQ15 */
  89. DEFINE_RES_IRQ(gic_spi(16)), /* IRQ16 */
  90. DEFINE_RES_IRQ(gic_spi(17)), /* IRQ17 */
  91. DEFINE_RES_IRQ(gic_spi(18)), /* IRQ18 */
  92. DEFINE_RES_IRQ(gic_spi(19)), /* IRQ19 */
  93. DEFINE_RES_IRQ(gic_spi(20)), /* IRQ20 */
  94. DEFINE_RES_IRQ(gic_spi(21)), /* IRQ21 */
  95. DEFINE_RES_IRQ(gic_spi(22)), /* IRQ22 */
  96. DEFINE_RES_IRQ(gic_spi(23)), /* IRQ23 */
  97. DEFINE_RES_IRQ(gic_spi(24)), /* IRQ24 */
  98. DEFINE_RES_IRQ(gic_spi(25)), /* IRQ25 */
  99. DEFINE_RES_IRQ(gic_spi(26)), /* IRQ26 */
  100. DEFINE_RES_IRQ(gic_spi(27)), /* IRQ27 */
  101. DEFINE_RES_IRQ(gic_spi(28)), /* IRQ28 */
  102. DEFINE_RES_IRQ(gic_spi(29)), /* IRQ29 */
  103. DEFINE_RES_IRQ(gic_spi(30)), /* IRQ30 */
  104. DEFINE_RES_IRQ(gic_spi(31)), /* IRQ31 */
  105. };
  106. static const struct renesas_irqc_config irqc1_data = {
  107. .irq_base = irq_pin(32), /* IRQ32 -> IRQ57 */
  108. };
  109. static const struct resource irqc1_resources[] = {
  110. DEFINE_RES_MEM(0xe61c0200, 0x200), /* IRQC Event Detector Block_1 */
  111. DEFINE_RES_IRQ(gic_spi(32)), /* IRQ32 */
  112. DEFINE_RES_IRQ(gic_spi(33)), /* IRQ33 */
  113. DEFINE_RES_IRQ(gic_spi(34)), /* IRQ34 */
  114. DEFINE_RES_IRQ(gic_spi(35)), /* IRQ35 */
  115. DEFINE_RES_IRQ(gic_spi(36)), /* IRQ36 */
  116. DEFINE_RES_IRQ(gic_spi(37)), /* IRQ37 */
  117. DEFINE_RES_IRQ(gic_spi(38)), /* IRQ38 */
  118. DEFINE_RES_IRQ(gic_spi(39)), /* IRQ39 */
  119. DEFINE_RES_IRQ(gic_spi(40)), /* IRQ40 */
  120. DEFINE_RES_IRQ(gic_spi(41)), /* IRQ41 */
  121. DEFINE_RES_IRQ(gic_spi(42)), /* IRQ42 */
  122. DEFINE_RES_IRQ(gic_spi(43)), /* IRQ43 */
  123. DEFINE_RES_IRQ(gic_spi(44)), /* IRQ44 */
  124. DEFINE_RES_IRQ(gic_spi(45)), /* IRQ45 */
  125. DEFINE_RES_IRQ(gic_spi(46)), /* IRQ46 */
  126. DEFINE_RES_IRQ(gic_spi(47)), /* IRQ47 */
  127. DEFINE_RES_IRQ(gic_spi(48)), /* IRQ48 */
  128. DEFINE_RES_IRQ(gic_spi(49)), /* IRQ49 */
  129. DEFINE_RES_IRQ(gic_spi(50)), /* IRQ50 */
  130. DEFINE_RES_IRQ(gic_spi(51)), /* IRQ51 */
  131. DEFINE_RES_IRQ(gic_spi(52)), /* IRQ52 */
  132. DEFINE_RES_IRQ(gic_spi(53)), /* IRQ53 */
  133. DEFINE_RES_IRQ(gic_spi(54)), /* IRQ54 */
  134. DEFINE_RES_IRQ(gic_spi(55)), /* IRQ55 */
  135. DEFINE_RES_IRQ(gic_spi(56)), /* IRQ56 */
  136. DEFINE_RES_IRQ(gic_spi(57)), /* IRQ57 */
  137. };
  138. #define r8a73a4_register_irqc(idx) \
  139. platform_device_register_resndata(&platform_bus, "renesas_irqc", \
  140. idx, irqc##idx##_resources, \
  141. ARRAY_SIZE(irqc##idx##_resources), \
  142. &irqc##idx##_data, \
  143. sizeof(struct renesas_irqc_config))
  144. /* Thermal0 -> Thermal2 */
  145. static const struct resource thermal0_resources[] = {
  146. DEFINE_RES_MEM(0xe61f0000, 0x14),
  147. DEFINE_RES_MEM(0xe61f0100, 0x38),
  148. DEFINE_RES_MEM(0xe61f0200, 0x38),
  149. DEFINE_RES_MEM(0xe61f0300, 0x38),
  150. DEFINE_RES_IRQ(gic_spi(69)),
  151. };
  152. #define r8a73a4_register_thermal() \
  153. platform_device_register_simple("rcar_thermal", -1, \
  154. thermal0_resources, \
  155. ARRAY_SIZE(thermal0_resources))
  156. void __init r8a73a4_add_standard_devices(void)
  157. {
  158. r8a73a4_register_scif(SCIFA0);
  159. r8a73a4_register_scif(SCIFA1);
  160. r8a73a4_register_scif(SCIFB0);
  161. r8a73a4_register_scif(SCIFB1);
  162. r8a73a4_register_scif(SCIFB2);
  163. r8a73a4_register_scif(SCIFB3);
  164. r8a73a4_register_irqc(0);
  165. r8a73a4_register_irqc(1);
  166. r8a73a4_register_thermal();
  167. }
  168. #ifdef CONFIG_USE_OF
  169. void __init r8a73a4_add_standard_devices_dt(void)
  170. {
  171. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  172. }
  173. static const char *r8a73a4_boards_compat_dt[] __initdata = {
  174. "renesas,r8a73a4",
  175. NULL,
  176. };
  177. DT_MACHINE_START(R8A73A4_DT, "Generic R8A73A4 (Flattened Device Tree)")
  178. .init_irq = irqchip_init,
  179. .init_machine = r8a73a4_add_standard_devices_dt,
  180. .init_time = shmobile_timer_init,
  181. .dt_compat = r8a73a4_boards_compat_dt,
  182. MACHINE_END
  183. #endif /* CONFIG_USE_OF */