irq-pm.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /* linux/arch/arm/plat-s3c24xx/irq-om.c
  2. *
  3. * Copyright (c) 2003-2004 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * http://armlinux.simtec.co.uk/
  6. *
  7. * S3C24XX - IRQ PM code
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/io.h>
  19. #include <plat/cpu.h>
  20. #include <plat/pm.h>
  21. #include <plat/map-base.h>
  22. #include <plat/map-s3c.h>
  23. #include <mach/regs-irq.h>
  24. #include <mach/regs-gpio.h>
  25. #include <asm/irq.h>
  26. /* state for IRQs over sleep */
  27. /* default is to allow for EINT0..EINT15, and IRQ_RTC as wakeup sources
  28. *
  29. * set bit to 1 in allow bitfield to enable the wakeup settings on it
  30. */
  31. unsigned long s3c_irqwake_intallow = 1L << 30 | 0xfL;
  32. unsigned long s3c_irqwake_eintallow = 0x0000fff0L;
  33. int s3c_irq_wake(struct irq_data *data, unsigned int state)
  34. {
  35. unsigned long irqbit = 1 << data->hwirq;
  36. if (!(s3c_irqwake_intallow & irqbit))
  37. return -ENOENT;
  38. pr_info("wake %s for hwirq %lu\n",
  39. state ? "enabled" : "disabled", data->hwirq);
  40. if (!state)
  41. s3c_irqwake_intmask |= irqbit;
  42. else
  43. s3c_irqwake_intmask &= ~irqbit;
  44. return 0;
  45. }
  46. static struct sleep_save irq_save[] = {
  47. SAVE_ITEM(S3C2410_INTMSK),
  48. SAVE_ITEM(S3C2410_INTSUBMSK),
  49. };
  50. /* the extint values move between the s3c2410/s3c2440 and the s3c2412
  51. * so we use an array to hold them, and to calculate the address of
  52. * the register at run-time
  53. */
  54. static unsigned long save_extint[3];
  55. static unsigned long save_eintflt[4];
  56. static unsigned long save_eintmask;
  57. static int s3c24xx_irq_suspend(void)
  58. {
  59. unsigned int i;
  60. for (i = 0; i < ARRAY_SIZE(save_extint); i++)
  61. save_extint[i] = __raw_readl(S3C24XX_EXTINT0 + (i*4));
  62. for (i = 0; i < ARRAY_SIZE(save_eintflt); i++)
  63. save_eintflt[i] = __raw_readl(S3C24XX_EINFLT0 + (i*4));
  64. s3c_pm_do_save(irq_save, ARRAY_SIZE(irq_save));
  65. save_eintmask = __raw_readl(S3C24XX_EINTMASK);
  66. return 0;
  67. }
  68. static void s3c24xx_irq_resume(void)
  69. {
  70. unsigned int i;
  71. for (i = 0; i < ARRAY_SIZE(save_extint); i++)
  72. __raw_writel(save_extint[i], S3C24XX_EXTINT0 + (i*4));
  73. for (i = 0; i < ARRAY_SIZE(save_eintflt); i++)
  74. __raw_writel(save_eintflt[i], S3C24XX_EINFLT0 + (i*4));
  75. s3c_pm_do_restore(irq_save, ARRAY_SIZE(irq_save));
  76. __raw_writel(save_eintmask, S3C24XX_EINTMASK);
  77. }
  78. struct syscore_ops s3c24xx_irq_syscore_ops = {
  79. .suspend = s3c24xx_irq_suspend,
  80. .resume = s3c24xx_irq_resume,
  81. };
  82. #ifdef CONFIG_CPU_S3C2416
  83. static struct sleep_save s3c2416_irq_save[] = {
  84. SAVE_ITEM(S3C2416_INTMSK2),
  85. };
  86. static int s3c2416_irq_suspend(void)
  87. {
  88. s3c_pm_do_save(s3c2416_irq_save, ARRAY_SIZE(s3c2416_irq_save));
  89. return 0;
  90. }
  91. static void s3c2416_irq_resume(void)
  92. {
  93. s3c_pm_do_restore(s3c2416_irq_save, ARRAY_SIZE(s3c2416_irq_save));
  94. }
  95. struct syscore_ops s3c2416_irq_syscore_ops = {
  96. .suspend = s3c2416_irq_suspend,
  97. .resume = s3c2416_irq_resume,
  98. };
  99. #endif