prm-regbits-54xx.h 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701
  1. /*
  2. * OMAP54xx Power Management register bits
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Paul Walmsley (paul@pwsan.com)
  7. * Rajendra Nayak (rnayak@ti.com)
  8. * Benoit Cousson (b-cousson@ti.com)
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_54XX_H
  21. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_54XX_H
  22. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  23. #define OMAP54XX_ABBOFF_ACT_SHIFT 1
  24. #define OMAP54XX_ABBOFF_ACT_WIDTH 0x1
  25. #define OMAP54XX_ABBOFF_ACT_MASK (1 << 1)
  26. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  27. #define OMAP54XX_ABBOFF_SLEEP_SHIFT 2
  28. #define OMAP54XX_ABBOFF_SLEEP_WIDTH 0x1
  29. #define OMAP54XX_ABBOFF_SLEEP_MASK (1 << 2)
  30. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  31. #define OMAP54XX_ABB_MM_DONE_EN_SHIFT 31
  32. #define OMAP54XX_ABB_MM_DONE_EN_WIDTH 0x1
  33. #define OMAP54XX_ABB_MM_DONE_EN_MASK (1 << 31)
  34. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  35. #define OMAP54XX_ABB_MM_DONE_ST_SHIFT 31
  36. #define OMAP54XX_ABB_MM_DONE_ST_WIDTH 0x1
  37. #define OMAP54XX_ABB_MM_DONE_ST_MASK (1 << 31)
  38. /* Used by PRM_IRQENABLE_MPU_2 */
  39. #define OMAP54XX_ABB_MPU_DONE_EN_SHIFT 7
  40. #define OMAP54XX_ABB_MPU_DONE_EN_WIDTH 0x1
  41. #define OMAP54XX_ABB_MPU_DONE_EN_MASK (1 << 7)
  42. /* Used by PRM_IRQSTATUS_MPU_2 */
  43. #define OMAP54XX_ABB_MPU_DONE_ST_SHIFT 7
  44. #define OMAP54XX_ABB_MPU_DONE_ST_WIDTH 0x1
  45. #define OMAP54XX_ABB_MPU_DONE_ST_MASK (1 << 7)
  46. /* Used by PRM_ABBLDO_MM_SETUP, PRM_ABBLDO_MPU_SETUP */
  47. #define OMAP54XX_ACTIVE_FBB_SEL_SHIFT 2
  48. #define OMAP54XX_ACTIVE_FBB_SEL_WIDTH 0x1
  49. #define OMAP54XX_ACTIVE_FBB_SEL_MASK (1 << 2)
  50. /* Used by PM_ABE_PWRSTCTRL */
  51. #define OMAP54XX_AESSMEM_ONSTATE_SHIFT 16
  52. #define OMAP54XX_AESSMEM_ONSTATE_WIDTH 0x2
  53. #define OMAP54XX_AESSMEM_ONSTATE_MASK (0x3 << 16)
  54. /* Used by PM_ABE_PWRSTCTRL */
  55. #define OMAP54XX_AESSMEM_RETSTATE_SHIFT 8
  56. #define OMAP54XX_AESSMEM_RETSTATE_WIDTH 0x1
  57. #define OMAP54XX_AESSMEM_RETSTATE_MASK (1 << 8)
  58. /* Used by PM_ABE_PWRSTST */
  59. #define OMAP54XX_AESSMEM_STATEST_SHIFT 4
  60. #define OMAP54XX_AESSMEM_STATEST_WIDTH 0x2
  61. #define OMAP54XX_AESSMEM_STATEST_MASK (0x3 << 4)
  62. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  63. #define OMAP54XX_AIPOFF_SHIFT 8
  64. #define OMAP54XX_AIPOFF_WIDTH 0x1
  65. #define OMAP54XX_AIPOFF_MASK (1 << 8)
  66. /* Used by PRM_VOLTCTRL */
  67. #define OMAP54XX_AUTO_CTRL_VDD_CORE_L_SHIFT 0
  68. #define OMAP54XX_AUTO_CTRL_VDD_CORE_L_WIDTH 0x2
  69. #define OMAP54XX_AUTO_CTRL_VDD_CORE_L_MASK (0x3 << 0)
  70. /* Used by PRM_VOLTCTRL */
  71. #define OMAP54XX_AUTO_CTRL_VDD_MM_L_SHIFT 4
  72. #define OMAP54XX_AUTO_CTRL_VDD_MM_L_WIDTH 0x2
  73. #define OMAP54XX_AUTO_CTRL_VDD_MM_L_MASK (0x3 << 4)
  74. /* Used by PRM_VOLTCTRL */
  75. #define OMAP54XX_AUTO_CTRL_VDD_MPU_L_SHIFT 2
  76. #define OMAP54XX_AUTO_CTRL_VDD_MPU_L_WIDTH 0x2
  77. #define OMAP54XX_AUTO_CTRL_VDD_MPU_L_MASK (0x3 << 2)
  78. /* Used by PRM_VC_BYPASS_ERRST */
  79. #define OMAP54XX_BYPS_RA_ERR_SHIFT 1
  80. #define OMAP54XX_BYPS_RA_ERR_WIDTH 0x1
  81. #define OMAP54XX_BYPS_RA_ERR_MASK (1 << 1)
  82. /* Used by PRM_VC_BYPASS_ERRST */
  83. #define OMAP54XX_BYPS_SA_ERR_SHIFT 0
  84. #define OMAP54XX_BYPS_SA_ERR_WIDTH 0x1
  85. #define OMAP54XX_BYPS_SA_ERR_MASK (1 << 0)
  86. /* Used by PRM_VC_BYPASS_ERRST */
  87. #define OMAP54XX_BYPS_TIMEOUT_ERR_SHIFT 2
  88. #define OMAP54XX_BYPS_TIMEOUT_ERR_WIDTH 0x1
  89. #define OMAP54XX_BYPS_TIMEOUT_ERR_MASK (1 << 2)
  90. /* Used by PRM_RSTST */
  91. #define OMAP54XX_C2C_RST_SHIFT 10
  92. #define OMAP54XX_C2C_RST_WIDTH 0x1
  93. #define OMAP54XX_C2C_RST_MASK (1 << 10)
  94. /* Used by PM_CAM_PWRSTCTRL */
  95. #define OMAP54XX_CAM_MEM_ONSTATE_SHIFT 16
  96. #define OMAP54XX_CAM_MEM_ONSTATE_WIDTH 0x2
  97. #define OMAP54XX_CAM_MEM_ONSTATE_MASK (0x3 << 16)
  98. /* Used by PM_CAM_PWRSTST */
  99. #define OMAP54XX_CAM_MEM_STATEST_SHIFT 4
  100. #define OMAP54XX_CAM_MEM_STATEST_WIDTH 0x2
  101. #define OMAP54XX_CAM_MEM_STATEST_MASK (0x3 << 4)
  102. /* Used by PRM_CLKREQCTRL */
  103. #define OMAP54XX_CLKREQ_COND_SHIFT 0
  104. #define OMAP54XX_CLKREQ_COND_WIDTH 0x3
  105. #define OMAP54XX_CLKREQ_COND_MASK (0x7 << 0)
  106. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  107. #define OMAP54XX_CMDRA_VDD_CORE_L_SHIFT 16
  108. #define OMAP54XX_CMDRA_VDD_CORE_L_WIDTH 0x8
  109. #define OMAP54XX_CMDRA_VDD_CORE_L_MASK (0xff << 16)
  110. /* Used by PRM_VC_SMPS_MM_CONFIG */
  111. #define OMAP54XX_CMDRA_VDD_MM_L_SHIFT 16
  112. #define OMAP54XX_CMDRA_VDD_MM_L_WIDTH 0x8
  113. #define OMAP54XX_CMDRA_VDD_MM_L_MASK (0xff << 16)
  114. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  115. #define OMAP54XX_CMDRA_VDD_MPU_L_SHIFT 16
  116. #define OMAP54XX_CMDRA_VDD_MPU_L_WIDTH 0x8
  117. #define OMAP54XX_CMDRA_VDD_MPU_L_MASK (0xff << 16)
  118. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  119. #define OMAP54XX_CMD_VDD_CORE_L_SHIFT 28
  120. #define OMAP54XX_CMD_VDD_CORE_L_WIDTH 0x1
  121. #define OMAP54XX_CMD_VDD_CORE_L_MASK (1 << 28)
  122. /* Used by PRM_VC_SMPS_MM_CONFIG */
  123. #define OMAP54XX_CMD_VDD_MM_L_SHIFT 28
  124. #define OMAP54XX_CMD_VDD_MM_L_WIDTH 0x1
  125. #define OMAP54XX_CMD_VDD_MM_L_MASK (1 << 28)
  126. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  127. #define OMAP54XX_CMD_VDD_MPU_L_SHIFT 28
  128. #define OMAP54XX_CMD_VDD_MPU_L_WIDTH 0x1
  129. #define OMAP54XX_CMD_VDD_MPU_L_MASK (1 << 28)
  130. /* Used by PM_CORE_PWRSTCTRL */
  131. #define OMAP54XX_CORE_OCMRAM_ONSTATE_SHIFT 18
  132. #define OMAP54XX_CORE_OCMRAM_ONSTATE_WIDTH 0x2
  133. #define OMAP54XX_CORE_OCMRAM_ONSTATE_MASK (0x3 << 18)
  134. /* Used by PM_CORE_PWRSTCTRL */
  135. #define OMAP54XX_CORE_OCMRAM_RETSTATE_SHIFT 9
  136. #define OMAP54XX_CORE_OCMRAM_RETSTATE_WIDTH 0x1
  137. #define OMAP54XX_CORE_OCMRAM_RETSTATE_MASK (1 << 9)
  138. /* Used by PM_CORE_PWRSTST */
  139. #define OMAP54XX_CORE_OCMRAM_STATEST_SHIFT 6
  140. #define OMAP54XX_CORE_OCMRAM_STATEST_WIDTH 0x2
  141. #define OMAP54XX_CORE_OCMRAM_STATEST_MASK (0x3 << 6)
  142. /* Used by PM_CORE_PWRSTCTRL */
  143. #define OMAP54XX_CORE_OTHER_BANK_ONSTATE_SHIFT 16
  144. #define OMAP54XX_CORE_OTHER_BANK_ONSTATE_WIDTH 0x2
  145. #define OMAP54XX_CORE_OTHER_BANK_ONSTATE_MASK (0x3 << 16)
  146. /* Used by PM_CORE_PWRSTCTRL */
  147. #define OMAP54XX_CORE_OTHER_BANK_RETSTATE_SHIFT 8
  148. #define OMAP54XX_CORE_OTHER_BANK_RETSTATE_WIDTH 0x1
  149. #define OMAP54XX_CORE_OTHER_BANK_RETSTATE_MASK (1 << 8)
  150. /* Used by PM_CORE_PWRSTST */
  151. #define OMAP54XX_CORE_OTHER_BANK_STATEST_SHIFT 4
  152. #define OMAP54XX_CORE_OTHER_BANK_STATEST_WIDTH 0x2
  153. #define OMAP54XX_CORE_OTHER_BANK_STATEST_MASK (0x3 << 4)
  154. /* Used by REVISION_PRM */
  155. #define OMAP54XX_CUSTOM_SHIFT 6
  156. #define OMAP54XX_CUSTOM_WIDTH 0x2
  157. #define OMAP54XX_CUSTOM_MASK (0x3 << 6)
  158. /* Used by PRM_VC_VAL_BYPASS */
  159. #define OMAP54XX_DATA_SHIFT 16
  160. #define OMAP54XX_DATA_WIDTH 0x8
  161. #define OMAP54XX_DATA_MASK (0xff << 16)
  162. /* Used by PRM_DEBUG_CORE_RET_TRANS */
  163. #define OMAP54XX_PRM_DEBUG_OUT_SHIFT 0
  164. #define OMAP54XX_PRM_DEBUG_OUT_WIDTH 0x1c
  165. #define OMAP54XX_PRM_DEBUG_OUT_MASK (0xfffffff << 0)
  166. /* Renamed from DEBUG_OUT Used by PRM_DEBUG_MM_RET_TRANS */
  167. #define OMAP54XX_DEBUG_OUT_0_9_SHIFT 0
  168. #define OMAP54XX_DEBUG_OUT_0_9_WIDTH 0xa
  169. #define OMAP54XX_DEBUG_OUT_0_9_MASK (0x3ff << 0)
  170. /* Renamed from DEBUG_OUT Used by PRM_DEBUG_MPU_RET_TRANS */
  171. #define OMAP54XX_DEBUG_OUT_0_6_SHIFT 0
  172. #define OMAP54XX_DEBUG_OUT_0_6_WIDTH 0x7
  173. #define OMAP54XX_DEBUG_OUT_0_6_MASK (0x7f << 0)
  174. /* Renamed from DEBUG_OUT Used by PRM_DEBUG_OFF_TRANS */
  175. #define OMAP54XX_DEBUG_OUT_0_31_SHIFT 0
  176. #define OMAP54XX_DEBUG_OUT_0_31_WIDTH 0x20
  177. #define OMAP54XX_DEBUG_OUT_0_31_MASK (0xffffffff << 0)
  178. /* Renamed from DEBUG_OUT Used by PRM_DEBUG_WKUPAON_FD_TRANS */
  179. #define OMAP54XX_DEBUG_OUT_0_11_SHIFT 0
  180. #define OMAP54XX_DEBUG_OUT_0_11_WIDTH 0xc
  181. #define OMAP54XX_DEBUG_OUT_0_11_MASK (0xfff << 0)
  182. /* Used by PRM_DEVICE_OFF_CTRL */
  183. #define OMAP54XX_DEVICE_OFF_ENABLE_SHIFT 0
  184. #define OMAP54XX_DEVICE_OFF_ENABLE_WIDTH 0x1
  185. #define OMAP54XX_DEVICE_OFF_ENABLE_MASK (1 << 0)
  186. /* Used by PRM_VC_CFG_I2C_MODE */
  187. #define OMAP54XX_DFILTEREN_SHIFT 6
  188. #define OMAP54XX_DFILTEREN_WIDTH 0x1
  189. #define OMAP54XX_DFILTEREN_MASK (1 << 6)
  190. /* Used by PRM_IRQENABLE_DSP, PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  191. #define OMAP54XX_DPLL_ABE_RECAL_EN_SHIFT 4
  192. #define OMAP54XX_DPLL_ABE_RECAL_EN_WIDTH 0x1
  193. #define OMAP54XX_DPLL_ABE_RECAL_EN_MASK (1 << 4)
  194. /* Used by PRM_IRQSTATUS_DSP, PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  195. #define OMAP54XX_DPLL_ABE_RECAL_ST_SHIFT 4
  196. #define OMAP54XX_DPLL_ABE_RECAL_ST_WIDTH 0x1
  197. #define OMAP54XX_DPLL_ABE_RECAL_ST_MASK (1 << 4)
  198. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  199. #define OMAP54XX_DPLL_CORE_RECAL_EN_SHIFT 0
  200. #define OMAP54XX_DPLL_CORE_RECAL_EN_WIDTH 0x1
  201. #define OMAP54XX_DPLL_CORE_RECAL_EN_MASK (1 << 0)
  202. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  203. #define OMAP54XX_DPLL_CORE_RECAL_ST_SHIFT 0
  204. #define OMAP54XX_DPLL_CORE_RECAL_ST_WIDTH 0x1
  205. #define OMAP54XX_DPLL_CORE_RECAL_ST_MASK (1 << 0)
  206. /* Used by PRM_IRQENABLE_DSP, PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  207. #define OMAP54XX_DPLL_IVA_RECAL_EN_SHIFT 2
  208. #define OMAP54XX_DPLL_IVA_RECAL_EN_WIDTH 0x1
  209. #define OMAP54XX_DPLL_IVA_RECAL_EN_MASK (1 << 2)
  210. /* Used by PRM_IRQSTATUS_DSP, PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  211. #define OMAP54XX_DPLL_IVA_RECAL_ST_SHIFT 2
  212. #define OMAP54XX_DPLL_IVA_RECAL_ST_WIDTH 0x1
  213. #define OMAP54XX_DPLL_IVA_RECAL_ST_MASK (1 << 2)
  214. /* Used by PRM_IRQENABLE_MPU */
  215. #define OMAP54XX_DPLL_MPU_RECAL_EN_SHIFT 1
  216. #define OMAP54XX_DPLL_MPU_RECAL_EN_WIDTH 0x1
  217. #define OMAP54XX_DPLL_MPU_RECAL_EN_MASK (1 << 1)
  218. /* Used by PRM_IRQSTATUS_MPU */
  219. #define OMAP54XX_DPLL_MPU_RECAL_ST_SHIFT 1
  220. #define OMAP54XX_DPLL_MPU_RECAL_ST_WIDTH 0x1
  221. #define OMAP54XX_DPLL_MPU_RECAL_ST_MASK (1 << 1)
  222. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  223. #define OMAP54XX_DPLL_PER_RECAL_EN_SHIFT 3
  224. #define OMAP54XX_DPLL_PER_RECAL_EN_WIDTH 0x1
  225. #define OMAP54XX_DPLL_PER_RECAL_EN_MASK (1 << 3)
  226. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  227. #define OMAP54XX_DPLL_PER_RECAL_ST_SHIFT 3
  228. #define OMAP54XX_DPLL_PER_RECAL_ST_WIDTH 0x1
  229. #define OMAP54XX_DPLL_PER_RECAL_ST_MASK (1 << 3)
  230. /* Used by PM_DSP_PWRSTCTRL */
  231. #define OMAP54XX_DSP_EDMA_ONSTATE_SHIFT 20
  232. #define OMAP54XX_DSP_EDMA_ONSTATE_WIDTH 0x2
  233. #define OMAP54XX_DSP_EDMA_ONSTATE_MASK (0x3 << 20)
  234. /* Used by PM_DSP_PWRSTCTRL */
  235. #define OMAP54XX_DSP_EDMA_RETSTATE_SHIFT 10
  236. #define OMAP54XX_DSP_EDMA_RETSTATE_WIDTH 0x1
  237. #define OMAP54XX_DSP_EDMA_RETSTATE_MASK (1 << 10)
  238. /* Used by PM_DSP_PWRSTST */
  239. #define OMAP54XX_DSP_EDMA_STATEST_SHIFT 8
  240. #define OMAP54XX_DSP_EDMA_STATEST_WIDTH 0x2
  241. #define OMAP54XX_DSP_EDMA_STATEST_MASK (0x3 << 8)
  242. /* Used by PM_DSP_PWRSTCTRL */
  243. #define OMAP54XX_DSP_L1_ONSTATE_SHIFT 16
  244. #define OMAP54XX_DSP_L1_ONSTATE_WIDTH 0x2
  245. #define OMAP54XX_DSP_L1_ONSTATE_MASK (0x3 << 16)
  246. /* Used by PM_DSP_PWRSTCTRL */
  247. #define OMAP54XX_DSP_L1_RETSTATE_SHIFT 8
  248. #define OMAP54XX_DSP_L1_RETSTATE_WIDTH 0x1
  249. #define OMAP54XX_DSP_L1_RETSTATE_MASK (1 << 8)
  250. /* Used by PM_DSP_PWRSTST */
  251. #define OMAP54XX_DSP_L1_STATEST_SHIFT 4
  252. #define OMAP54XX_DSP_L1_STATEST_WIDTH 0x2
  253. #define OMAP54XX_DSP_L1_STATEST_MASK (0x3 << 4)
  254. /* Used by PM_DSP_PWRSTCTRL */
  255. #define OMAP54XX_DSP_L2_ONSTATE_SHIFT 18
  256. #define OMAP54XX_DSP_L2_ONSTATE_WIDTH 0x2
  257. #define OMAP54XX_DSP_L2_ONSTATE_MASK (0x3 << 18)
  258. /* Used by PM_DSP_PWRSTCTRL */
  259. #define OMAP54XX_DSP_L2_RETSTATE_SHIFT 9
  260. #define OMAP54XX_DSP_L2_RETSTATE_WIDTH 0x1
  261. #define OMAP54XX_DSP_L2_RETSTATE_MASK (1 << 9)
  262. /* Used by PM_DSP_PWRSTST */
  263. #define OMAP54XX_DSP_L2_STATEST_SHIFT 6
  264. #define OMAP54XX_DSP_L2_STATEST_WIDTH 0x2
  265. #define OMAP54XX_DSP_L2_STATEST_MASK (0x3 << 6)
  266. /* Used by PM_DSS_PWRSTCTRL */
  267. #define OMAP54XX_DSS_MEM_ONSTATE_SHIFT 16
  268. #define OMAP54XX_DSS_MEM_ONSTATE_WIDTH 0x2
  269. #define OMAP54XX_DSS_MEM_ONSTATE_MASK (0x3 << 16)
  270. /* Used by PM_DSS_PWRSTCTRL */
  271. #define OMAP54XX_DSS_MEM_RETSTATE_SHIFT 8
  272. #define OMAP54XX_DSS_MEM_RETSTATE_WIDTH 0x1
  273. #define OMAP54XX_DSS_MEM_RETSTATE_MASK (1 << 8)
  274. /* Used by PM_DSS_PWRSTST */
  275. #define OMAP54XX_DSS_MEM_STATEST_SHIFT 4
  276. #define OMAP54XX_DSS_MEM_STATEST_WIDTH 0x2
  277. #define OMAP54XX_DSS_MEM_STATEST_MASK (0x3 << 4)
  278. /* Used by PRM_DEVICE_OFF_CTRL */
  279. #define OMAP54XX_EMIF1_OFFWKUP_DISABLE_SHIFT 8
  280. #define OMAP54XX_EMIF1_OFFWKUP_DISABLE_WIDTH 0x1
  281. #define OMAP54XX_EMIF1_OFFWKUP_DISABLE_MASK (1 << 8)
  282. /* Used by PRM_DEVICE_OFF_CTRL */
  283. #define OMAP54XX_EMIF2_OFFWKUP_DISABLE_SHIFT 9
  284. #define OMAP54XX_EMIF2_OFFWKUP_DISABLE_WIDTH 0x1
  285. #define OMAP54XX_EMIF2_OFFWKUP_DISABLE_MASK (1 << 9)
  286. /* Used by PM_EMU_PWRSTCTRL */
  287. #define OMAP54XX_EMU_BANK_ONSTATE_SHIFT 16
  288. #define OMAP54XX_EMU_BANK_ONSTATE_WIDTH 0x2
  289. #define OMAP54XX_EMU_BANK_ONSTATE_MASK (0x3 << 16)
  290. /* Used by PM_EMU_PWRSTST */
  291. #define OMAP54XX_EMU_BANK_STATEST_SHIFT 4
  292. #define OMAP54XX_EMU_BANK_STATEST_WIDTH 0x2
  293. #define OMAP54XX_EMU_BANK_STATEST_MASK (0x3 << 4)
  294. /*
  295. * Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP,
  296. * PRM_SRAM_WKUP_SETUP
  297. */
  298. #define OMAP54XX_ENABLE_RTA_SHIFT 0
  299. #define OMAP54XX_ENABLE_RTA_WIDTH 0x1
  300. #define OMAP54XX_ENABLE_RTA_MASK (1 << 0)
  301. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  302. #define OMAP54XX_ENFUNC1_SHIFT 3
  303. #define OMAP54XX_ENFUNC1_WIDTH 0x1
  304. #define OMAP54XX_ENFUNC1_MASK (1 << 3)
  305. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  306. #define OMAP54XX_ENFUNC2_SHIFT 4
  307. #define OMAP54XX_ENFUNC2_WIDTH 0x1
  308. #define OMAP54XX_ENFUNC2_MASK (1 << 4)
  309. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  310. #define OMAP54XX_ENFUNC3_SHIFT 5
  311. #define OMAP54XX_ENFUNC3_WIDTH 0x1
  312. #define OMAP54XX_ENFUNC3_MASK (1 << 5)
  313. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  314. #define OMAP54XX_ENFUNC4_SHIFT 6
  315. #define OMAP54XX_ENFUNC4_WIDTH 0x1
  316. #define OMAP54XX_ENFUNC4_MASK (1 << 6)
  317. /* Used by PRM_SLDO_CORE_SETUP, PRM_SLDO_MM_SETUP, PRM_SLDO_MPU_SETUP */
  318. #define OMAP54XX_ENFUNC5_SHIFT 7
  319. #define OMAP54XX_ENFUNC5_WIDTH 0x1
  320. #define OMAP54XX_ENFUNC5_MASK (1 << 7)
  321. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_MM_CONFIG, PRM_VP_MPU_CONFIG */
  322. #define OMAP54XX_ERRORGAIN_SHIFT 16
  323. #define OMAP54XX_ERRORGAIN_WIDTH 0x8
  324. #define OMAP54XX_ERRORGAIN_MASK (0xff << 16)
  325. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_MM_CONFIG, PRM_VP_MPU_CONFIG */
  326. #define OMAP54XX_ERROROFFSET_SHIFT 24
  327. #define OMAP54XX_ERROROFFSET_WIDTH 0x8
  328. #define OMAP54XX_ERROROFFSET_MASK (0xff << 24)
  329. /* Used by PRM_RSTST */
  330. #define OMAP54XX_EXTERNAL_WARM_RST_SHIFT 5
  331. #define OMAP54XX_EXTERNAL_WARM_RST_WIDTH 0x1
  332. #define OMAP54XX_EXTERNAL_WARM_RST_MASK (1 << 5)
  333. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_MM_CONFIG, PRM_VP_MPU_CONFIG */
  334. #define OMAP54XX_FORCEUPDATE_SHIFT 1
  335. #define OMAP54XX_FORCEUPDATE_WIDTH 0x1
  336. #define OMAP54XX_FORCEUPDATE_MASK (1 << 1)
  337. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_MM_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  338. #define OMAP54XX_FORCEUPDATEWAIT_SHIFT 8
  339. #define OMAP54XX_FORCEUPDATEWAIT_WIDTH 0x18
  340. #define OMAP54XX_FORCEUPDATEWAIT_MASK (0xffffff << 8)
  341. /* Used by PRM_IRQENABLE_DSP, PRM_IRQENABLE_IPU */
  342. #define OMAP54XX_FORCEWKUP_EN_SHIFT 10
  343. #define OMAP54XX_FORCEWKUP_EN_WIDTH 0x1
  344. #define OMAP54XX_FORCEWKUP_EN_MASK (1 << 10)
  345. /* Used by PRM_IRQSTATUS_DSP, PRM_IRQSTATUS_IPU */
  346. #define OMAP54XX_FORCEWKUP_ST_SHIFT 10
  347. #define OMAP54XX_FORCEWKUP_ST_WIDTH 0x1
  348. #define OMAP54XX_FORCEWKUP_ST_MASK (1 << 10)
  349. /* Used by REVISION_PRM */
  350. #define OMAP54XX_FUNC_SHIFT 16
  351. #define OMAP54XX_FUNC_WIDTH 0xc
  352. #define OMAP54XX_FUNC_MASK (0xfff << 16)
  353. /* Used by PRM_RSTST */
  354. #define OMAP54XX_GLOBAL_COLD_RST_SHIFT 0
  355. #define OMAP54XX_GLOBAL_COLD_RST_WIDTH 0x1
  356. #define OMAP54XX_GLOBAL_COLD_RST_MASK (1 << 0)
  357. /* Used by PRM_RSTST */
  358. #define OMAP54XX_GLOBAL_WARM_SW_RST_SHIFT 1
  359. #define OMAP54XX_GLOBAL_WARM_SW_RST_WIDTH 0x1
  360. #define OMAP54XX_GLOBAL_WARM_SW_RST_MASK (1 << 1)
  361. /* Used by PRM_IO_PMCTRL */
  362. #define OMAP54XX_GLOBAL_WUEN_SHIFT 16
  363. #define OMAP54XX_GLOBAL_WUEN_WIDTH 0x1
  364. #define OMAP54XX_GLOBAL_WUEN_MASK (1 << 16)
  365. /* Used by PM_GPU_PWRSTCTRL */
  366. #define OMAP54XX_GPU_MEM_ONSTATE_SHIFT 16
  367. #define OMAP54XX_GPU_MEM_ONSTATE_WIDTH 0x2
  368. #define OMAP54XX_GPU_MEM_ONSTATE_MASK (0x3 << 16)
  369. /* Used by PM_GPU_PWRSTST */
  370. #define OMAP54XX_GPU_MEM_STATEST_SHIFT 4
  371. #define OMAP54XX_GPU_MEM_STATEST_WIDTH 0x2
  372. #define OMAP54XX_GPU_MEM_STATEST_MASK (0x3 << 4)
  373. /* Used by PRM_VC_CFG_I2C_MODE */
  374. #define OMAP54XX_HSMCODE_SHIFT 0
  375. #define OMAP54XX_HSMCODE_WIDTH 0x3
  376. #define OMAP54XX_HSMCODE_MASK (0x7 << 0)
  377. /* Used by PRM_VC_CFG_I2C_MODE */
  378. #define OMAP54XX_HSMODEEN_SHIFT 3
  379. #define OMAP54XX_HSMODEEN_WIDTH 0x1
  380. #define OMAP54XX_HSMODEEN_MASK (1 << 3)
  381. /* Used by PRM_VC_CFG_I2C_CLK */
  382. #define OMAP54XX_HSSCLH_SHIFT 16
  383. #define OMAP54XX_HSSCLH_WIDTH 0x8
  384. #define OMAP54XX_HSSCLH_MASK (0xff << 16)
  385. /* Used by PRM_VC_CFG_I2C_CLK */
  386. #define OMAP54XX_HSSCLL_SHIFT 24
  387. #define OMAP54XX_HSSCLL_WIDTH 0x8
  388. #define OMAP54XX_HSSCLL_MASK (0xff << 24)
  389. /* Used by PM_IVA_PWRSTCTRL */
  390. #define OMAP54XX_HWA_MEM_ONSTATE_SHIFT 16
  391. #define OMAP54XX_HWA_MEM_ONSTATE_WIDTH 0x2
  392. #define OMAP54XX_HWA_MEM_ONSTATE_MASK (0x3 << 16)
  393. /* Used by PM_IVA_PWRSTCTRL */
  394. #define OMAP54XX_HWA_MEM_RETSTATE_SHIFT 8
  395. #define OMAP54XX_HWA_MEM_RETSTATE_WIDTH 0x1
  396. #define OMAP54XX_HWA_MEM_RETSTATE_MASK (1 << 8)
  397. /* Used by PM_IVA_PWRSTST */
  398. #define OMAP54XX_HWA_MEM_STATEST_SHIFT 4
  399. #define OMAP54XX_HWA_MEM_STATEST_WIDTH 0x2
  400. #define OMAP54XX_HWA_MEM_STATEST_MASK (0x3 << 4)
  401. /* Used by PRM_RSTST */
  402. #define OMAP54XX_ICEPICK_RST_SHIFT 9
  403. #define OMAP54XX_ICEPICK_RST_WIDTH 0x1
  404. #define OMAP54XX_ICEPICK_RST_MASK (1 << 9)
  405. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_MM_CONFIG, PRM_VP_MPU_CONFIG */
  406. #define OMAP54XX_INITVDD_SHIFT 2
  407. #define OMAP54XX_INITVDD_WIDTH 0x1
  408. #define OMAP54XX_INITVDD_MASK (1 << 2)
  409. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_MM_CONFIG, PRM_VP_MPU_CONFIG */
  410. #define OMAP54XX_INITVOLTAGE_SHIFT 8
  411. #define OMAP54XX_INITVOLTAGE_WIDTH 0x8
  412. #define OMAP54XX_INITVOLTAGE_MASK (0xff << 8)
  413. /*
  414. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CORE_PWRSTST,
  415. * PM_CUSTEFUSE_PWRSTST, PM_DSP_PWRSTST, PM_DSS_PWRSTST, PM_EMU_PWRSTST,
  416. * PM_GPU_PWRSTST, PM_IVA_PWRSTST, PM_L3INIT_PWRSTST, PM_MPU_PWRSTST,
  417. * PRM_VOLTST_MM, PRM_VOLTST_MPU
  418. */
  419. #define OMAP54XX_INTRANSITION_SHIFT 20
  420. #define OMAP54XX_INTRANSITION_WIDTH 0x1
  421. #define OMAP54XX_INTRANSITION_MASK (1 << 20)
  422. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  423. #define OMAP54XX_IO_EN_SHIFT 9
  424. #define OMAP54XX_IO_EN_WIDTH 0x1
  425. #define OMAP54XX_IO_EN_MASK (1 << 9)
  426. /* Used by PRM_IO_PMCTRL */
  427. #define OMAP54XX_IO_ON_STATUS_SHIFT 5
  428. #define OMAP54XX_IO_ON_STATUS_WIDTH 0x1
  429. #define OMAP54XX_IO_ON_STATUS_MASK (1 << 5)
  430. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  431. #define OMAP54XX_IO_ST_SHIFT 9
  432. #define OMAP54XX_IO_ST_WIDTH 0x1
  433. #define OMAP54XX_IO_ST_MASK (1 << 9)
  434. /* Used by PM_CORE_PWRSTCTRL */
  435. #define OMAP54XX_IPU_L2RAM_ONSTATE_SHIFT 20
  436. #define OMAP54XX_IPU_L2RAM_ONSTATE_WIDTH 0x2
  437. #define OMAP54XX_IPU_L2RAM_ONSTATE_MASK (0x3 << 20)
  438. /* Used by PM_CORE_PWRSTCTRL */
  439. #define OMAP54XX_IPU_L2RAM_RETSTATE_SHIFT 10
  440. #define OMAP54XX_IPU_L2RAM_RETSTATE_WIDTH 0x1
  441. #define OMAP54XX_IPU_L2RAM_RETSTATE_MASK (1 << 10)
  442. /* Used by PM_CORE_PWRSTST */
  443. #define OMAP54XX_IPU_L2RAM_STATEST_SHIFT 8
  444. #define OMAP54XX_IPU_L2RAM_STATEST_WIDTH 0x2
  445. #define OMAP54XX_IPU_L2RAM_STATEST_MASK (0x3 << 8)
  446. /* Used by PM_CORE_PWRSTCTRL */
  447. #define OMAP54XX_IPU_UNICACHE_ONSTATE_SHIFT 22
  448. #define OMAP54XX_IPU_UNICACHE_ONSTATE_WIDTH 0x2
  449. #define OMAP54XX_IPU_UNICACHE_ONSTATE_MASK (0x3 << 22)
  450. /* Used by PM_CORE_PWRSTCTRL */
  451. #define OMAP54XX_IPU_UNICACHE_RETSTATE_SHIFT 11
  452. #define OMAP54XX_IPU_UNICACHE_RETSTATE_WIDTH 0x1
  453. #define OMAP54XX_IPU_UNICACHE_RETSTATE_MASK (1 << 11)
  454. /* Used by PM_CORE_PWRSTST */
  455. #define OMAP54XX_IPU_UNICACHE_STATEST_SHIFT 10
  456. #define OMAP54XX_IPU_UNICACHE_STATEST_WIDTH 0x2
  457. #define OMAP54XX_IPU_UNICACHE_STATEST_MASK (0x3 << 10)
  458. /* Used by PRM_IO_PMCTRL */
  459. #define OMAP54XX_ISOCLK_OVERRIDE_SHIFT 0
  460. #define OMAP54XX_ISOCLK_OVERRIDE_WIDTH 0x1
  461. #define OMAP54XX_ISOCLK_OVERRIDE_MASK (1 << 0)
  462. /* Used by PRM_IO_PMCTRL */
  463. #define OMAP54XX_ISOCLK_STATUS_SHIFT 1
  464. #define OMAP54XX_ISOCLK_STATUS_WIDTH 0x1
  465. #define OMAP54XX_ISOCLK_STATUS_MASK (1 << 1)
  466. /* Used by PRM_IO_PMCTRL */
  467. #define OMAP54XX_ISOOVR_EXTEND_SHIFT 4
  468. #define OMAP54XX_ISOOVR_EXTEND_WIDTH 0x1
  469. #define OMAP54XX_ISOOVR_EXTEND_MASK (1 << 4)
  470. /* Used by PRM_IO_COUNT */
  471. #define OMAP54XX_ISO_2_ON_TIME_SHIFT 0
  472. #define OMAP54XX_ISO_2_ON_TIME_WIDTH 0x8
  473. #define OMAP54XX_ISO_2_ON_TIME_MASK (0xff << 0)
  474. /* Used by PM_L3INIT_PWRSTCTRL */
  475. #define OMAP54XX_L3INIT_BANK1_ONSTATE_SHIFT 16
  476. #define OMAP54XX_L3INIT_BANK1_ONSTATE_WIDTH 0x2
  477. #define OMAP54XX_L3INIT_BANK1_ONSTATE_MASK (0x3 << 16)
  478. /* Used by PM_L3INIT_PWRSTCTRL */
  479. #define OMAP54XX_L3INIT_BANK1_RETSTATE_SHIFT 8
  480. #define OMAP54XX_L3INIT_BANK1_RETSTATE_WIDTH 0x1
  481. #define OMAP54XX_L3INIT_BANK1_RETSTATE_MASK (1 << 8)
  482. /* Used by PM_L3INIT_PWRSTST */
  483. #define OMAP54XX_L3INIT_BANK1_STATEST_SHIFT 4
  484. #define OMAP54XX_L3INIT_BANK1_STATEST_WIDTH 0x2
  485. #define OMAP54XX_L3INIT_BANK1_STATEST_MASK (0x3 << 4)
  486. /* Used by PM_L3INIT_PWRSTCTRL */
  487. #define OMAP54XX_L3INIT_BANK2_ONSTATE_SHIFT 18
  488. #define OMAP54XX_L3INIT_BANK2_ONSTATE_WIDTH 0x2
  489. #define OMAP54XX_L3INIT_BANK2_ONSTATE_MASK (0x3 << 18)
  490. /* Used by PM_L3INIT_PWRSTCTRL */
  491. #define OMAP54XX_L3INIT_BANK2_RETSTATE_SHIFT 9
  492. #define OMAP54XX_L3INIT_BANK2_RETSTATE_WIDTH 0x1
  493. #define OMAP54XX_L3INIT_BANK2_RETSTATE_MASK (1 << 9)
  494. /* Used by PM_L3INIT_PWRSTST */
  495. #define OMAP54XX_L3INIT_BANK2_STATEST_SHIFT 6
  496. #define OMAP54XX_L3INIT_BANK2_STATEST_WIDTH 0x2
  497. #define OMAP54XX_L3INIT_BANK2_STATEST_MASK (0x3 << 6)
  498. /*
  499. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CORE_PWRSTST,
  500. * PM_CUSTEFUSE_PWRSTST, PM_DSP_PWRSTST, PM_DSS_PWRSTST, PM_EMU_PWRSTST,
  501. * PM_GPU_PWRSTST, PM_IVA_PWRSTST, PM_L3INIT_PWRSTST, PM_MPU_PWRSTST
  502. */
  503. #define OMAP54XX_LASTPOWERSTATEENTERED_SHIFT 24
  504. #define OMAP54XX_LASTPOWERSTATEENTERED_WIDTH 0x2
  505. #define OMAP54XX_LASTPOWERSTATEENTERED_MASK (0x3 << 24)
  506. /* Used by PRM_RSTST */
  507. #define OMAP54XX_LLI_RST_SHIFT 14
  508. #define OMAP54XX_LLI_RST_WIDTH 0x1
  509. #define OMAP54XX_LLI_RST_MASK (1 << 14)
  510. /*
  511. * Used by PM_ABE_PWRSTCTRL, PM_CORE_PWRSTCTRL, PM_DSP_PWRSTCTRL,
  512. * PM_DSS_PWRSTCTRL, PM_IVA_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_MPU_PWRSTCTRL
  513. */
  514. #define OMAP54XX_LOGICRETSTATE_SHIFT 2
  515. #define OMAP54XX_LOGICRETSTATE_WIDTH 0x1
  516. #define OMAP54XX_LOGICRETSTATE_MASK (1 << 2)
  517. /*
  518. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CORE_PWRSTST,
  519. * PM_CUSTEFUSE_PWRSTST, PM_DSP_PWRSTST, PM_DSS_PWRSTST, PM_EMU_PWRSTST,
  520. * PM_GPU_PWRSTST, PM_IVA_PWRSTST, PM_L3INIT_PWRSTST, PM_MPU_PWRSTST
  521. */
  522. #define OMAP54XX_LOGICSTATEST_SHIFT 2
  523. #define OMAP54XX_LOGICSTATEST_WIDTH 0x1
  524. #define OMAP54XX_LOGICSTATEST_MASK (1 << 2)
  525. /*
  526. * Used by RM_ABE_AESS_CONTEXT, RM_ABE_DMIC_CONTEXT, RM_ABE_MCASP_CONTEXT,
  527. * RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, RM_ABE_MCBSP3_CONTEXT,
  528. * RM_ABE_MCPDM_CONTEXT, RM_ABE_SLIMBUS1_CONTEXT, RM_ABE_TIMER5_CONTEXT,
  529. * RM_ABE_TIMER6_CONTEXT, RM_ABE_TIMER7_CONTEXT, RM_ABE_TIMER8_CONTEXT,
  530. * RM_ABE_WD_TIMER3_CONTEXT, RM_C2C_C2C_CONTEXT, RM_C2C_C2C_OCP_FW_CONTEXT,
  531. * RM_CAM_CAL_CONTEXT, RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT,
  532. * RM_COREAON_SMARTREFLEX_CORE_CONTEXT, RM_COREAON_SMARTREFLEX_MM_CONTEXT,
  533. * RM_COREAON_SMARTREFLEX_MPU_CONTEXT, RM_CUSTEFUSE_EFUSE_CTRL_CUST_CONTEXT,
  534. * RM_DSP_DSP_CONTEXT, RM_DSS_BB2D_CONTEXT, RM_DSS_DSS_CONTEXT,
  535. * RM_EMIF_DMM_CONTEXT, RM_EMIF_EMIF1_CONTEXT, RM_EMIF_EMIF2_CONTEXT,
  536. * RM_EMIF_EMIF_DLL_CONTEXT, RM_EMIF_EMIF_OCP_FW_CONTEXT,
  537. * RM_EMU_DEBUGSS_CONTEXT, RM_GPU_GPU_CONTEXT, RM_IPU_IPU_CONTEXT,
  538. * RM_IVA_IVA_CONTEXT, RM_IVA_SL2_CONTEXT, RM_L3INIT_IEEE1500_2_OCP_CONTEXT,
  539. * RM_L3INIT_OCP2SCP1_CONTEXT, RM_L3INIT_OCP2SCP3_CONTEXT,
  540. * RM_L3INIT_SATA_CONTEXT, RM_L3INIT_UNIPRO2_CONTEXT,
  541. * RM_L3INSTR_L3_INSTR_CONTEXT, RM_L3INSTR_L3_MAIN_3_CONTEXT,
  542. * RM_L3INSTR_OCP_WP_NOC_CONTEXT, RM_L3MAIN1_L3_MAIN_1_CONTEXT,
  543. * RM_L3MAIN2_L3_MAIN_2_CONTEXT, RM_L3MAIN2_OCMC_RAM_CONTEXT,
  544. * RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_OCP2SCP2_CONTEXT,
  545. * RM_L4CFG_SAR_ROM_CONTEXT, RM_L4PER_ELM_CONTEXT, RM_L4PER_HDQ1W_CONTEXT,
  546. * RM_L4PER_I2C2_CONTEXT, RM_L4PER_I2C3_CONTEXT, RM_L4PER_I2C4_CONTEXT,
  547. * RM_L4PER_I2C5_CONTEXT, RM_L4PER_L4_PER_CONTEXT, RM_L4PER_MCSPI1_CONTEXT,
  548. * RM_L4PER_MCSPI2_CONTEXT, RM_L4PER_MCSPI3_CONTEXT, RM_L4PER_MCSPI4_CONTEXT,
  549. * RM_L4PER_MMC3_CONTEXT, RM_L4PER_MMC4_CONTEXT, RM_L4PER_MMC5_CONTEXT,
  550. * RM_L4PER_TIMER10_CONTEXT, RM_L4PER_TIMER11_CONTEXT, RM_L4PER_TIMER2_CONTEXT,
  551. * RM_L4PER_TIMER3_CONTEXT, RM_L4PER_TIMER4_CONTEXT, RM_L4PER_TIMER9_CONTEXT,
  552. * RM_L4SEC_FPKA_CONTEXT, RM_MIPIEXT_LLI_CONTEXT,
  553. * RM_MIPIEXT_LLI_OCP_FW_CONTEXT, RM_MIPIEXT_MPHY_CONTEXT, RM_MPU_MPU_CONTEXT,
  554. * RM_WKUPAON_COUNTER_32K_CONTEXT, RM_WKUPAON_GPIO1_CONTEXT,
  555. * RM_WKUPAON_KBD_CONTEXT, RM_WKUPAON_L4_WKUP_CONTEXT,
  556. * RM_WKUPAON_SAR_RAM_CONTEXT, RM_WKUPAON_TIMER12_CONTEXT,
  557. * RM_WKUPAON_TIMER1_CONTEXT, RM_WKUPAON_WD_TIMER1_CONTEXT,
  558. * RM_WKUPAON_WD_TIMER2_CONTEXT
  559. */
  560. #define OMAP54XX_LOSTCONTEXT_DFF_SHIFT 0
  561. #define OMAP54XX_LOSTCONTEXT_DFF_WIDTH 0x1
  562. #define OMAP54XX_LOSTCONTEXT_DFF_MASK (1 << 0)
  563. /*
  564. * Used by RM_C2C_C2C_CONTEXT, RM_C2C_C2C_OCP_FW_CONTEXT,
  565. * RM_C2C_MODEM_ICR_CONTEXT, RM_DMA_DMA_SYSTEM_CONTEXT, RM_DSP_DSP_CONTEXT,
  566. * RM_DSS_DSS_CONTEXT, RM_EMIF_DMM_CONTEXT, RM_EMIF_EMIF1_CONTEXT,
  567. * RM_EMIF_EMIF2_CONTEXT, RM_EMIF_EMIF_OCP_FW_CONTEXT, RM_IPU_IPU_CONTEXT,
  568. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  569. * RM_L3INIT_USB_HOST_HS_CONTEXT, RM_L3INIT_USB_OTG_SS_CONTEXT,
  570. * RM_L3INIT_USB_TLL_HS_CONTEXT, RM_L3INSTR_L3_MAIN_3_CONTEXT,
  571. * RM_L3INSTR_OCP_WP_NOC_CONTEXT, RM_L3MAIN1_L3_MAIN_1_CONTEXT,
  572. * RM_L3MAIN2_GPMC_CONTEXT, RM_L3MAIN2_L3_MAIN_2_CONTEXT,
  573. * RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_MAILBOX_CONTEXT,
  574. * RM_L4CFG_SPINLOCK_CONTEXT, RM_L4PER_GPIO2_CONTEXT, RM_L4PER_GPIO3_CONTEXT,
  575. * RM_L4PER_GPIO4_CONTEXT, RM_L4PER_GPIO5_CONTEXT, RM_L4PER_GPIO6_CONTEXT,
  576. * RM_L4PER_GPIO7_CONTEXT, RM_L4PER_GPIO8_CONTEXT, RM_L4PER_I2C1_CONTEXT,
  577. * RM_L4PER_L4_PER_CONTEXT, RM_L4PER_UART1_CONTEXT, RM_L4PER_UART2_CONTEXT,
  578. * RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT, RM_L4PER_UART5_CONTEXT,
  579. * RM_L4PER_UART6_CONTEXT, RM_L4SEC_AES1_CONTEXT, RM_L4SEC_AES2_CONTEXT,
  580. * RM_L4SEC_DES3DES_CONTEXT, RM_L4SEC_DMA_CRYPTO_CONTEXT, RM_L4SEC_RNG_CONTEXT,
  581. * RM_L4SEC_SHA2MD5_CONTEXT, RM_MIPIEXT_LLI_CONTEXT,
  582. * RM_MIPIEXT_LLI_OCP_FW_CONTEXT, RM_MIPIEXT_MPHY_CONTEXT, RM_MPU_MPU_CONTEXT
  583. */
  584. #define OMAP54XX_LOSTCONTEXT_RFF_SHIFT 1
  585. #define OMAP54XX_LOSTCONTEXT_RFF_WIDTH 0x1
  586. #define OMAP54XX_LOSTCONTEXT_RFF_MASK (1 << 1)
  587. /* Used by RM_ABE_AESS_CONTEXT */
  588. #define OMAP54XX_LOSTMEM_AESSMEM_SHIFT 8
  589. #define OMAP54XX_LOSTMEM_AESSMEM_WIDTH 0x1
  590. #define OMAP54XX_LOSTMEM_AESSMEM_MASK (1 << 8)
  591. /* Used by RM_CAM_CAL_CONTEXT */
  592. #define OMAP54XX_LOSTMEM_CAL_MEM_SHIFT 8
  593. #define OMAP54XX_LOSTMEM_CAL_MEM_WIDTH 0x1
  594. #define OMAP54XX_LOSTMEM_CAL_MEM_MASK (1 << 8)
  595. /* Used by RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT */
  596. #define OMAP54XX_LOSTMEM_CAM_MEM_SHIFT 8
  597. #define OMAP54XX_LOSTMEM_CAM_MEM_WIDTH 0x1
  598. #define OMAP54XX_LOSTMEM_CAM_MEM_MASK (1 << 8)
  599. /* Used by RM_EMIF_DMM_CONTEXT */
  600. #define OMAP54XX_LOSTMEM_CORE_NRET_BANK_SHIFT 9
  601. #define OMAP54XX_LOSTMEM_CORE_NRET_BANK_WIDTH 0x1
  602. #define OMAP54XX_LOSTMEM_CORE_NRET_BANK_MASK (1 << 9)
  603. /* Renamed from LOSTMEM_CORE_NRET_BANK Used by RM_L3INSTR_OCP_WP_NOC_CONTEXT */
  604. #define OMAP54XX_LOSTMEM_CORE_NRET_BANK_8_8_SHIFT 8
  605. #define OMAP54XX_LOSTMEM_CORE_NRET_BANK_8_8_WIDTH 0x1
  606. #define OMAP54XX_LOSTMEM_CORE_NRET_BANK_8_8_MASK (1 << 8)
  607. /* Used by RM_L3MAIN2_OCMC_RAM_CONTEXT */
  608. #define OMAP54XX_LOSTMEM_CORE_OCMRAM_SHIFT 8
  609. #define OMAP54XX_LOSTMEM_CORE_OCMRAM_WIDTH 0x1
  610. #define OMAP54XX_LOSTMEM_CORE_OCMRAM_MASK (1 << 8)
  611. /* Used by RM_DMA_DMA_SYSTEM_CONTEXT, RM_EMIF_DMM_CONTEXT */
  612. #define OMAP54XX_LOSTMEM_CORE_OTHER_BANK_SHIFT 8
  613. #define OMAP54XX_LOSTMEM_CORE_OTHER_BANK_WIDTH 0x1
  614. #define OMAP54XX_LOSTMEM_CORE_OTHER_BANK_MASK (1 << 8)
  615. /* Used by RM_DSP_DSP_CONTEXT */
  616. #define OMAP54XX_LOSTMEM_DSP_EDMA_SHIFT 10
  617. #define OMAP54XX_LOSTMEM_DSP_EDMA_WIDTH 0x1
  618. #define OMAP54XX_LOSTMEM_DSP_EDMA_MASK (1 << 10)
  619. /* Used by RM_DSP_DSP_CONTEXT */
  620. #define OMAP54XX_LOSTMEM_DSP_L1_SHIFT 8
  621. #define OMAP54XX_LOSTMEM_DSP_L1_WIDTH 0x1
  622. #define OMAP54XX_LOSTMEM_DSP_L1_MASK (1 << 8)
  623. /* Used by RM_DSP_DSP_CONTEXT */
  624. #define OMAP54XX_LOSTMEM_DSP_L2_SHIFT 9
  625. #define OMAP54XX_LOSTMEM_DSP_L2_WIDTH 0x1
  626. #define OMAP54XX_LOSTMEM_DSP_L2_MASK (1 << 9)
  627. /* Used by RM_DSS_BB2D_CONTEXT, RM_DSS_DSS_CONTEXT */
  628. #define OMAP54XX_LOSTMEM_DSS_MEM_SHIFT 8
  629. #define OMAP54XX_LOSTMEM_DSS_MEM_WIDTH 0x1
  630. #define OMAP54XX_LOSTMEM_DSS_MEM_MASK (1 << 8)
  631. /* Used by RM_EMU_DEBUGSS_CONTEXT */
  632. #define OMAP54XX_LOSTMEM_EMU_BANK_SHIFT 8
  633. #define OMAP54XX_LOSTMEM_EMU_BANK_WIDTH 0x1
  634. #define OMAP54XX_LOSTMEM_EMU_BANK_MASK (1 << 8)
  635. /* Used by RM_GPU_GPU_CONTEXT */
  636. #define OMAP54XX_LOSTMEM_GPU_MEM_SHIFT 8
  637. #define OMAP54XX_LOSTMEM_GPU_MEM_WIDTH 0x1
  638. #define OMAP54XX_LOSTMEM_GPU_MEM_MASK (1 << 8)
  639. /* Used by RM_IVA_IVA_CONTEXT */
  640. #define OMAP54XX_LOSTMEM_HWA_MEM_SHIFT 10
  641. #define OMAP54XX_LOSTMEM_HWA_MEM_WIDTH 0x1
  642. #define OMAP54XX_LOSTMEM_HWA_MEM_MASK (1 << 10)
  643. /* Used by RM_IPU_IPU_CONTEXT */
  644. #define OMAP54XX_LOSTMEM_IPU_L2RAM_SHIFT 9
  645. #define OMAP54XX_LOSTMEM_IPU_L2RAM_WIDTH 0x1
  646. #define OMAP54XX_LOSTMEM_IPU_L2RAM_MASK (1 << 9)
  647. /* Used by RM_IPU_IPU_CONTEXT */
  648. #define OMAP54XX_LOSTMEM_IPU_UNICACHE_SHIFT 8
  649. #define OMAP54XX_LOSTMEM_IPU_UNICACHE_WIDTH 0x1
  650. #define OMAP54XX_LOSTMEM_IPU_UNICACHE_MASK (1 << 8)
  651. /*
  652. * Used by RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT,
  653. * RM_L3INIT_MMC2_CONTEXT, RM_L3INIT_SATA_CONTEXT, RM_L3INIT_UNIPRO2_CONTEXT,
  654. * RM_L3INIT_USB_OTG_SS_CONTEXT
  655. */
  656. #define OMAP54XX_LOSTMEM_L3INIT_BANK1_SHIFT 8
  657. #define OMAP54XX_LOSTMEM_L3INIT_BANK1_WIDTH 0x1
  658. #define OMAP54XX_LOSTMEM_L3INIT_BANK1_MASK (1 << 8)
  659. /* Used by RM_MPU_MPU_CONTEXT */
  660. #define OMAP54XX_LOSTMEM_MPU_L2_SHIFT 9
  661. #define OMAP54XX_LOSTMEM_MPU_L2_WIDTH 0x1
  662. #define OMAP54XX_LOSTMEM_MPU_L2_MASK (1 << 9)
  663. /* Used by RM_MPU_MPU_CONTEXT */
  664. #define OMAP54XX_LOSTMEM_MPU_RAM_SHIFT 10
  665. #define OMAP54XX_LOSTMEM_MPU_RAM_WIDTH 0x1
  666. #define OMAP54XX_LOSTMEM_MPU_RAM_MASK (1 << 10)
  667. /*
  668. * Used by RM_L4PER_MMC3_CONTEXT, RM_L4PER_MMC4_CONTEXT, RM_L4PER_MMC5_CONTEXT,
  669. * RM_L4SEC_FPKA_CONTEXT
  670. */
  671. #define OMAP54XX_LOSTMEM_NONRETAINED_BANK_SHIFT 8
  672. #define OMAP54XX_LOSTMEM_NONRETAINED_BANK_WIDTH 0x1
  673. #define OMAP54XX_LOSTMEM_NONRETAINED_BANK_MASK (1 << 8)
  674. /*
  675. * Used by RM_ABE_DMIC_CONTEXT, RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT,
  676. * RM_ABE_MCBSP3_CONTEXT, RM_ABE_MCPDM_CONTEXT, RM_ABE_SLIMBUS1_CONTEXT
  677. */
  678. #define OMAP54XX_LOSTMEM_PERIHPMEM_SHIFT 8
  679. #define OMAP54XX_LOSTMEM_PERIHPMEM_WIDTH 0x1
  680. #define OMAP54XX_LOSTMEM_PERIHPMEM_MASK (1 << 8)
  681. /*
  682. * Used by RM_L4PER_UART1_CONTEXT, RM_L4PER_UART2_CONTEXT,
  683. * RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT, RM_L4PER_UART5_CONTEXT,
  684. * RM_L4PER_UART6_CONTEXT, RM_L4SEC_DMA_CRYPTO_CONTEXT
  685. */
  686. #define OMAP54XX_LOSTMEM_RETAINED_BANK_SHIFT 8
  687. #define OMAP54XX_LOSTMEM_RETAINED_BANK_WIDTH 0x1
  688. #define OMAP54XX_LOSTMEM_RETAINED_BANK_MASK (1 << 8)
  689. /* Used by RM_IVA_SL2_CONTEXT */
  690. #define OMAP54XX_LOSTMEM_SL2_MEM_SHIFT 8
  691. #define OMAP54XX_LOSTMEM_SL2_MEM_WIDTH 0x1
  692. #define OMAP54XX_LOSTMEM_SL2_MEM_MASK (1 << 8)
  693. /* Used by RM_IVA_IVA_CONTEXT */
  694. #define OMAP54XX_LOSTMEM_TCM1_MEM_SHIFT 8
  695. #define OMAP54XX_LOSTMEM_TCM1_MEM_WIDTH 0x1
  696. #define OMAP54XX_LOSTMEM_TCM1_MEM_MASK (1 << 8)
  697. /* Used by RM_IVA_IVA_CONTEXT */
  698. #define OMAP54XX_LOSTMEM_TCM2_MEM_SHIFT 9
  699. #define OMAP54XX_LOSTMEM_TCM2_MEM_WIDTH 0x1
  700. #define OMAP54XX_LOSTMEM_TCM2_MEM_MASK (1 << 9)
  701. /* Used by RM_WKUPAON_SAR_RAM_CONTEXT */
  702. #define OMAP54XX_LOSTMEM_WKUP_BANK_SHIFT 8
  703. #define OMAP54XX_LOSTMEM_WKUP_BANK_WIDTH 0x1
  704. #define OMAP54XX_LOSTMEM_WKUP_BANK_MASK (1 << 8)
  705. /*
  706. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CORE_PWRSTCTRL,
  707. * PM_CUSTEFUSE_PWRSTCTRL, PM_DSP_PWRSTCTRL, PM_DSS_PWRSTCTRL,
  708. * PM_GPU_PWRSTCTRL, PM_IVA_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_MPU_PWRSTCTRL
  709. */
  710. #define OMAP54XX_LOWPOWERSTATECHANGE_SHIFT 4
  711. #define OMAP54XX_LOWPOWERSTATECHANGE_WIDTH 0x1
  712. #define OMAP54XX_LOWPOWERSTATECHANGE_MASK (1 << 4)
  713. /* Used by PRM_DEBUG_TRANS_CFG */
  714. #define OMAP54XX_MODE_SHIFT 0
  715. #define OMAP54XX_MODE_WIDTH 0x2
  716. #define OMAP54XX_MODE_MASK (0x3 << 0)
  717. /* Used by PRM_MODEM_IF_CTRL */
  718. #define OMAP54XX_MODEM_SHUTDOWN_IRQ_SHIFT 9
  719. #define OMAP54XX_MODEM_SHUTDOWN_IRQ_WIDTH 0x1
  720. #define OMAP54XX_MODEM_SHUTDOWN_IRQ_MASK (1 << 9)
  721. /* Used by PRM_MODEM_IF_CTRL */
  722. #define OMAP54XX_MODEM_WAKE_IRQ_SHIFT 8
  723. #define OMAP54XX_MODEM_WAKE_IRQ_WIDTH 0x1
  724. #define OMAP54XX_MODEM_WAKE_IRQ_MASK (1 << 8)
  725. /* Used by PM_MPU_PWRSTCTRL */
  726. #define OMAP54XX_MPU_L2_ONSTATE_SHIFT 18
  727. #define OMAP54XX_MPU_L2_ONSTATE_WIDTH 0x2
  728. #define OMAP54XX_MPU_L2_ONSTATE_MASK (0x3 << 18)
  729. /* Used by PM_MPU_PWRSTCTRL */
  730. #define OMAP54XX_MPU_L2_RETSTATE_SHIFT 9
  731. #define OMAP54XX_MPU_L2_RETSTATE_WIDTH 0x1
  732. #define OMAP54XX_MPU_L2_RETSTATE_MASK (1 << 9)
  733. /* Used by PM_MPU_PWRSTST */
  734. #define OMAP54XX_MPU_L2_STATEST_SHIFT 6
  735. #define OMAP54XX_MPU_L2_STATEST_WIDTH 0x2
  736. #define OMAP54XX_MPU_L2_STATEST_MASK (0x3 << 6)
  737. /* Used by PM_MPU_PWRSTCTRL */
  738. #define OMAP54XX_MPU_RAM_ONSTATE_SHIFT 20
  739. #define OMAP54XX_MPU_RAM_ONSTATE_WIDTH 0x2
  740. #define OMAP54XX_MPU_RAM_ONSTATE_MASK (0x3 << 20)
  741. /* Used by PM_MPU_PWRSTCTRL */
  742. #define OMAP54XX_MPU_RAM_RETSTATE_SHIFT 10
  743. #define OMAP54XX_MPU_RAM_RETSTATE_WIDTH 0x1
  744. #define OMAP54XX_MPU_RAM_RETSTATE_MASK (1 << 10)
  745. /* Used by PM_MPU_PWRSTST */
  746. #define OMAP54XX_MPU_RAM_STATEST_SHIFT 8
  747. #define OMAP54XX_MPU_RAM_STATEST_WIDTH 0x2
  748. #define OMAP54XX_MPU_RAM_STATEST_MASK (0x3 << 8)
  749. /* Used by PRM_RSTST */
  750. #define OMAP54XX_MPU_SECURITY_VIOL_RST_SHIFT 2
  751. #define OMAP54XX_MPU_SECURITY_VIOL_RST_WIDTH 0x1
  752. #define OMAP54XX_MPU_SECURITY_VIOL_RST_MASK (1 << 2)
  753. /* Used by PRM_RSTST */
  754. #define OMAP54XX_MPU_WDT_RST_SHIFT 3
  755. #define OMAP54XX_MPU_WDT_RST_WIDTH 0x1
  756. #define OMAP54XX_MPU_WDT_RST_MASK (1 << 3)
  757. /* Used by PRM_ABBLDO_MM_SETUP, PRM_ABBLDO_MPU_SETUP */
  758. #define OMAP54XX_NOCAP_SHIFT 4
  759. #define OMAP54XX_NOCAP_WIDTH 0x1
  760. #define OMAP54XX_NOCAP_MASK (1 << 4)
  761. /* Used by PM_CORE_PWRSTCTRL */
  762. #define OMAP54XX_OCP_NRET_BANK_ONSTATE_SHIFT 24
  763. #define OMAP54XX_OCP_NRET_BANK_ONSTATE_WIDTH 0x2
  764. #define OMAP54XX_OCP_NRET_BANK_ONSTATE_MASK (0x3 << 24)
  765. /* Used by PM_CORE_PWRSTCTRL */
  766. #define OMAP54XX_OCP_NRET_BANK_RETSTATE_SHIFT 12
  767. #define OMAP54XX_OCP_NRET_BANK_RETSTATE_WIDTH 0x1
  768. #define OMAP54XX_OCP_NRET_BANK_RETSTATE_MASK (1 << 12)
  769. /* Used by PM_CORE_PWRSTST */
  770. #define OMAP54XX_OCP_NRET_BANK_STATEST_SHIFT 12
  771. #define OMAP54XX_OCP_NRET_BANK_STATEST_WIDTH 0x2
  772. #define OMAP54XX_OCP_NRET_BANK_STATEST_MASK (0x3 << 12)
  773. /*
  774. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_MM_L,
  775. * PRM_VC_VAL_CMD_VDD_MPU_L
  776. */
  777. #define OMAP54XX_OFF_SHIFT 0
  778. #define OMAP54XX_OFF_WIDTH 0x8
  779. #define OMAP54XX_OFF_MASK (0xff << 0)
  780. /*
  781. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_MM_L,
  782. * PRM_VC_VAL_CMD_VDD_MPU_L
  783. */
  784. #define OMAP54XX_ON_SHIFT 24
  785. #define OMAP54XX_ON_WIDTH 0x8
  786. #define OMAP54XX_ON_MASK (0xff << 24)
  787. /*
  788. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_MM_L,
  789. * PRM_VC_VAL_CMD_VDD_MPU_L
  790. */
  791. #define OMAP54XX_ONLP_SHIFT 16
  792. #define OMAP54XX_ONLP_WIDTH 0x8
  793. #define OMAP54XX_ONLP_MASK (0xff << 16)
  794. /* Used by PRM_ABBLDO_MM_CTRL, PRM_ABBLDO_MPU_CTRL */
  795. #define OMAP54XX_OPP_CHANGE_SHIFT 2
  796. #define OMAP54XX_OPP_CHANGE_WIDTH 0x1
  797. #define OMAP54XX_OPP_CHANGE_MASK (1 << 2)
  798. /* Used by PRM_VC_VAL_BYPASS */
  799. #define OMAP54XX_OPP_CHANGE_EMIF_LVL_SHIFT 25
  800. #define OMAP54XX_OPP_CHANGE_EMIF_LVL_WIDTH 0x1
  801. #define OMAP54XX_OPP_CHANGE_EMIF_LVL_MASK (1 << 25)
  802. /* Used by PRM_ABBLDO_MM_CTRL, PRM_ABBLDO_MPU_CTRL */
  803. #define OMAP54XX_OPP_SEL_SHIFT 0
  804. #define OMAP54XX_OPP_SEL_WIDTH 0x2
  805. #define OMAP54XX_OPP_SEL_MASK (0x3 << 0)
  806. /* Used by PRM_DEBUG_OUT */
  807. #define OMAP54XX_OUTPUT_SHIFT 0
  808. #define OMAP54XX_OUTPUT_WIDTH 0x20
  809. #define OMAP54XX_OUTPUT_MASK (0xffffffff << 0)
  810. /* Used by PRM_SRAM_COUNT */
  811. #define OMAP54XX_PCHARGECNT_VALUE_SHIFT 0
  812. #define OMAP54XX_PCHARGECNT_VALUE_WIDTH 0x6
  813. #define OMAP54XX_PCHARGECNT_VALUE_MASK (0x3f << 0)
  814. /* Used by PRM_PSCON_COUNT */
  815. #define OMAP54XX_PCHARGE_TIME_SHIFT 0
  816. #define OMAP54XX_PCHARGE_TIME_WIDTH 0x8
  817. #define OMAP54XX_PCHARGE_TIME_MASK (0xff << 0)
  818. /* Used by PM_ABE_PWRSTCTRL */
  819. #define OMAP54XX_PERIPHMEM_ONSTATE_SHIFT 20
  820. #define OMAP54XX_PERIPHMEM_ONSTATE_WIDTH 0x2
  821. #define OMAP54XX_PERIPHMEM_ONSTATE_MASK (0x3 << 20)
  822. /* Used by PM_ABE_PWRSTCTRL */
  823. #define OMAP54XX_PERIPHMEM_RETSTATE_SHIFT 10
  824. #define OMAP54XX_PERIPHMEM_RETSTATE_WIDTH 0x1
  825. #define OMAP54XX_PERIPHMEM_RETSTATE_MASK (1 << 10)
  826. /* Used by PM_ABE_PWRSTST */
  827. #define OMAP54XX_PERIPHMEM_STATEST_SHIFT 8
  828. #define OMAP54XX_PERIPHMEM_STATEST_WIDTH 0x2
  829. #define OMAP54XX_PERIPHMEM_STATEST_MASK (0x3 << 8)
  830. /* Used by PRM_PHASE1_CNDP */
  831. #define OMAP54XX_PHASE1_CNDP_SHIFT 0
  832. #define OMAP54XX_PHASE1_CNDP_WIDTH 0x20
  833. #define OMAP54XX_PHASE1_CNDP_MASK (0xffffffff << 0)
  834. /* Used by PRM_PHASE2A_CNDP */
  835. #define OMAP54XX_PHASE2A_CNDP_SHIFT 0
  836. #define OMAP54XX_PHASE2A_CNDP_WIDTH 0x20
  837. #define OMAP54XX_PHASE2A_CNDP_MASK (0xffffffff << 0)
  838. /* Used by PRM_PHASE2B_CNDP */
  839. #define OMAP54XX_PHASE2B_CNDP_SHIFT 0
  840. #define OMAP54XX_PHASE2B_CNDP_WIDTH 0x20
  841. #define OMAP54XX_PHASE2B_CNDP_MASK (0xffffffff << 0)
  842. /* Used by PRM_PSCON_COUNT */
  843. #define OMAP54XX_PONOUT_2_PGOODIN_TIME_SHIFT 8
  844. #define OMAP54XX_PONOUT_2_PGOODIN_TIME_WIDTH 0x8
  845. #define OMAP54XX_PONOUT_2_PGOODIN_TIME_MASK (0xff << 8)
  846. /*
  847. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CORE_PWRSTCTRL,
  848. * PM_CUSTEFUSE_PWRSTCTRL, PM_DSP_PWRSTCTRL, PM_DSS_PWRSTCTRL,
  849. * PM_EMU_PWRSTCTRL, PM_GPU_PWRSTCTRL, PM_IVA_PWRSTCTRL, PM_L3INIT_PWRSTCTRL,
  850. * PM_MPU_PWRSTCTRL
  851. */
  852. #define OMAP54XX_POWERSTATE_SHIFT 0
  853. #define OMAP54XX_POWERSTATE_WIDTH 0x2
  854. #define OMAP54XX_POWERSTATE_MASK (0x3 << 0)
  855. /*
  856. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CORE_PWRSTST,
  857. * PM_CUSTEFUSE_PWRSTST, PM_DSP_PWRSTST, PM_DSS_PWRSTST, PM_EMU_PWRSTST,
  858. * PM_GPU_PWRSTST, PM_IVA_PWRSTST, PM_L3INIT_PWRSTST, PM_MPU_PWRSTST
  859. */
  860. #define OMAP54XX_POWERSTATEST_SHIFT 0
  861. #define OMAP54XX_POWERSTATEST_WIDTH 0x2
  862. #define OMAP54XX_POWERSTATEST_MASK (0x3 << 0)
  863. /* Used by PRM_PWRREQCTRL */
  864. #define OMAP54XX_PWRREQ_COND_SHIFT 0
  865. #define OMAP54XX_PWRREQ_COND_WIDTH 0x2
  866. #define OMAP54XX_PWRREQ_COND_MASK (0x3 << 0)
  867. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  868. #define OMAP54XX_RACEN_VDD_CORE_L_SHIFT 27
  869. #define OMAP54XX_RACEN_VDD_CORE_L_WIDTH 0x1
  870. #define OMAP54XX_RACEN_VDD_CORE_L_MASK (1 << 27)
  871. /* Used by PRM_VC_SMPS_MM_CONFIG */
  872. #define OMAP54XX_RACEN_VDD_MM_L_SHIFT 27
  873. #define OMAP54XX_RACEN_VDD_MM_L_WIDTH 0x1
  874. #define OMAP54XX_RACEN_VDD_MM_L_MASK (1 << 27)
  875. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  876. #define OMAP54XX_RACEN_VDD_MPU_L_SHIFT 27
  877. #define OMAP54XX_RACEN_VDD_MPU_L_WIDTH 0x1
  878. #define OMAP54XX_RACEN_VDD_MPU_L_MASK (1 << 27)
  879. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  880. #define OMAP54XX_RAC_VDD_CORE_L_SHIFT 26
  881. #define OMAP54XX_RAC_VDD_CORE_L_WIDTH 0x1
  882. #define OMAP54XX_RAC_VDD_CORE_L_MASK (1 << 26)
  883. /* Used by PRM_VC_SMPS_MM_CONFIG */
  884. #define OMAP54XX_RAC_VDD_MM_L_SHIFT 26
  885. #define OMAP54XX_RAC_VDD_MM_L_WIDTH 0x1
  886. #define OMAP54XX_RAC_VDD_MM_L_MASK (1 << 26)
  887. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  888. #define OMAP54XX_RAC_VDD_MPU_L_SHIFT 26
  889. #define OMAP54XX_RAC_VDD_MPU_L_WIDTH 0x1
  890. #define OMAP54XX_RAC_VDD_MPU_L_MASK (1 << 26)
  891. /*
  892. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  893. * PRM_VOLTSETUP_MM_OFF, PRM_VOLTSETUP_MM_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  894. * PRM_VOLTSETUP_MPU_RET_SLEEP
  895. */
  896. #define OMAP54XX_RAMP_DOWN_COUNT_SHIFT 16
  897. #define OMAP54XX_RAMP_DOWN_COUNT_WIDTH 0x6
  898. #define OMAP54XX_RAMP_DOWN_COUNT_MASK (0x3f << 16)
  899. /*
  900. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  901. * PRM_VOLTSETUP_MM_OFF, PRM_VOLTSETUP_MM_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  902. * PRM_VOLTSETUP_MPU_RET_SLEEP
  903. */
  904. #define OMAP54XX_RAMP_DOWN_PRESCAL_SHIFT 24
  905. #define OMAP54XX_RAMP_DOWN_PRESCAL_WIDTH 0x2
  906. #define OMAP54XX_RAMP_DOWN_PRESCAL_MASK (0x3 << 24)
  907. /*
  908. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  909. * PRM_VOLTSETUP_MM_OFF, PRM_VOLTSETUP_MM_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  910. * PRM_VOLTSETUP_MPU_RET_SLEEP
  911. */
  912. #define OMAP54XX_RAMP_UP_COUNT_SHIFT 0
  913. #define OMAP54XX_RAMP_UP_COUNT_WIDTH 0x6
  914. #define OMAP54XX_RAMP_UP_COUNT_MASK (0x3f << 0)
  915. /*
  916. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  917. * PRM_VOLTSETUP_MM_OFF, PRM_VOLTSETUP_MM_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  918. * PRM_VOLTSETUP_MPU_RET_SLEEP
  919. */
  920. #define OMAP54XX_RAMP_UP_PRESCAL_SHIFT 8
  921. #define OMAP54XX_RAMP_UP_PRESCAL_WIDTH 0x2
  922. #define OMAP54XX_RAMP_UP_PRESCAL_MASK (0x3 << 8)
  923. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  924. #define OMAP54XX_RAV_VDD_CORE_L_SHIFT 25
  925. #define OMAP54XX_RAV_VDD_CORE_L_WIDTH 0x1
  926. #define OMAP54XX_RAV_VDD_CORE_L_MASK (1 << 25)
  927. /* Used by PRM_VC_SMPS_MM_CONFIG */
  928. #define OMAP54XX_RAV_VDD_MM_L_SHIFT 25
  929. #define OMAP54XX_RAV_VDD_MM_L_WIDTH 0x1
  930. #define OMAP54XX_RAV_VDD_MM_L_MASK (1 << 25)
  931. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  932. #define OMAP54XX_RAV_VDD_MPU_L_SHIFT 25
  933. #define OMAP54XX_RAV_VDD_MPU_L_WIDTH 0x1
  934. #define OMAP54XX_RAV_VDD_MPU_L_MASK (1 << 25)
  935. /* Used by PRM_VC_VAL_BYPASS */
  936. #define OMAP54XX_REGADDR_SHIFT 8
  937. #define OMAP54XX_REGADDR_WIDTH 0x8
  938. #define OMAP54XX_REGADDR_MASK (0xff << 8)
  939. /*
  940. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_MM_L,
  941. * PRM_VC_VAL_CMD_VDD_MPU_L
  942. */
  943. #define OMAP54XX_RET_SHIFT 8
  944. #define OMAP54XX_RET_WIDTH 0x8
  945. #define OMAP54XX_RET_MASK (0xff << 8)
  946. /* Used by PRM_SLDO_CORE_CTRL, PRM_SLDO_MM_CTRL, PRM_SLDO_MPU_CTRL */
  947. #define OMAP54XX_RETMODE_ENABLE_SHIFT 0
  948. #define OMAP54XX_RETMODE_ENABLE_WIDTH 0x1
  949. #define OMAP54XX_RETMODE_ENABLE_MASK (1 << 0)
  950. /* Used by PRM_RSTTIME */
  951. #define OMAP54XX_RSTTIME1_SHIFT 0
  952. #define OMAP54XX_RSTTIME1_WIDTH 0xa
  953. #define OMAP54XX_RSTTIME1_MASK (0x3ff << 0)
  954. /* Used by PRM_RSTTIME */
  955. #define OMAP54XX_RSTTIME2_SHIFT 10
  956. #define OMAP54XX_RSTTIME2_WIDTH 0x5
  957. #define OMAP54XX_RSTTIME2_MASK (0x1f << 10)
  958. /* Used by RM_IPU_RSTCTRL, RM_IPU_RSTST */
  959. #define OMAP54XX_RST_CPU0_SHIFT 0
  960. #define OMAP54XX_RST_CPU0_WIDTH 0x1
  961. #define OMAP54XX_RST_CPU0_MASK (1 << 0)
  962. /* Used by RM_IPU_RSTCTRL, RM_IPU_RSTST */
  963. #define OMAP54XX_RST_CPU1_SHIFT 1
  964. #define OMAP54XX_RST_CPU1_WIDTH 0x1
  965. #define OMAP54XX_RST_CPU1_MASK (1 << 1)
  966. /* Used by RM_DSP_RSTCTRL, RM_DSP_RSTST */
  967. #define OMAP54XX_RST_DSP_SHIFT 0
  968. #define OMAP54XX_RST_DSP_WIDTH 0x1
  969. #define OMAP54XX_RST_DSP_MASK (1 << 0)
  970. /* Used by RM_DSP_RSTST */
  971. #define OMAP54XX_RST_DSP_EMU_SHIFT 2
  972. #define OMAP54XX_RST_DSP_EMU_WIDTH 0x1
  973. #define OMAP54XX_RST_DSP_EMU_MASK (1 << 2)
  974. /* Used by RM_DSP_RSTST */
  975. #define OMAP54XX_RST_DSP_EMU_REQ_SHIFT 3
  976. #define OMAP54XX_RST_DSP_EMU_REQ_WIDTH 0x1
  977. #define OMAP54XX_RST_DSP_EMU_REQ_MASK (1 << 3)
  978. /* Used by RM_DSP_RSTCTRL, RM_DSP_RSTST */
  979. #define OMAP54XX_RST_DSP_MMU_CACHE_SHIFT 1
  980. #define OMAP54XX_RST_DSP_MMU_CACHE_WIDTH 0x1
  981. #define OMAP54XX_RST_DSP_MMU_CACHE_MASK (1 << 1)
  982. /* Used by RM_IPU_RSTST */
  983. #define OMAP54XX_RST_EMULATION_CPU0_SHIFT 3
  984. #define OMAP54XX_RST_EMULATION_CPU0_WIDTH 0x1
  985. #define OMAP54XX_RST_EMULATION_CPU0_MASK (1 << 3)
  986. /* Used by RM_IPU_RSTST */
  987. #define OMAP54XX_RST_EMULATION_CPU1_SHIFT 4
  988. #define OMAP54XX_RST_EMULATION_CPU1_WIDTH 0x1
  989. #define OMAP54XX_RST_EMULATION_CPU1_MASK (1 << 4)
  990. /* Used by RM_IVA_RSTST */
  991. #define OMAP54XX_RST_EMULATION_SEQ1_SHIFT 3
  992. #define OMAP54XX_RST_EMULATION_SEQ1_WIDTH 0x1
  993. #define OMAP54XX_RST_EMULATION_SEQ1_MASK (1 << 3)
  994. /* Used by RM_IVA_RSTST */
  995. #define OMAP54XX_RST_EMULATION_SEQ2_SHIFT 4
  996. #define OMAP54XX_RST_EMULATION_SEQ2_WIDTH 0x1
  997. #define OMAP54XX_RST_EMULATION_SEQ2_MASK (1 << 4)
  998. /* Used by PRM_RSTCTRL */
  999. #define OMAP54XX_RST_GLOBAL_COLD_SW_SHIFT 1
  1000. #define OMAP54XX_RST_GLOBAL_COLD_SW_WIDTH 0x1
  1001. #define OMAP54XX_RST_GLOBAL_COLD_SW_MASK (1 << 1)
  1002. /* Used by PRM_RSTCTRL */
  1003. #define OMAP54XX_RST_GLOBAL_WARM_SW_SHIFT 0
  1004. #define OMAP54XX_RST_GLOBAL_WARM_SW_WIDTH 0x1
  1005. #define OMAP54XX_RST_GLOBAL_WARM_SW_MASK (1 << 0)
  1006. /* Used by RM_IPU_RSTST */
  1007. #define OMAP54XX_RST_ICECRUSHER_CPU0_SHIFT 5
  1008. #define OMAP54XX_RST_ICECRUSHER_CPU0_WIDTH 0x1
  1009. #define OMAP54XX_RST_ICECRUSHER_CPU0_MASK (1 << 5)
  1010. /* Used by RM_IPU_RSTST */
  1011. #define OMAP54XX_RST_ICECRUSHER_CPU1_SHIFT 6
  1012. #define OMAP54XX_RST_ICECRUSHER_CPU1_WIDTH 0x1
  1013. #define OMAP54XX_RST_ICECRUSHER_CPU1_MASK (1 << 6)
  1014. /* Used by RM_IVA_RSTST */
  1015. #define OMAP54XX_RST_ICECRUSHER_SEQ1_SHIFT 5
  1016. #define OMAP54XX_RST_ICECRUSHER_SEQ1_WIDTH 0x1
  1017. #define OMAP54XX_RST_ICECRUSHER_SEQ1_MASK (1 << 5)
  1018. /* Used by RM_IVA_RSTST */
  1019. #define OMAP54XX_RST_ICECRUSHER_SEQ2_SHIFT 6
  1020. #define OMAP54XX_RST_ICECRUSHER_SEQ2_WIDTH 0x1
  1021. #define OMAP54XX_RST_ICECRUSHER_SEQ2_MASK (1 << 6)
  1022. /* Used by RM_IPU_RSTCTRL, RM_IPU_RSTST */
  1023. #define OMAP54XX_RST_IPU_MMU_CACHE_SHIFT 2
  1024. #define OMAP54XX_RST_IPU_MMU_CACHE_WIDTH 0x1
  1025. #define OMAP54XX_RST_IPU_MMU_CACHE_MASK (1 << 2)
  1026. /* Used by RM_IVA_RSTCTRL, RM_IVA_RSTST */
  1027. #define OMAP54XX_RST_LOGIC_SHIFT 2
  1028. #define OMAP54XX_RST_LOGIC_WIDTH 0x1
  1029. #define OMAP54XX_RST_LOGIC_MASK (1 << 2)
  1030. /* Used by RM_IVA_RSTCTRL, RM_IVA_RSTST */
  1031. #define OMAP54XX_RST_SEQ1_SHIFT 0
  1032. #define OMAP54XX_RST_SEQ1_WIDTH 0x1
  1033. #define OMAP54XX_RST_SEQ1_MASK (1 << 0)
  1034. /* Used by RM_IVA_RSTCTRL, RM_IVA_RSTST */
  1035. #define OMAP54XX_RST_SEQ2_SHIFT 1
  1036. #define OMAP54XX_RST_SEQ2_WIDTH 0x1
  1037. #define OMAP54XX_RST_SEQ2_MASK (1 << 1)
  1038. /* Used by REVISION_PRM */
  1039. #define OMAP54XX_R_RTL_SHIFT 11
  1040. #define OMAP54XX_R_RTL_WIDTH 0x5
  1041. #define OMAP54XX_R_RTL_MASK (0x1f << 11)
  1042. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  1043. #define OMAP54XX_SA_VDD_CORE_L_SHIFT 0
  1044. #define OMAP54XX_SA_VDD_CORE_L_WIDTH 0x7
  1045. #define OMAP54XX_SA_VDD_CORE_L_MASK (0x7f << 0)
  1046. /* Used by PRM_VC_SMPS_MM_CONFIG */
  1047. #define OMAP54XX_SA_VDD_MM_L_SHIFT 0
  1048. #define OMAP54XX_SA_VDD_MM_L_WIDTH 0x7
  1049. #define OMAP54XX_SA_VDD_MM_L_MASK (0x7f << 0)
  1050. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  1051. #define OMAP54XX_SA_VDD_MPU_L_SHIFT 0
  1052. #define OMAP54XX_SA_VDD_MPU_L_WIDTH 0x7
  1053. #define OMAP54XX_SA_VDD_MPU_L_MASK (0x7f << 0)
  1054. /* Used by REVISION_PRM */
  1055. #define OMAP54XX_SCHEME_SHIFT 30
  1056. #define OMAP54XX_SCHEME_WIDTH 0x2
  1057. #define OMAP54XX_SCHEME_MASK (0x3 << 30)
  1058. /* Used by PRM_VC_CFG_I2C_CLK */
  1059. #define OMAP54XX_SCLH_SHIFT 0
  1060. #define OMAP54XX_SCLH_WIDTH 0x8
  1061. #define OMAP54XX_SCLH_MASK (0xff << 0)
  1062. /* Used by PRM_VC_CFG_I2C_CLK */
  1063. #define OMAP54XX_SCLL_SHIFT 8
  1064. #define OMAP54XX_SCLL_WIDTH 0x8
  1065. #define OMAP54XX_SCLL_MASK (0xff << 8)
  1066. /* Used by PRM_RSTST */
  1067. #define OMAP54XX_SECURE_WDT_RST_SHIFT 4
  1068. #define OMAP54XX_SECURE_WDT_RST_WIDTH 0x1
  1069. #define OMAP54XX_SECURE_WDT_RST_MASK (1 << 4)
  1070. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  1071. #define OMAP54XX_SEL_SA_VDD_CORE_L_SHIFT 24
  1072. #define OMAP54XX_SEL_SA_VDD_CORE_L_WIDTH 0x1
  1073. #define OMAP54XX_SEL_SA_VDD_CORE_L_MASK (1 << 24)
  1074. /* Used by PRM_VC_SMPS_MM_CONFIG */
  1075. #define OMAP54XX_SEL_SA_VDD_MM_L_SHIFT 24
  1076. #define OMAP54XX_SEL_SA_VDD_MM_L_WIDTH 0x1
  1077. #define OMAP54XX_SEL_SA_VDD_MM_L_MASK (1 << 24)
  1078. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  1079. #define OMAP54XX_SEL_SA_VDD_MPU_L_SHIFT 24
  1080. #define OMAP54XX_SEL_SA_VDD_MPU_L_WIDTH 0x1
  1081. #define OMAP54XX_SEL_SA_VDD_MPU_L_MASK (1 << 24)
  1082. /* Used by PM_IVA_PWRSTCTRL */
  1083. #define OMAP54XX_SL2_MEM_ONSTATE_SHIFT 18
  1084. #define OMAP54XX_SL2_MEM_ONSTATE_WIDTH 0x2
  1085. #define OMAP54XX_SL2_MEM_ONSTATE_MASK (0x3 << 18)
  1086. /* Used by PM_IVA_PWRSTCTRL */
  1087. #define OMAP54XX_SL2_MEM_RETSTATE_SHIFT 9
  1088. #define OMAP54XX_SL2_MEM_RETSTATE_WIDTH 0x1
  1089. #define OMAP54XX_SL2_MEM_RETSTATE_MASK (1 << 9)
  1090. /* Used by PM_IVA_PWRSTST */
  1091. #define OMAP54XX_SL2_MEM_STATEST_SHIFT 6
  1092. #define OMAP54XX_SL2_MEM_STATEST_WIDTH 0x2
  1093. #define OMAP54XX_SL2_MEM_STATEST_MASK (0x3 << 6)
  1094. /* Used by PRM_VC_VAL_BYPASS */
  1095. #define OMAP54XX_SLAVEADDR_SHIFT 0
  1096. #define OMAP54XX_SLAVEADDR_WIDTH 0x7
  1097. #define OMAP54XX_SLAVEADDR_MASK (0x7f << 0)
  1098. /* Used by PRM_SRAM_COUNT */
  1099. #define OMAP54XX_SLPCNT_VALUE_SHIFT 16
  1100. #define OMAP54XX_SLPCNT_VALUE_WIDTH 0x8
  1101. #define OMAP54XX_SLPCNT_VALUE_MASK (0xff << 16)
  1102. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_MM_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  1103. #define OMAP54XX_SMPSWAITTIMEMAX_SHIFT 8
  1104. #define OMAP54XX_SMPSWAITTIMEMAX_WIDTH 0x10
  1105. #define OMAP54XX_SMPSWAITTIMEMAX_MASK (0xffff << 8)
  1106. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_MM_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  1107. #define OMAP54XX_SMPSWAITTIMEMIN_SHIFT 8
  1108. #define OMAP54XX_SMPSWAITTIMEMIN_WIDTH 0x10
  1109. #define OMAP54XX_SMPSWAITTIMEMIN_MASK (0xffff << 8)
  1110. /* Used by PRM_VC_CORE_ERRST */
  1111. #define OMAP54XX_SMPS_RA_ERR_CORE_SHIFT 1
  1112. #define OMAP54XX_SMPS_RA_ERR_CORE_WIDTH 0x1
  1113. #define OMAP54XX_SMPS_RA_ERR_CORE_MASK (1 << 1)
  1114. /* Used by PRM_VC_MM_ERRST */
  1115. #define OMAP54XX_SMPS_RA_ERR_MM_SHIFT 1
  1116. #define OMAP54XX_SMPS_RA_ERR_MM_WIDTH 0x1
  1117. #define OMAP54XX_SMPS_RA_ERR_MM_MASK (1 << 1)
  1118. /* Used by PRM_VC_MPU_ERRST */
  1119. #define OMAP54XX_SMPS_RA_ERR_MPU_SHIFT 1
  1120. #define OMAP54XX_SMPS_RA_ERR_MPU_WIDTH 0x1
  1121. #define OMAP54XX_SMPS_RA_ERR_MPU_MASK (1 << 1)
  1122. /* Used by PRM_VC_CORE_ERRST */
  1123. #define OMAP54XX_SMPS_SA_ERR_CORE_SHIFT 0
  1124. #define OMAP54XX_SMPS_SA_ERR_CORE_WIDTH 0x1
  1125. #define OMAP54XX_SMPS_SA_ERR_CORE_MASK (1 << 0)
  1126. /* Used by PRM_VC_MM_ERRST */
  1127. #define OMAP54XX_SMPS_SA_ERR_MM_SHIFT 0
  1128. #define OMAP54XX_SMPS_SA_ERR_MM_WIDTH 0x1
  1129. #define OMAP54XX_SMPS_SA_ERR_MM_MASK (1 << 0)
  1130. /* Used by PRM_VC_MPU_ERRST */
  1131. #define OMAP54XX_SMPS_SA_ERR_MPU_SHIFT 0
  1132. #define OMAP54XX_SMPS_SA_ERR_MPU_WIDTH 0x1
  1133. #define OMAP54XX_SMPS_SA_ERR_MPU_MASK (1 << 0)
  1134. /* Used by PRM_VC_CORE_ERRST */
  1135. #define OMAP54XX_SMPS_TIMEOUT_ERR_CORE_SHIFT 2
  1136. #define OMAP54XX_SMPS_TIMEOUT_ERR_CORE_WIDTH 0x1
  1137. #define OMAP54XX_SMPS_TIMEOUT_ERR_CORE_MASK (1 << 2)
  1138. /* Used by PRM_VC_MM_ERRST */
  1139. #define OMAP54XX_SMPS_TIMEOUT_ERR_MM_SHIFT 2
  1140. #define OMAP54XX_SMPS_TIMEOUT_ERR_MM_WIDTH 0x1
  1141. #define OMAP54XX_SMPS_TIMEOUT_ERR_MM_MASK (1 << 2)
  1142. /* Used by PRM_VC_MPU_ERRST */
  1143. #define OMAP54XX_SMPS_TIMEOUT_ERR_MPU_SHIFT 2
  1144. #define OMAP54XX_SMPS_TIMEOUT_ERR_MPU_WIDTH 0x1
  1145. #define OMAP54XX_SMPS_TIMEOUT_ERR_MPU_MASK (1 << 2)
  1146. /* Used by PRM_ABBLDO_MM_SETUP, PRM_ABBLDO_MPU_SETUP */
  1147. #define OMAP54XX_SR2EN_SHIFT 0
  1148. #define OMAP54XX_SR2EN_WIDTH 0x1
  1149. #define OMAP54XX_SR2EN_MASK (1 << 0)
  1150. /* Used by PRM_ABBLDO_MM_CTRL, PRM_ABBLDO_MPU_CTRL */
  1151. #define OMAP54XX_SR2_IN_TRANSITION_SHIFT 6
  1152. #define OMAP54XX_SR2_IN_TRANSITION_WIDTH 0x1
  1153. #define OMAP54XX_SR2_IN_TRANSITION_MASK (1 << 6)
  1154. /* Used by PRM_ABBLDO_MM_CTRL, PRM_ABBLDO_MPU_CTRL */
  1155. #define OMAP54XX_SR2_STATUS_SHIFT 3
  1156. #define OMAP54XX_SR2_STATUS_WIDTH 0x2
  1157. #define OMAP54XX_SR2_STATUS_MASK (0x3 << 3)
  1158. /* Used by PRM_ABBLDO_MM_SETUP, PRM_ABBLDO_MPU_SETUP */
  1159. #define OMAP54XX_SR2_WTCNT_VALUE_SHIFT 8
  1160. #define OMAP54XX_SR2_WTCNT_VALUE_WIDTH 0x8
  1161. #define OMAP54XX_SR2_WTCNT_VALUE_MASK (0xff << 8)
  1162. /* Used by PRM_SLDO_CORE_CTRL, PRM_SLDO_MM_CTRL, PRM_SLDO_MPU_CTRL */
  1163. #define OMAP54XX_SRAMLDO_STATUS_SHIFT 8
  1164. #define OMAP54XX_SRAMLDO_STATUS_WIDTH 0x1
  1165. #define OMAP54XX_SRAMLDO_STATUS_MASK (1 << 8)
  1166. /* Used by PRM_SLDO_CORE_CTRL, PRM_SLDO_MM_CTRL, PRM_SLDO_MPU_CTRL */
  1167. #define OMAP54XX_SRAM_IN_TRANSITION_SHIFT 9
  1168. #define OMAP54XX_SRAM_IN_TRANSITION_WIDTH 0x1
  1169. #define OMAP54XX_SRAM_IN_TRANSITION_MASK (1 << 9)
  1170. /* Used by PRM_VC_CFG_I2C_MODE */
  1171. #define OMAP54XX_SRMODEEN_SHIFT 4
  1172. #define OMAP54XX_SRMODEEN_WIDTH 0x1
  1173. #define OMAP54XX_SRMODEEN_MASK (1 << 4)
  1174. /* Used by PRM_VOLTSETUP_WARMRESET */
  1175. #define OMAP54XX_STABLE_COUNT_SHIFT 0
  1176. #define OMAP54XX_STABLE_COUNT_WIDTH 0x6
  1177. #define OMAP54XX_STABLE_COUNT_MASK (0x3f << 0)
  1178. /* Used by PRM_VOLTSETUP_WARMRESET */
  1179. #define OMAP54XX_STABLE_PRESCAL_SHIFT 8
  1180. #define OMAP54XX_STABLE_PRESCAL_WIDTH 0x2
  1181. #define OMAP54XX_STABLE_PRESCAL_MASK (0x3 << 8)
  1182. /* Used by PRM_BANDGAP_SETUP */
  1183. #define OMAP54XX_STARTUP_COUNT_SHIFT 0
  1184. #define OMAP54XX_STARTUP_COUNT_WIDTH 0x8
  1185. #define OMAP54XX_STARTUP_COUNT_MASK (0xff << 0)
  1186. /* Renamed from STARTUP_COUNT Used by PRM_SRAM_COUNT */
  1187. #define OMAP54XX_STARTUP_COUNT_24_31_SHIFT 24
  1188. #define OMAP54XX_STARTUP_COUNT_24_31_WIDTH 0x8
  1189. #define OMAP54XX_STARTUP_COUNT_24_31_MASK (0xff << 24)
  1190. /* Used by PM_IVA_PWRSTCTRL */
  1191. #define OMAP54XX_TCM1_MEM_ONSTATE_SHIFT 20
  1192. #define OMAP54XX_TCM1_MEM_ONSTATE_WIDTH 0x2
  1193. #define OMAP54XX_TCM1_MEM_ONSTATE_MASK (0x3 << 20)
  1194. /* Used by PM_IVA_PWRSTCTRL */
  1195. #define OMAP54XX_TCM1_MEM_RETSTATE_SHIFT 10
  1196. #define OMAP54XX_TCM1_MEM_RETSTATE_WIDTH 0x1
  1197. #define OMAP54XX_TCM1_MEM_RETSTATE_MASK (1 << 10)
  1198. /* Used by PM_IVA_PWRSTST */
  1199. #define OMAP54XX_TCM1_MEM_STATEST_SHIFT 8
  1200. #define OMAP54XX_TCM1_MEM_STATEST_WIDTH 0x2
  1201. #define OMAP54XX_TCM1_MEM_STATEST_MASK (0x3 << 8)
  1202. /* Used by PM_IVA_PWRSTCTRL */
  1203. #define OMAP54XX_TCM2_MEM_ONSTATE_SHIFT 22
  1204. #define OMAP54XX_TCM2_MEM_ONSTATE_WIDTH 0x2
  1205. #define OMAP54XX_TCM2_MEM_ONSTATE_MASK (0x3 << 22)
  1206. /* Used by PM_IVA_PWRSTCTRL */
  1207. #define OMAP54XX_TCM2_MEM_RETSTATE_SHIFT 11
  1208. #define OMAP54XX_TCM2_MEM_RETSTATE_WIDTH 0x1
  1209. #define OMAP54XX_TCM2_MEM_RETSTATE_MASK (1 << 11)
  1210. /* Used by PM_IVA_PWRSTST */
  1211. #define OMAP54XX_TCM2_MEM_STATEST_SHIFT 10
  1212. #define OMAP54XX_TCM2_MEM_STATEST_WIDTH 0x2
  1213. #define OMAP54XX_TCM2_MEM_STATEST_MASK (0x3 << 10)
  1214. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_MM_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  1215. #define OMAP54XX_TIMEOUT_SHIFT 0
  1216. #define OMAP54XX_TIMEOUT_WIDTH 0x10
  1217. #define OMAP54XX_TIMEOUT_MASK (0xffff << 0)
  1218. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_MM_CONFIG, PRM_VP_MPU_CONFIG */
  1219. #define OMAP54XX_TIMEOUTEN_SHIFT 3
  1220. #define OMAP54XX_TIMEOUTEN_WIDTH 0x1
  1221. #define OMAP54XX_TIMEOUTEN_MASK (1 << 3)
  1222. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1223. #define OMAP54XX_TRANSITION_EN_SHIFT 8
  1224. #define OMAP54XX_TRANSITION_EN_WIDTH 0x1
  1225. #define OMAP54XX_TRANSITION_EN_MASK (1 << 8)
  1226. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1227. #define OMAP54XX_TRANSITION_ST_SHIFT 8
  1228. #define OMAP54XX_TRANSITION_ST_WIDTH 0x1
  1229. #define OMAP54XX_TRANSITION_ST_MASK (1 << 8)
  1230. /* Used by PRM_DEBUG_TRANS_CFG */
  1231. #define OMAP54XX_TRIGGER_CLEAR_SHIFT 2
  1232. #define OMAP54XX_TRIGGER_CLEAR_WIDTH 0x1
  1233. #define OMAP54XX_TRIGGER_CLEAR_MASK (1 << 2)
  1234. /* Used by PRM_RSTST */
  1235. #define OMAP54XX_TSHUT_CORE_RST_SHIFT 13
  1236. #define OMAP54XX_TSHUT_CORE_RST_WIDTH 0x1
  1237. #define OMAP54XX_TSHUT_CORE_RST_MASK (1 << 13)
  1238. /* Used by PRM_RSTST */
  1239. #define OMAP54XX_TSHUT_MM_RST_SHIFT 12
  1240. #define OMAP54XX_TSHUT_MM_RST_WIDTH 0x1
  1241. #define OMAP54XX_TSHUT_MM_RST_MASK (1 << 12)
  1242. /* Used by PRM_RSTST */
  1243. #define OMAP54XX_TSHUT_MPU_RST_SHIFT 11
  1244. #define OMAP54XX_TSHUT_MPU_RST_WIDTH 0x1
  1245. #define OMAP54XX_TSHUT_MPU_RST_MASK (1 << 11)
  1246. /* Used by PRM_VC_VAL_BYPASS */
  1247. #define OMAP54XX_VALID_SHIFT 24
  1248. #define OMAP54XX_VALID_WIDTH 0x1
  1249. #define OMAP54XX_VALID_MASK (1 << 24)
  1250. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1251. #define OMAP54XX_VC_BYPASSACK_EN_SHIFT 14
  1252. #define OMAP54XX_VC_BYPASSACK_EN_WIDTH 0x1
  1253. #define OMAP54XX_VC_BYPASSACK_EN_MASK (1 << 14)
  1254. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1255. #define OMAP54XX_VC_BYPASSACK_ST_SHIFT 14
  1256. #define OMAP54XX_VC_BYPASSACK_ST_WIDTH 0x1
  1257. #define OMAP54XX_VC_BYPASSACK_ST_MASK (1 << 14)
  1258. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1259. #define OMAP54XX_VC_CORE_VPACK_EN_SHIFT 22
  1260. #define OMAP54XX_VC_CORE_VPACK_EN_WIDTH 0x1
  1261. #define OMAP54XX_VC_CORE_VPACK_EN_MASK (1 << 22)
  1262. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1263. #define OMAP54XX_VC_CORE_VPACK_ST_SHIFT 22
  1264. #define OMAP54XX_VC_CORE_VPACK_ST_WIDTH 0x1
  1265. #define OMAP54XX_VC_CORE_VPACK_ST_MASK (1 << 22)
  1266. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1267. #define OMAP54XX_VC_MM_VPACK_EN_SHIFT 30
  1268. #define OMAP54XX_VC_MM_VPACK_EN_WIDTH 0x1
  1269. #define OMAP54XX_VC_MM_VPACK_EN_MASK (1 << 30)
  1270. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1271. #define OMAP54XX_VC_MM_VPACK_ST_SHIFT 30
  1272. #define OMAP54XX_VC_MM_VPACK_ST_WIDTH 0x1
  1273. #define OMAP54XX_VC_MM_VPACK_ST_MASK (1 << 30)
  1274. /* Used by PRM_IRQENABLE_MPU_2 */
  1275. #define OMAP54XX_VC_MPU_VPACK_EN_SHIFT 6
  1276. #define OMAP54XX_VC_MPU_VPACK_EN_WIDTH 0x1
  1277. #define OMAP54XX_VC_MPU_VPACK_EN_MASK (1 << 6)
  1278. /* Used by PRM_IRQSTATUS_MPU_2 */
  1279. #define OMAP54XX_VC_MPU_VPACK_ST_SHIFT 6
  1280. #define OMAP54XX_VC_MPU_VPACK_ST_WIDTH 0x1
  1281. #define OMAP54XX_VC_MPU_VPACK_ST_MASK (1 << 6)
  1282. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1283. #define OMAP54XX_VC_RAERR_EN_SHIFT 12
  1284. #define OMAP54XX_VC_RAERR_EN_WIDTH 0x1
  1285. #define OMAP54XX_VC_RAERR_EN_MASK (1 << 12)
  1286. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1287. #define OMAP54XX_VC_RAERR_ST_SHIFT 12
  1288. #define OMAP54XX_VC_RAERR_ST_WIDTH 0x1
  1289. #define OMAP54XX_VC_RAERR_ST_MASK (1 << 12)
  1290. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1291. #define OMAP54XX_VC_SAERR_EN_SHIFT 11
  1292. #define OMAP54XX_VC_SAERR_EN_WIDTH 0x1
  1293. #define OMAP54XX_VC_SAERR_EN_MASK (1 << 11)
  1294. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1295. #define OMAP54XX_VC_SAERR_ST_SHIFT 11
  1296. #define OMAP54XX_VC_SAERR_ST_WIDTH 0x1
  1297. #define OMAP54XX_VC_SAERR_ST_MASK (1 << 11)
  1298. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1299. #define OMAP54XX_VC_TOERR_EN_SHIFT 13
  1300. #define OMAP54XX_VC_TOERR_EN_WIDTH 0x1
  1301. #define OMAP54XX_VC_TOERR_EN_MASK (1 << 13)
  1302. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1303. #define OMAP54XX_VC_TOERR_ST_SHIFT 13
  1304. #define OMAP54XX_VC_TOERR_ST_WIDTH 0x1
  1305. #define OMAP54XX_VC_TOERR_ST_MASK (1 << 13)
  1306. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_MM_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  1307. #define OMAP54XX_VDDMAX_SHIFT 24
  1308. #define OMAP54XX_VDDMAX_WIDTH 0x8
  1309. #define OMAP54XX_VDDMAX_MASK (0xff << 24)
  1310. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_MM_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  1311. #define OMAP54XX_VDDMIN_SHIFT 16
  1312. #define OMAP54XX_VDDMIN_WIDTH 0x8
  1313. #define OMAP54XX_VDDMIN_MASK (0xff << 16)
  1314. /* Used by PRM_VOLTCTRL */
  1315. #define OMAP54XX_VDD_CORE_I2C_DISABLE_SHIFT 12
  1316. #define OMAP54XX_VDD_CORE_I2C_DISABLE_WIDTH 0x1
  1317. #define OMAP54XX_VDD_CORE_I2C_DISABLE_MASK (1 << 12)
  1318. /* Used by PRM_RSTST */
  1319. #define OMAP54XX_VDD_CORE_VOLT_MGR_RST_SHIFT 8
  1320. #define OMAP54XX_VDD_CORE_VOLT_MGR_RST_WIDTH 0x1
  1321. #define OMAP54XX_VDD_CORE_VOLT_MGR_RST_MASK (1 << 8)
  1322. /* Used by PRM_VOLTCTRL */
  1323. #define OMAP54XX_VDD_MM_I2C_DISABLE_SHIFT 14
  1324. #define OMAP54XX_VDD_MM_I2C_DISABLE_WIDTH 0x1
  1325. #define OMAP54XX_VDD_MM_I2C_DISABLE_MASK (1 << 14)
  1326. /* Used by PRM_VOLTCTRL */
  1327. #define OMAP54XX_VDD_MM_PRESENCE_SHIFT 9
  1328. #define OMAP54XX_VDD_MM_PRESENCE_WIDTH 0x1
  1329. #define OMAP54XX_VDD_MM_PRESENCE_MASK (1 << 9)
  1330. /* Used by PRM_RSTST */
  1331. #define OMAP54XX_VDD_MM_VOLT_MGR_RST_SHIFT 7
  1332. #define OMAP54XX_VDD_MM_VOLT_MGR_RST_WIDTH 0x1
  1333. #define OMAP54XX_VDD_MM_VOLT_MGR_RST_MASK (1 << 7)
  1334. /* Used by PRM_VOLTCTRL */
  1335. #define OMAP54XX_VDD_MPU_I2C_DISABLE_SHIFT 13
  1336. #define OMAP54XX_VDD_MPU_I2C_DISABLE_WIDTH 0x1
  1337. #define OMAP54XX_VDD_MPU_I2C_DISABLE_MASK (1 << 13)
  1338. /* Used by PRM_VOLTCTRL */
  1339. #define OMAP54XX_VDD_MPU_PRESENCE_SHIFT 8
  1340. #define OMAP54XX_VDD_MPU_PRESENCE_WIDTH 0x1
  1341. #define OMAP54XX_VDD_MPU_PRESENCE_MASK (1 << 8)
  1342. /* Used by PRM_RSTST */
  1343. #define OMAP54XX_VDD_MPU_VOLT_MGR_RST_SHIFT 6
  1344. #define OMAP54XX_VDD_MPU_VOLT_MGR_RST_WIDTH 0x1
  1345. #define OMAP54XX_VDD_MPU_VOLT_MGR_RST_MASK (1 << 6)
  1346. /* Used by PRM_VC_CORE_ERRST */
  1347. #define OMAP54XX_VFSM_RA_ERR_CORE_SHIFT 4
  1348. #define OMAP54XX_VFSM_RA_ERR_CORE_WIDTH 0x1
  1349. #define OMAP54XX_VFSM_RA_ERR_CORE_MASK (1 << 4)
  1350. /* Used by PRM_VC_MM_ERRST */
  1351. #define OMAP54XX_VFSM_RA_ERR_MM_SHIFT 4
  1352. #define OMAP54XX_VFSM_RA_ERR_MM_WIDTH 0x1
  1353. #define OMAP54XX_VFSM_RA_ERR_MM_MASK (1 << 4)
  1354. /* Used by PRM_VC_MPU_ERRST */
  1355. #define OMAP54XX_VFSM_RA_ERR_MPU_SHIFT 4
  1356. #define OMAP54XX_VFSM_RA_ERR_MPU_WIDTH 0x1
  1357. #define OMAP54XX_VFSM_RA_ERR_MPU_MASK (1 << 4)
  1358. /* Used by PRM_VC_CORE_ERRST */
  1359. #define OMAP54XX_VFSM_SA_ERR_CORE_SHIFT 3
  1360. #define OMAP54XX_VFSM_SA_ERR_CORE_WIDTH 0x1
  1361. #define OMAP54XX_VFSM_SA_ERR_CORE_MASK (1 << 3)
  1362. /* Used by PRM_VC_MM_ERRST */
  1363. #define OMAP54XX_VFSM_SA_ERR_MM_SHIFT 3
  1364. #define OMAP54XX_VFSM_SA_ERR_MM_WIDTH 0x1
  1365. #define OMAP54XX_VFSM_SA_ERR_MM_MASK (1 << 3)
  1366. /* Used by PRM_VC_MPU_ERRST */
  1367. #define OMAP54XX_VFSM_SA_ERR_MPU_SHIFT 3
  1368. #define OMAP54XX_VFSM_SA_ERR_MPU_WIDTH 0x1
  1369. #define OMAP54XX_VFSM_SA_ERR_MPU_MASK (1 << 3)
  1370. /* Used by PRM_VC_CORE_ERRST */
  1371. #define OMAP54XX_VFSM_TIMEOUT_ERR_CORE_SHIFT 5
  1372. #define OMAP54XX_VFSM_TIMEOUT_ERR_CORE_WIDTH 0x1
  1373. #define OMAP54XX_VFSM_TIMEOUT_ERR_CORE_MASK (1 << 5)
  1374. /* Used by PRM_VC_MM_ERRST */
  1375. #define OMAP54XX_VFSM_TIMEOUT_ERR_MM_SHIFT 5
  1376. #define OMAP54XX_VFSM_TIMEOUT_ERR_MM_WIDTH 0x1
  1377. #define OMAP54XX_VFSM_TIMEOUT_ERR_MM_MASK (1 << 5)
  1378. /* Used by PRM_VC_MPU_ERRST */
  1379. #define OMAP54XX_VFSM_TIMEOUT_ERR_MPU_SHIFT 5
  1380. #define OMAP54XX_VFSM_TIMEOUT_ERR_MPU_WIDTH 0x1
  1381. #define OMAP54XX_VFSM_TIMEOUT_ERR_MPU_MASK (1 << 5)
  1382. /* Used by PRM_VC_SMPS_CORE_CONFIG */
  1383. #define OMAP54XX_VOLRA_VDD_CORE_L_SHIFT 8
  1384. #define OMAP54XX_VOLRA_VDD_CORE_L_WIDTH 0x8
  1385. #define OMAP54XX_VOLRA_VDD_CORE_L_MASK (0xff << 8)
  1386. /* Used by PRM_VC_SMPS_MM_CONFIG */
  1387. #define OMAP54XX_VOLRA_VDD_MM_L_SHIFT 8
  1388. #define OMAP54XX_VOLRA_VDD_MM_L_WIDTH 0x8
  1389. #define OMAP54XX_VOLRA_VDD_MM_L_MASK (0xff << 8)
  1390. /* Used by PRM_VC_SMPS_MPU_CONFIG */
  1391. #define OMAP54XX_VOLRA_VDD_MPU_L_SHIFT 8
  1392. #define OMAP54XX_VOLRA_VDD_MPU_L_WIDTH 0x8
  1393. #define OMAP54XX_VOLRA_VDD_MPU_L_MASK (0xff << 8)
  1394. /* Used by PRM_VOLTST_MM, PRM_VOLTST_MPU */
  1395. #define OMAP54XX_VOLTSTATEST_SHIFT 0
  1396. #define OMAP54XX_VOLTSTATEST_WIDTH 0x2
  1397. #define OMAP54XX_VOLTSTATEST_MASK (0x3 << 0)
  1398. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_MM_CONFIG, PRM_VP_MPU_CONFIG */
  1399. #define OMAP54XX_VPENABLE_SHIFT 0
  1400. #define OMAP54XX_VPENABLE_WIDTH 0x1
  1401. #define OMAP54XX_VPENABLE_MASK (1 << 0)
  1402. /* Used by PRM_VP_CORE_STATUS, PRM_VP_MM_STATUS, PRM_VP_MPU_STATUS */
  1403. #define OMAP54XX_VPINIDLE_SHIFT 0
  1404. #define OMAP54XX_VPINIDLE_WIDTH 0x1
  1405. #define OMAP54XX_VPINIDLE_MASK (1 << 0)
  1406. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_MM_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  1407. #define OMAP54XX_VPVOLTAGE_SHIFT 0
  1408. #define OMAP54XX_VPVOLTAGE_WIDTH 0x8
  1409. #define OMAP54XX_VPVOLTAGE_MASK (0xff << 0)
  1410. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1411. #define OMAP54XX_VP_CORE_EQVALUE_EN_SHIFT 20
  1412. #define OMAP54XX_VP_CORE_EQVALUE_EN_WIDTH 0x1
  1413. #define OMAP54XX_VP_CORE_EQVALUE_EN_MASK (1 << 20)
  1414. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1415. #define OMAP54XX_VP_CORE_EQVALUE_ST_SHIFT 20
  1416. #define OMAP54XX_VP_CORE_EQVALUE_ST_WIDTH 0x1
  1417. #define OMAP54XX_VP_CORE_EQVALUE_ST_MASK (1 << 20)
  1418. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1419. #define OMAP54XX_VP_CORE_MAXVDD_EN_SHIFT 18
  1420. #define OMAP54XX_VP_CORE_MAXVDD_EN_WIDTH 0x1
  1421. #define OMAP54XX_VP_CORE_MAXVDD_EN_MASK (1 << 18)
  1422. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1423. #define OMAP54XX_VP_CORE_MAXVDD_ST_SHIFT 18
  1424. #define OMAP54XX_VP_CORE_MAXVDD_ST_WIDTH 0x1
  1425. #define OMAP54XX_VP_CORE_MAXVDD_ST_MASK (1 << 18)
  1426. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1427. #define OMAP54XX_VP_CORE_MINVDD_EN_SHIFT 17
  1428. #define OMAP54XX_VP_CORE_MINVDD_EN_WIDTH 0x1
  1429. #define OMAP54XX_VP_CORE_MINVDD_EN_MASK (1 << 17)
  1430. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1431. #define OMAP54XX_VP_CORE_MINVDD_ST_SHIFT 17
  1432. #define OMAP54XX_VP_CORE_MINVDD_ST_WIDTH 0x1
  1433. #define OMAP54XX_VP_CORE_MINVDD_ST_MASK (1 << 17)
  1434. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1435. #define OMAP54XX_VP_CORE_NOSMPSACK_EN_SHIFT 19
  1436. #define OMAP54XX_VP_CORE_NOSMPSACK_EN_WIDTH 0x1
  1437. #define OMAP54XX_VP_CORE_NOSMPSACK_EN_MASK (1 << 19)
  1438. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1439. #define OMAP54XX_VP_CORE_NOSMPSACK_ST_SHIFT 19
  1440. #define OMAP54XX_VP_CORE_NOSMPSACK_ST_WIDTH 0x1
  1441. #define OMAP54XX_VP_CORE_NOSMPSACK_ST_MASK (1 << 19)
  1442. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1443. #define OMAP54XX_VP_CORE_OPPCHANGEDONE_EN_SHIFT 16
  1444. #define OMAP54XX_VP_CORE_OPPCHANGEDONE_EN_WIDTH 0x1
  1445. #define OMAP54XX_VP_CORE_OPPCHANGEDONE_EN_MASK (1 << 16)
  1446. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1447. #define OMAP54XX_VP_CORE_OPPCHANGEDONE_ST_SHIFT 16
  1448. #define OMAP54XX_VP_CORE_OPPCHANGEDONE_ST_WIDTH 0x1
  1449. #define OMAP54XX_VP_CORE_OPPCHANGEDONE_ST_MASK (1 << 16)
  1450. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1451. #define OMAP54XX_VP_CORE_TRANXDONE_EN_SHIFT 21
  1452. #define OMAP54XX_VP_CORE_TRANXDONE_EN_WIDTH 0x1
  1453. #define OMAP54XX_VP_CORE_TRANXDONE_EN_MASK (1 << 21)
  1454. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1455. #define OMAP54XX_VP_CORE_TRANXDONE_ST_SHIFT 21
  1456. #define OMAP54XX_VP_CORE_TRANXDONE_ST_WIDTH 0x1
  1457. #define OMAP54XX_VP_CORE_TRANXDONE_ST_MASK (1 << 21)
  1458. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1459. #define OMAP54XX_VP_MM_EQVALUE_EN_SHIFT 28
  1460. #define OMAP54XX_VP_MM_EQVALUE_EN_WIDTH 0x1
  1461. #define OMAP54XX_VP_MM_EQVALUE_EN_MASK (1 << 28)
  1462. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1463. #define OMAP54XX_VP_MM_EQVALUE_ST_SHIFT 28
  1464. #define OMAP54XX_VP_MM_EQVALUE_ST_WIDTH 0x1
  1465. #define OMAP54XX_VP_MM_EQVALUE_ST_MASK (1 << 28)
  1466. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1467. #define OMAP54XX_VP_MM_MAXVDD_EN_SHIFT 26
  1468. #define OMAP54XX_VP_MM_MAXVDD_EN_WIDTH 0x1
  1469. #define OMAP54XX_VP_MM_MAXVDD_EN_MASK (1 << 26)
  1470. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1471. #define OMAP54XX_VP_MM_MAXVDD_ST_SHIFT 26
  1472. #define OMAP54XX_VP_MM_MAXVDD_ST_WIDTH 0x1
  1473. #define OMAP54XX_VP_MM_MAXVDD_ST_MASK (1 << 26)
  1474. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1475. #define OMAP54XX_VP_MM_MINVDD_EN_SHIFT 25
  1476. #define OMAP54XX_VP_MM_MINVDD_EN_WIDTH 0x1
  1477. #define OMAP54XX_VP_MM_MINVDD_EN_MASK (1 << 25)
  1478. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1479. #define OMAP54XX_VP_MM_MINVDD_ST_SHIFT 25
  1480. #define OMAP54XX_VP_MM_MINVDD_ST_WIDTH 0x1
  1481. #define OMAP54XX_VP_MM_MINVDD_ST_MASK (1 << 25)
  1482. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1483. #define OMAP54XX_VP_MM_NOSMPSACK_EN_SHIFT 27
  1484. #define OMAP54XX_VP_MM_NOSMPSACK_EN_WIDTH 0x1
  1485. #define OMAP54XX_VP_MM_NOSMPSACK_EN_MASK (1 << 27)
  1486. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1487. #define OMAP54XX_VP_MM_NOSMPSACK_ST_SHIFT 27
  1488. #define OMAP54XX_VP_MM_NOSMPSACK_ST_WIDTH 0x1
  1489. #define OMAP54XX_VP_MM_NOSMPSACK_ST_MASK (1 << 27)
  1490. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1491. #define OMAP54XX_VP_MM_OPPCHANGEDONE_EN_SHIFT 24
  1492. #define OMAP54XX_VP_MM_OPPCHANGEDONE_EN_WIDTH 0x1
  1493. #define OMAP54XX_VP_MM_OPPCHANGEDONE_EN_MASK (1 << 24)
  1494. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1495. #define OMAP54XX_VP_MM_OPPCHANGEDONE_ST_SHIFT 24
  1496. #define OMAP54XX_VP_MM_OPPCHANGEDONE_ST_WIDTH 0x1
  1497. #define OMAP54XX_VP_MM_OPPCHANGEDONE_ST_MASK (1 << 24)
  1498. /* Used by PRM_IRQENABLE_IPU, PRM_IRQENABLE_MPU */
  1499. #define OMAP54XX_VP_MM_TRANXDONE_EN_SHIFT 29
  1500. #define OMAP54XX_VP_MM_TRANXDONE_EN_WIDTH 0x1
  1501. #define OMAP54XX_VP_MM_TRANXDONE_EN_MASK (1 << 29)
  1502. /* Used by PRM_IRQSTATUS_IPU, PRM_IRQSTATUS_MPU */
  1503. #define OMAP54XX_VP_MM_TRANXDONE_ST_SHIFT 29
  1504. #define OMAP54XX_VP_MM_TRANXDONE_ST_WIDTH 0x1
  1505. #define OMAP54XX_VP_MM_TRANXDONE_ST_MASK (1 << 29)
  1506. /* Used by PRM_IRQENABLE_MPU_2 */
  1507. #define OMAP54XX_VP_MPU_EQVALUE_EN_SHIFT 4
  1508. #define OMAP54XX_VP_MPU_EQVALUE_EN_WIDTH 0x1
  1509. #define OMAP54XX_VP_MPU_EQVALUE_EN_MASK (1 << 4)
  1510. /* Used by PRM_IRQSTATUS_MPU_2 */
  1511. #define OMAP54XX_VP_MPU_EQVALUE_ST_SHIFT 4
  1512. #define OMAP54XX_VP_MPU_EQVALUE_ST_WIDTH 0x1
  1513. #define OMAP54XX_VP_MPU_EQVALUE_ST_MASK (1 << 4)
  1514. /* Used by PRM_IRQENABLE_MPU_2 */
  1515. #define OMAP54XX_VP_MPU_MAXVDD_EN_SHIFT 2
  1516. #define OMAP54XX_VP_MPU_MAXVDD_EN_WIDTH 0x1
  1517. #define OMAP54XX_VP_MPU_MAXVDD_EN_MASK (1 << 2)
  1518. /* Used by PRM_IRQSTATUS_MPU_2 */
  1519. #define OMAP54XX_VP_MPU_MAXVDD_ST_SHIFT 2
  1520. #define OMAP54XX_VP_MPU_MAXVDD_ST_WIDTH 0x1
  1521. #define OMAP54XX_VP_MPU_MAXVDD_ST_MASK (1 << 2)
  1522. /* Used by PRM_IRQENABLE_MPU_2 */
  1523. #define OMAP54XX_VP_MPU_MINVDD_EN_SHIFT 1
  1524. #define OMAP54XX_VP_MPU_MINVDD_EN_WIDTH 0x1
  1525. #define OMAP54XX_VP_MPU_MINVDD_EN_MASK (1 << 1)
  1526. /* Used by PRM_IRQSTATUS_MPU_2 */
  1527. #define OMAP54XX_VP_MPU_MINVDD_ST_SHIFT 1
  1528. #define OMAP54XX_VP_MPU_MINVDD_ST_WIDTH 0x1
  1529. #define OMAP54XX_VP_MPU_MINVDD_ST_MASK (1 << 1)
  1530. /* Used by PRM_IRQENABLE_MPU_2 */
  1531. #define OMAP54XX_VP_MPU_NOSMPSACK_EN_SHIFT 3
  1532. #define OMAP54XX_VP_MPU_NOSMPSACK_EN_WIDTH 0x1
  1533. #define OMAP54XX_VP_MPU_NOSMPSACK_EN_MASK (1 << 3)
  1534. /* Used by PRM_IRQSTATUS_MPU_2 */
  1535. #define OMAP54XX_VP_MPU_NOSMPSACK_ST_SHIFT 3
  1536. #define OMAP54XX_VP_MPU_NOSMPSACK_ST_WIDTH 0x1
  1537. #define OMAP54XX_VP_MPU_NOSMPSACK_ST_MASK (1 << 3)
  1538. /* Used by PRM_IRQENABLE_MPU_2 */
  1539. #define OMAP54XX_VP_MPU_OPPCHANGEDONE_EN_SHIFT 0
  1540. #define OMAP54XX_VP_MPU_OPPCHANGEDONE_EN_WIDTH 0x1
  1541. #define OMAP54XX_VP_MPU_OPPCHANGEDONE_EN_MASK (1 << 0)
  1542. /* Used by PRM_IRQSTATUS_MPU_2 */
  1543. #define OMAP54XX_VP_MPU_OPPCHANGEDONE_ST_SHIFT 0
  1544. #define OMAP54XX_VP_MPU_OPPCHANGEDONE_ST_WIDTH 0x1
  1545. #define OMAP54XX_VP_MPU_OPPCHANGEDONE_ST_MASK (1 << 0)
  1546. /* Used by PRM_IRQENABLE_MPU_2 */
  1547. #define OMAP54XX_VP_MPU_TRANXDONE_EN_SHIFT 5
  1548. #define OMAP54XX_VP_MPU_TRANXDONE_EN_WIDTH 0x1
  1549. #define OMAP54XX_VP_MPU_TRANXDONE_EN_MASK (1 << 5)
  1550. /* Used by PRM_IRQSTATUS_MPU_2 */
  1551. #define OMAP54XX_VP_MPU_TRANXDONE_ST_SHIFT 5
  1552. #define OMAP54XX_VP_MPU_TRANXDONE_ST_WIDTH 0x1
  1553. #define OMAP54XX_VP_MPU_TRANXDONE_ST_MASK (1 << 5)
  1554. /* Used by PRM_SRAM_COUNT */
  1555. #define OMAP54XX_VSETUPCNT_VALUE_SHIFT 8
  1556. #define OMAP54XX_VSETUPCNT_VALUE_WIDTH 0x8
  1557. #define OMAP54XX_VSETUPCNT_VALUE_MASK (0xff << 8)
  1558. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_MM_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  1559. #define OMAP54XX_VSTEPMAX_SHIFT 0
  1560. #define OMAP54XX_VSTEPMAX_WIDTH 0x8
  1561. #define OMAP54XX_VSTEPMAX_MASK (0xff << 0)
  1562. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_MM_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  1563. #define OMAP54XX_VSTEPMIN_SHIFT 0
  1564. #define OMAP54XX_VSTEPMIN_WIDTH 0x8
  1565. #define OMAP54XX_VSTEPMIN_MASK (0xff << 0)
  1566. /* Used by PM_DSS_DSS_WKDEP */
  1567. #define OMAP54XX_WKUPDEP_DISPC_DSP_SHIFT 2
  1568. #define OMAP54XX_WKUPDEP_DISPC_DSP_WIDTH 0x1
  1569. #define OMAP54XX_WKUPDEP_DISPC_DSP_MASK (1 << 2)
  1570. /* Used by PM_DSS_DSS_WKDEP */
  1571. #define OMAP54XX_WKUPDEP_DISPC_IPU_SHIFT 1
  1572. #define OMAP54XX_WKUPDEP_DISPC_IPU_WIDTH 0x1
  1573. #define OMAP54XX_WKUPDEP_DISPC_IPU_MASK (1 << 1)
  1574. /* Used by PM_DSS_DSS_WKDEP */
  1575. #define OMAP54XX_WKUPDEP_DISPC_MPU_SHIFT 0
  1576. #define OMAP54XX_WKUPDEP_DISPC_MPU_WIDTH 0x1
  1577. #define OMAP54XX_WKUPDEP_DISPC_MPU_MASK (1 << 0)
  1578. /* Used by PM_DSS_DSS_WKDEP */
  1579. #define OMAP54XX_WKUPDEP_DISPC_SDMA_SHIFT 3
  1580. #define OMAP54XX_WKUPDEP_DISPC_SDMA_WIDTH 0x1
  1581. #define OMAP54XX_WKUPDEP_DISPC_SDMA_MASK (1 << 3)
  1582. /* Used by PM_ABE_DMIC_WKDEP */
  1583. #define OMAP54XX_WKUPDEP_DMIC_DMA_DSP_SHIFT 6
  1584. #define OMAP54XX_WKUPDEP_DMIC_DMA_DSP_WIDTH 0x1
  1585. #define OMAP54XX_WKUPDEP_DMIC_DMA_DSP_MASK (1 << 6)
  1586. /* Used by PM_ABE_DMIC_WKDEP */
  1587. #define OMAP54XX_WKUPDEP_DMIC_DMA_SDMA_SHIFT 7
  1588. #define OMAP54XX_WKUPDEP_DMIC_DMA_SDMA_WIDTH 0x1
  1589. #define OMAP54XX_WKUPDEP_DMIC_DMA_SDMA_MASK (1 << 7)
  1590. /* Used by PM_ABE_DMIC_WKDEP */
  1591. #define OMAP54XX_WKUPDEP_DMIC_IRQ_DSP_SHIFT 2
  1592. #define OMAP54XX_WKUPDEP_DMIC_IRQ_DSP_WIDTH 0x1
  1593. #define OMAP54XX_WKUPDEP_DMIC_IRQ_DSP_MASK (1 << 2)
  1594. /* Used by PM_ABE_DMIC_WKDEP */
  1595. #define OMAP54XX_WKUPDEP_DMIC_IRQ_MPU_SHIFT 0
  1596. #define OMAP54XX_WKUPDEP_DMIC_IRQ_MPU_WIDTH 0x1
  1597. #define OMAP54XX_WKUPDEP_DMIC_IRQ_MPU_MASK (1 << 0)
  1598. /* Used by PM_DSS_DSS_WKDEP */
  1599. #define OMAP54XX_WKUPDEP_DSI1_A_DSP_SHIFT 6
  1600. #define OMAP54XX_WKUPDEP_DSI1_A_DSP_WIDTH 0x1
  1601. #define OMAP54XX_WKUPDEP_DSI1_A_DSP_MASK (1 << 6)
  1602. /* Used by PM_DSS_DSS_WKDEP */
  1603. #define OMAP54XX_WKUPDEP_DSI1_A_IPU_SHIFT 5
  1604. #define OMAP54XX_WKUPDEP_DSI1_A_IPU_WIDTH 0x1
  1605. #define OMAP54XX_WKUPDEP_DSI1_A_IPU_MASK (1 << 5)
  1606. /* Used by PM_DSS_DSS_WKDEP */
  1607. #define OMAP54XX_WKUPDEP_DSI1_A_MPU_SHIFT 4
  1608. #define OMAP54XX_WKUPDEP_DSI1_A_MPU_WIDTH 0x1
  1609. #define OMAP54XX_WKUPDEP_DSI1_A_MPU_MASK (1 << 4)
  1610. /* Used by PM_DSS_DSS_WKDEP */
  1611. #define OMAP54XX_WKUPDEP_DSI1_A_SDMA_SHIFT 7
  1612. #define OMAP54XX_WKUPDEP_DSI1_A_SDMA_WIDTH 0x1
  1613. #define OMAP54XX_WKUPDEP_DSI1_A_SDMA_MASK (1 << 7)
  1614. /* Used by PM_DSS_DSS_WKDEP */
  1615. #define OMAP54XX_WKUPDEP_DSI1_B_DSP_SHIFT 10
  1616. #define OMAP54XX_WKUPDEP_DSI1_B_DSP_WIDTH 0x1
  1617. #define OMAP54XX_WKUPDEP_DSI1_B_DSP_MASK (1 << 10)
  1618. /* Used by PM_DSS_DSS_WKDEP */
  1619. #define OMAP54XX_WKUPDEP_DSI1_B_IPU_SHIFT 9
  1620. #define OMAP54XX_WKUPDEP_DSI1_B_IPU_WIDTH 0x1
  1621. #define OMAP54XX_WKUPDEP_DSI1_B_IPU_MASK (1 << 9)
  1622. /* Used by PM_DSS_DSS_WKDEP */
  1623. #define OMAP54XX_WKUPDEP_DSI1_B_MPU_SHIFT 8
  1624. #define OMAP54XX_WKUPDEP_DSI1_B_MPU_WIDTH 0x1
  1625. #define OMAP54XX_WKUPDEP_DSI1_B_MPU_MASK (1 << 8)
  1626. /* Used by PM_DSS_DSS_WKDEP */
  1627. #define OMAP54XX_WKUPDEP_DSI1_B_SDMA_SHIFT 11
  1628. #define OMAP54XX_WKUPDEP_DSI1_B_SDMA_WIDTH 0x1
  1629. #define OMAP54XX_WKUPDEP_DSI1_B_SDMA_MASK (1 << 11)
  1630. /* Used by PM_DSS_DSS_WKDEP */
  1631. #define OMAP54XX_WKUPDEP_DSI1_C_DSP_SHIFT 17
  1632. #define OMAP54XX_WKUPDEP_DSI1_C_DSP_WIDTH 0x1
  1633. #define OMAP54XX_WKUPDEP_DSI1_C_DSP_MASK (1 << 17)
  1634. /* Used by PM_DSS_DSS_WKDEP */
  1635. #define OMAP54XX_WKUPDEP_DSI1_C_IPU_SHIFT 16
  1636. #define OMAP54XX_WKUPDEP_DSI1_C_IPU_WIDTH 0x1
  1637. #define OMAP54XX_WKUPDEP_DSI1_C_IPU_MASK (1 << 16)
  1638. /* Used by PM_DSS_DSS_WKDEP */
  1639. #define OMAP54XX_WKUPDEP_DSI1_C_MPU_SHIFT 15
  1640. #define OMAP54XX_WKUPDEP_DSI1_C_MPU_WIDTH 0x1
  1641. #define OMAP54XX_WKUPDEP_DSI1_C_MPU_MASK (1 << 15)
  1642. /* Used by PM_DSS_DSS_WKDEP */
  1643. #define OMAP54XX_WKUPDEP_DSI1_C_SDMA_SHIFT 18
  1644. #define OMAP54XX_WKUPDEP_DSI1_C_SDMA_WIDTH 0x1
  1645. #define OMAP54XX_WKUPDEP_DSI1_C_SDMA_MASK (1 << 18)
  1646. /* Used by PM_WKUPAON_GPIO1_WKDEP */
  1647. #define OMAP54XX_WKUPDEP_GPIO1_IRQ1_IPU_SHIFT 1
  1648. #define OMAP54XX_WKUPDEP_GPIO1_IRQ1_IPU_WIDTH 0x1
  1649. #define OMAP54XX_WKUPDEP_GPIO1_IRQ1_IPU_MASK (1 << 1)
  1650. /* Used by PM_WKUPAON_GPIO1_WKDEP */
  1651. #define OMAP54XX_WKUPDEP_GPIO1_IRQ1_MPU_SHIFT 0
  1652. #define OMAP54XX_WKUPDEP_GPIO1_IRQ1_MPU_WIDTH 0x1
  1653. #define OMAP54XX_WKUPDEP_GPIO1_IRQ1_MPU_MASK (1 << 0)
  1654. /* Used by PM_WKUPAON_GPIO1_WKDEP */
  1655. #define OMAP54XX_WKUPDEP_GPIO1_IRQ2_DSP_SHIFT 6
  1656. #define OMAP54XX_WKUPDEP_GPIO1_IRQ2_DSP_WIDTH 0x1
  1657. #define OMAP54XX_WKUPDEP_GPIO1_IRQ2_DSP_MASK (1 << 6)
  1658. /* Used by PM_L4PER_GPIO2_WKDEP */
  1659. #define OMAP54XX_WKUPDEP_GPIO2_IRQ1_IPU_SHIFT 1
  1660. #define OMAP54XX_WKUPDEP_GPIO2_IRQ1_IPU_WIDTH 0x1
  1661. #define OMAP54XX_WKUPDEP_GPIO2_IRQ1_IPU_MASK (1 << 1)
  1662. /* Used by PM_L4PER_GPIO2_WKDEP */
  1663. #define OMAP54XX_WKUPDEP_GPIO2_IRQ1_MPU_SHIFT 0
  1664. #define OMAP54XX_WKUPDEP_GPIO2_IRQ1_MPU_WIDTH 0x1
  1665. #define OMAP54XX_WKUPDEP_GPIO2_IRQ1_MPU_MASK (1 << 0)
  1666. /* Used by PM_L4PER_GPIO2_WKDEP */
  1667. #define OMAP54XX_WKUPDEP_GPIO2_IRQ2_DSP_SHIFT 6
  1668. #define OMAP54XX_WKUPDEP_GPIO2_IRQ2_DSP_WIDTH 0x1
  1669. #define OMAP54XX_WKUPDEP_GPIO2_IRQ2_DSP_MASK (1 << 6)
  1670. /* Used by PM_L4PER_GPIO3_WKDEP */
  1671. #define OMAP54XX_WKUPDEP_GPIO3_IRQ1_MPU_SHIFT 0
  1672. #define OMAP54XX_WKUPDEP_GPIO3_IRQ1_MPU_WIDTH 0x1
  1673. #define OMAP54XX_WKUPDEP_GPIO3_IRQ1_MPU_MASK (1 << 0)
  1674. /* Used by PM_L4PER_GPIO3_WKDEP */
  1675. #define OMAP54XX_WKUPDEP_GPIO3_IRQ2_DSP_SHIFT 6
  1676. #define OMAP54XX_WKUPDEP_GPIO3_IRQ2_DSP_WIDTH 0x1
  1677. #define OMAP54XX_WKUPDEP_GPIO3_IRQ2_DSP_MASK (1 << 6)
  1678. /* Used by PM_L4PER_GPIO4_WKDEP */
  1679. #define OMAP54XX_WKUPDEP_GPIO4_IRQ1_MPU_SHIFT 0
  1680. #define OMAP54XX_WKUPDEP_GPIO4_IRQ1_MPU_WIDTH 0x1
  1681. #define OMAP54XX_WKUPDEP_GPIO4_IRQ1_MPU_MASK (1 << 0)
  1682. /* Used by PM_L4PER_GPIO4_WKDEP */
  1683. #define OMAP54XX_WKUPDEP_GPIO4_IRQ2_DSP_SHIFT 6
  1684. #define OMAP54XX_WKUPDEP_GPIO4_IRQ2_DSP_WIDTH 0x1
  1685. #define OMAP54XX_WKUPDEP_GPIO4_IRQ2_DSP_MASK (1 << 6)
  1686. /* Used by PM_L4PER_GPIO5_WKDEP */
  1687. #define OMAP54XX_WKUPDEP_GPIO5_IRQ1_MPU_SHIFT 0
  1688. #define OMAP54XX_WKUPDEP_GPIO5_IRQ1_MPU_WIDTH 0x1
  1689. #define OMAP54XX_WKUPDEP_GPIO5_IRQ1_MPU_MASK (1 << 0)
  1690. /* Used by PM_L4PER_GPIO5_WKDEP */
  1691. #define OMAP54XX_WKUPDEP_GPIO5_IRQ2_DSP_SHIFT 6
  1692. #define OMAP54XX_WKUPDEP_GPIO5_IRQ2_DSP_WIDTH 0x1
  1693. #define OMAP54XX_WKUPDEP_GPIO5_IRQ2_DSP_MASK (1 << 6)
  1694. /* Used by PM_L4PER_GPIO6_WKDEP */
  1695. #define OMAP54XX_WKUPDEP_GPIO6_IRQ1_MPU_SHIFT 0
  1696. #define OMAP54XX_WKUPDEP_GPIO6_IRQ1_MPU_WIDTH 0x1
  1697. #define OMAP54XX_WKUPDEP_GPIO6_IRQ1_MPU_MASK (1 << 0)
  1698. /* Used by PM_L4PER_GPIO6_WKDEP */
  1699. #define OMAP54XX_WKUPDEP_GPIO6_IRQ2_DSP_SHIFT 6
  1700. #define OMAP54XX_WKUPDEP_GPIO6_IRQ2_DSP_WIDTH 0x1
  1701. #define OMAP54XX_WKUPDEP_GPIO6_IRQ2_DSP_MASK (1 << 6)
  1702. /* Used by PM_L4PER_GPIO7_WKDEP */
  1703. #define OMAP54XX_WKUPDEP_GPIO7_IRQ1_MPU_SHIFT 0
  1704. #define OMAP54XX_WKUPDEP_GPIO7_IRQ1_MPU_WIDTH 0x1
  1705. #define OMAP54XX_WKUPDEP_GPIO7_IRQ1_MPU_MASK (1 << 0)
  1706. /* Used by PM_L4PER_GPIO8_WKDEP */
  1707. #define OMAP54XX_WKUPDEP_GPIO8_IRQ1_MPU_SHIFT 0
  1708. #define OMAP54XX_WKUPDEP_GPIO8_IRQ1_MPU_WIDTH 0x1
  1709. #define OMAP54XX_WKUPDEP_GPIO8_IRQ1_MPU_MASK (1 << 0)
  1710. /* Used by PM_DSS_DSS_WKDEP */
  1711. #define OMAP54XX_WKUPDEP_HDMIDMA_SDMA_SHIFT 19
  1712. #define OMAP54XX_WKUPDEP_HDMIDMA_SDMA_WIDTH 0x1
  1713. #define OMAP54XX_WKUPDEP_HDMIDMA_SDMA_MASK (1 << 19)
  1714. /* Used by PM_DSS_DSS_WKDEP */
  1715. #define OMAP54XX_WKUPDEP_HDMIIRQ_DSP_SHIFT 14
  1716. #define OMAP54XX_WKUPDEP_HDMIIRQ_DSP_WIDTH 0x1
  1717. #define OMAP54XX_WKUPDEP_HDMIIRQ_DSP_MASK (1 << 14)
  1718. /* Used by PM_DSS_DSS_WKDEP */
  1719. #define OMAP54XX_WKUPDEP_HDMIIRQ_IPU_SHIFT 13
  1720. #define OMAP54XX_WKUPDEP_HDMIIRQ_IPU_WIDTH 0x1
  1721. #define OMAP54XX_WKUPDEP_HDMIIRQ_IPU_MASK (1 << 13)
  1722. /* Used by PM_DSS_DSS_WKDEP */
  1723. #define OMAP54XX_WKUPDEP_HDMIIRQ_MPU_SHIFT 12
  1724. #define OMAP54XX_WKUPDEP_HDMIIRQ_MPU_WIDTH 0x1
  1725. #define OMAP54XX_WKUPDEP_HDMIIRQ_MPU_MASK (1 << 12)
  1726. /* Used by PM_L3INIT_HSI_WKDEP */
  1727. #define OMAP54XX_WKUPDEP_HSI_DSP_DSP_SHIFT 6
  1728. #define OMAP54XX_WKUPDEP_HSI_DSP_DSP_WIDTH 0x1
  1729. #define OMAP54XX_WKUPDEP_HSI_DSP_DSP_MASK (1 << 6)
  1730. /* Used by PM_L3INIT_HSI_WKDEP */
  1731. #define OMAP54XX_WKUPDEP_HSI_MCU_IPU_SHIFT 1
  1732. #define OMAP54XX_WKUPDEP_HSI_MCU_IPU_WIDTH 0x1
  1733. #define OMAP54XX_WKUPDEP_HSI_MCU_IPU_MASK (1 << 1)
  1734. /* Used by PM_L3INIT_HSI_WKDEP */
  1735. #define OMAP54XX_WKUPDEP_HSI_MCU_MPU_SHIFT 0
  1736. #define OMAP54XX_WKUPDEP_HSI_MCU_MPU_WIDTH 0x1
  1737. #define OMAP54XX_WKUPDEP_HSI_MCU_MPU_MASK (1 << 0)
  1738. /* Used by PM_L4PER_I2C1_WKDEP */
  1739. #define OMAP54XX_WKUPDEP_I2C1_DMA_SDMA_SHIFT 7
  1740. #define OMAP54XX_WKUPDEP_I2C1_DMA_SDMA_WIDTH 0x1
  1741. #define OMAP54XX_WKUPDEP_I2C1_DMA_SDMA_MASK (1 << 7)
  1742. /* Used by PM_L4PER_I2C1_WKDEP */
  1743. #define OMAP54XX_WKUPDEP_I2C1_IRQ_IPU_SHIFT 1
  1744. #define OMAP54XX_WKUPDEP_I2C1_IRQ_IPU_WIDTH 0x1
  1745. #define OMAP54XX_WKUPDEP_I2C1_IRQ_IPU_MASK (1 << 1)
  1746. /* Used by PM_L4PER_I2C1_WKDEP */
  1747. #define OMAP54XX_WKUPDEP_I2C1_IRQ_MPU_SHIFT 0
  1748. #define OMAP54XX_WKUPDEP_I2C1_IRQ_MPU_WIDTH 0x1
  1749. #define OMAP54XX_WKUPDEP_I2C1_IRQ_MPU_MASK (1 << 0)
  1750. /* Used by PM_L4PER_I2C2_WKDEP */
  1751. #define OMAP54XX_WKUPDEP_I2C2_DMA_SDMA_SHIFT 7
  1752. #define OMAP54XX_WKUPDEP_I2C2_DMA_SDMA_WIDTH 0x1
  1753. #define OMAP54XX_WKUPDEP_I2C2_DMA_SDMA_MASK (1 << 7)
  1754. /* Used by PM_L4PER_I2C2_WKDEP */
  1755. #define OMAP54XX_WKUPDEP_I2C2_IRQ_IPU_SHIFT 1
  1756. #define OMAP54XX_WKUPDEP_I2C2_IRQ_IPU_WIDTH 0x1
  1757. #define OMAP54XX_WKUPDEP_I2C2_IRQ_IPU_MASK (1 << 1)
  1758. /* Used by PM_L4PER_I2C2_WKDEP */
  1759. #define OMAP54XX_WKUPDEP_I2C2_IRQ_MPU_SHIFT 0
  1760. #define OMAP54XX_WKUPDEP_I2C2_IRQ_MPU_WIDTH 0x1
  1761. #define OMAP54XX_WKUPDEP_I2C2_IRQ_MPU_MASK (1 << 0)
  1762. /* Used by PM_L4PER_I2C3_WKDEP */
  1763. #define OMAP54XX_WKUPDEP_I2C3_DMA_SDMA_SHIFT 7
  1764. #define OMAP54XX_WKUPDEP_I2C3_DMA_SDMA_WIDTH 0x1
  1765. #define OMAP54XX_WKUPDEP_I2C3_DMA_SDMA_MASK (1 << 7)
  1766. /* Used by PM_L4PER_I2C3_WKDEP */
  1767. #define OMAP54XX_WKUPDEP_I2C3_IRQ_IPU_SHIFT 1
  1768. #define OMAP54XX_WKUPDEP_I2C3_IRQ_IPU_WIDTH 0x1
  1769. #define OMAP54XX_WKUPDEP_I2C3_IRQ_IPU_MASK (1 << 1)
  1770. /* Used by PM_L4PER_I2C3_WKDEP */
  1771. #define OMAP54XX_WKUPDEP_I2C3_IRQ_MPU_SHIFT 0
  1772. #define OMAP54XX_WKUPDEP_I2C3_IRQ_MPU_WIDTH 0x1
  1773. #define OMAP54XX_WKUPDEP_I2C3_IRQ_MPU_MASK (1 << 0)
  1774. /* Used by PM_L4PER_I2C4_WKDEP */
  1775. #define OMAP54XX_WKUPDEP_I2C4_DMA_SDMA_SHIFT 7
  1776. #define OMAP54XX_WKUPDEP_I2C4_DMA_SDMA_WIDTH 0x1
  1777. #define OMAP54XX_WKUPDEP_I2C4_DMA_SDMA_MASK (1 << 7)
  1778. /* Used by PM_L4PER_I2C4_WKDEP */
  1779. #define OMAP54XX_WKUPDEP_I2C4_IRQ_IPU_SHIFT 1
  1780. #define OMAP54XX_WKUPDEP_I2C4_IRQ_IPU_WIDTH 0x1
  1781. #define OMAP54XX_WKUPDEP_I2C4_IRQ_IPU_MASK (1 << 1)
  1782. /* Used by PM_L4PER_I2C4_WKDEP */
  1783. #define OMAP54XX_WKUPDEP_I2C4_IRQ_MPU_SHIFT 0
  1784. #define OMAP54XX_WKUPDEP_I2C4_IRQ_MPU_WIDTH 0x1
  1785. #define OMAP54XX_WKUPDEP_I2C4_IRQ_MPU_MASK (1 << 0)
  1786. /* Used by PM_L4PER_I2C5_WKDEP */
  1787. #define OMAP54XX_WKUPDEP_I2C5_IRQ_MPU_SHIFT 0
  1788. #define OMAP54XX_WKUPDEP_I2C5_IRQ_MPU_WIDTH 0x1
  1789. #define OMAP54XX_WKUPDEP_I2C5_IRQ_MPU_MASK (1 << 0)
  1790. /* Used by PM_WKUPAON_KBD_WKDEP */
  1791. #define OMAP54XX_WKUPDEP_KBD_MPU_SHIFT 0
  1792. #define OMAP54XX_WKUPDEP_KBD_MPU_WIDTH 0x1
  1793. #define OMAP54XX_WKUPDEP_KBD_MPU_MASK (1 << 0)
  1794. /* Used by PM_ABE_MCASP_WKDEP */
  1795. #define OMAP54XX_WKUPDEP_MCASP_DMA_DSP_SHIFT 6
  1796. #define OMAP54XX_WKUPDEP_MCASP_DMA_DSP_WIDTH 0x1
  1797. #define OMAP54XX_WKUPDEP_MCASP_DMA_DSP_MASK (1 << 6)
  1798. /* Used by PM_ABE_MCASP_WKDEP */
  1799. #define OMAP54XX_WKUPDEP_MCASP_DMA_SDMA_SHIFT 7
  1800. #define OMAP54XX_WKUPDEP_MCASP_DMA_SDMA_WIDTH 0x1
  1801. #define OMAP54XX_WKUPDEP_MCASP_DMA_SDMA_MASK (1 << 7)
  1802. /* Used by PM_ABE_MCASP_WKDEP */
  1803. #define OMAP54XX_WKUPDEP_MCASP_IRQ_DSP_SHIFT 2
  1804. #define OMAP54XX_WKUPDEP_MCASP_IRQ_DSP_WIDTH 0x1
  1805. #define OMAP54XX_WKUPDEP_MCASP_IRQ_DSP_MASK (1 << 2)
  1806. /* Used by PM_ABE_MCASP_WKDEP */
  1807. #define OMAP54XX_WKUPDEP_MCASP_IRQ_MPU_SHIFT 0
  1808. #define OMAP54XX_WKUPDEP_MCASP_IRQ_MPU_WIDTH 0x1
  1809. #define OMAP54XX_WKUPDEP_MCASP_IRQ_MPU_MASK (1 << 0)
  1810. /* Used by PM_ABE_MCBSP1_WKDEP */
  1811. #define OMAP54XX_WKUPDEP_MCBSP1_DSP_SHIFT 2
  1812. #define OMAP54XX_WKUPDEP_MCBSP1_DSP_WIDTH 0x1
  1813. #define OMAP54XX_WKUPDEP_MCBSP1_DSP_MASK (1 << 2)
  1814. /* Used by PM_ABE_MCBSP1_WKDEP */
  1815. #define OMAP54XX_WKUPDEP_MCBSP1_MPU_SHIFT 0
  1816. #define OMAP54XX_WKUPDEP_MCBSP1_MPU_WIDTH 0x1
  1817. #define OMAP54XX_WKUPDEP_MCBSP1_MPU_MASK (1 << 0)
  1818. /* Used by PM_ABE_MCBSP1_WKDEP */
  1819. #define OMAP54XX_WKUPDEP_MCBSP1_SDMA_SHIFT 3
  1820. #define OMAP54XX_WKUPDEP_MCBSP1_SDMA_WIDTH 0x1
  1821. #define OMAP54XX_WKUPDEP_MCBSP1_SDMA_MASK (1 << 3)
  1822. /* Used by PM_ABE_MCBSP2_WKDEP */
  1823. #define OMAP54XX_WKUPDEP_MCBSP2_DSP_SHIFT 2
  1824. #define OMAP54XX_WKUPDEP_MCBSP2_DSP_WIDTH 0x1
  1825. #define OMAP54XX_WKUPDEP_MCBSP2_DSP_MASK (1 << 2)
  1826. /* Used by PM_ABE_MCBSP2_WKDEP */
  1827. #define OMAP54XX_WKUPDEP_MCBSP2_MPU_SHIFT 0
  1828. #define OMAP54XX_WKUPDEP_MCBSP2_MPU_WIDTH 0x1
  1829. #define OMAP54XX_WKUPDEP_MCBSP2_MPU_MASK (1 << 0)
  1830. /* Used by PM_ABE_MCBSP2_WKDEP */
  1831. #define OMAP54XX_WKUPDEP_MCBSP2_SDMA_SHIFT 3
  1832. #define OMAP54XX_WKUPDEP_MCBSP2_SDMA_WIDTH 0x1
  1833. #define OMAP54XX_WKUPDEP_MCBSP2_SDMA_MASK (1 << 3)
  1834. /* Used by PM_ABE_MCBSP3_WKDEP */
  1835. #define OMAP54XX_WKUPDEP_MCBSP3_DSP_SHIFT 2
  1836. #define OMAP54XX_WKUPDEP_MCBSP3_DSP_WIDTH 0x1
  1837. #define OMAP54XX_WKUPDEP_MCBSP3_DSP_MASK (1 << 2)
  1838. /* Used by PM_ABE_MCBSP3_WKDEP */
  1839. #define OMAP54XX_WKUPDEP_MCBSP3_MPU_SHIFT 0
  1840. #define OMAP54XX_WKUPDEP_MCBSP3_MPU_WIDTH 0x1
  1841. #define OMAP54XX_WKUPDEP_MCBSP3_MPU_MASK (1 << 0)
  1842. /* Used by PM_ABE_MCBSP3_WKDEP */
  1843. #define OMAP54XX_WKUPDEP_MCBSP3_SDMA_SHIFT 3
  1844. #define OMAP54XX_WKUPDEP_MCBSP3_SDMA_WIDTH 0x1
  1845. #define OMAP54XX_WKUPDEP_MCBSP3_SDMA_MASK (1 << 3)
  1846. /* Used by PM_ABE_MCPDM_WKDEP */
  1847. #define OMAP54XX_WKUPDEP_MCPDM_DMA_DSP_SHIFT 6
  1848. #define OMAP54XX_WKUPDEP_MCPDM_DMA_DSP_WIDTH 0x1
  1849. #define OMAP54XX_WKUPDEP_MCPDM_DMA_DSP_MASK (1 << 6)
  1850. /* Used by PM_ABE_MCPDM_WKDEP */
  1851. #define OMAP54XX_WKUPDEP_MCPDM_DMA_SDMA_SHIFT 7
  1852. #define OMAP54XX_WKUPDEP_MCPDM_DMA_SDMA_WIDTH 0x1
  1853. #define OMAP54XX_WKUPDEP_MCPDM_DMA_SDMA_MASK (1 << 7)
  1854. /* Used by PM_ABE_MCPDM_WKDEP */
  1855. #define OMAP54XX_WKUPDEP_MCPDM_IRQ_DSP_SHIFT 2
  1856. #define OMAP54XX_WKUPDEP_MCPDM_IRQ_DSP_WIDTH 0x1
  1857. #define OMAP54XX_WKUPDEP_MCPDM_IRQ_DSP_MASK (1 << 2)
  1858. /* Used by PM_ABE_MCPDM_WKDEP */
  1859. #define OMAP54XX_WKUPDEP_MCPDM_IRQ_MPU_SHIFT 0
  1860. #define OMAP54XX_WKUPDEP_MCPDM_IRQ_MPU_WIDTH 0x1
  1861. #define OMAP54XX_WKUPDEP_MCPDM_IRQ_MPU_MASK (1 << 0)
  1862. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1863. #define OMAP54XX_WKUPDEP_MCSPI1_DSP_SHIFT 2
  1864. #define OMAP54XX_WKUPDEP_MCSPI1_DSP_WIDTH 0x1
  1865. #define OMAP54XX_WKUPDEP_MCSPI1_DSP_MASK (1 << 2)
  1866. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1867. #define OMAP54XX_WKUPDEP_MCSPI1_IPU_SHIFT 1
  1868. #define OMAP54XX_WKUPDEP_MCSPI1_IPU_WIDTH 0x1
  1869. #define OMAP54XX_WKUPDEP_MCSPI1_IPU_MASK (1 << 1)
  1870. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1871. #define OMAP54XX_WKUPDEP_MCSPI1_MPU_SHIFT 0
  1872. #define OMAP54XX_WKUPDEP_MCSPI1_MPU_WIDTH 0x1
  1873. #define OMAP54XX_WKUPDEP_MCSPI1_MPU_MASK (1 << 0)
  1874. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1875. #define OMAP54XX_WKUPDEP_MCSPI1_SDMA_SHIFT 3
  1876. #define OMAP54XX_WKUPDEP_MCSPI1_SDMA_WIDTH 0x1
  1877. #define OMAP54XX_WKUPDEP_MCSPI1_SDMA_MASK (1 << 3)
  1878. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1879. #define OMAP54XX_WKUPDEP_MCSPI2_IPU_SHIFT 1
  1880. #define OMAP54XX_WKUPDEP_MCSPI2_IPU_WIDTH 0x1
  1881. #define OMAP54XX_WKUPDEP_MCSPI2_IPU_MASK (1 << 1)
  1882. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1883. #define OMAP54XX_WKUPDEP_MCSPI2_MPU_SHIFT 0
  1884. #define OMAP54XX_WKUPDEP_MCSPI2_MPU_WIDTH 0x1
  1885. #define OMAP54XX_WKUPDEP_MCSPI2_MPU_MASK (1 << 0)
  1886. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1887. #define OMAP54XX_WKUPDEP_MCSPI2_SDMA_SHIFT 3
  1888. #define OMAP54XX_WKUPDEP_MCSPI2_SDMA_WIDTH 0x1
  1889. #define OMAP54XX_WKUPDEP_MCSPI2_SDMA_MASK (1 << 3)
  1890. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1891. #define OMAP54XX_WKUPDEP_MCSPI3_MPU_SHIFT 0
  1892. #define OMAP54XX_WKUPDEP_MCSPI3_MPU_WIDTH 0x1
  1893. #define OMAP54XX_WKUPDEP_MCSPI3_MPU_MASK (1 << 0)
  1894. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1895. #define OMAP54XX_WKUPDEP_MCSPI3_SDMA_SHIFT 3
  1896. #define OMAP54XX_WKUPDEP_MCSPI3_SDMA_WIDTH 0x1
  1897. #define OMAP54XX_WKUPDEP_MCSPI3_SDMA_MASK (1 << 3)
  1898. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1899. #define OMAP54XX_WKUPDEP_MCSPI4_MPU_SHIFT 0
  1900. #define OMAP54XX_WKUPDEP_MCSPI4_MPU_WIDTH 0x1
  1901. #define OMAP54XX_WKUPDEP_MCSPI4_MPU_MASK (1 << 0)
  1902. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1903. #define OMAP54XX_WKUPDEP_MCSPI4_SDMA_SHIFT 3
  1904. #define OMAP54XX_WKUPDEP_MCSPI4_SDMA_WIDTH 0x1
  1905. #define OMAP54XX_WKUPDEP_MCSPI4_SDMA_MASK (1 << 3)
  1906. /* Used by PM_L3INIT_MMC1_WKDEP */
  1907. #define OMAP54XX_WKUPDEP_MMC1_DSP_SHIFT 2
  1908. #define OMAP54XX_WKUPDEP_MMC1_DSP_WIDTH 0x1
  1909. #define OMAP54XX_WKUPDEP_MMC1_DSP_MASK (1 << 2)
  1910. /* Used by PM_L3INIT_MMC1_WKDEP */
  1911. #define OMAP54XX_WKUPDEP_MMC1_IPU_SHIFT 1
  1912. #define OMAP54XX_WKUPDEP_MMC1_IPU_WIDTH 0x1
  1913. #define OMAP54XX_WKUPDEP_MMC1_IPU_MASK (1 << 1)
  1914. /* Used by PM_L3INIT_MMC1_WKDEP */
  1915. #define OMAP54XX_WKUPDEP_MMC1_MPU_SHIFT 0
  1916. #define OMAP54XX_WKUPDEP_MMC1_MPU_WIDTH 0x1
  1917. #define OMAP54XX_WKUPDEP_MMC1_MPU_MASK (1 << 0)
  1918. /* Used by PM_L3INIT_MMC1_WKDEP */
  1919. #define OMAP54XX_WKUPDEP_MMC1_SDMA_SHIFT 3
  1920. #define OMAP54XX_WKUPDEP_MMC1_SDMA_WIDTH 0x1
  1921. #define OMAP54XX_WKUPDEP_MMC1_SDMA_MASK (1 << 3)
  1922. /* Used by PM_L3INIT_MMC2_WKDEP */
  1923. #define OMAP54XX_WKUPDEP_MMC2_DSP_SHIFT 2
  1924. #define OMAP54XX_WKUPDEP_MMC2_DSP_WIDTH 0x1
  1925. #define OMAP54XX_WKUPDEP_MMC2_DSP_MASK (1 << 2)
  1926. /* Used by PM_L3INIT_MMC2_WKDEP */
  1927. #define OMAP54XX_WKUPDEP_MMC2_IPU_SHIFT 1
  1928. #define OMAP54XX_WKUPDEP_MMC2_IPU_WIDTH 0x1
  1929. #define OMAP54XX_WKUPDEP_MMC2_IPU_MASK (1 << 1)
  1930. /* Used by PM_L3INIT_MMC2_WKDEP */
  1931. #define OMAP54XX_WKUPDEP_MMC2_MPU_SHIFT 0
  1932. #define OMAP54XX_WKUPDEP_MMC2_MPU_WIDTH 0x1
  1933. #define OMAP54XX_WKUPDEP_MMC2_MPU_MASK (1 << 0)
  1934. /* Used by PM_L3INIT_MMC2_WKDEP */
  1935. #define OMAP54XX_WKUPDEP_MMC2_SDMA_SHIFT 3
  1936. #define OMAP54XX_WKUPDEP_MMC2_SDMA_WIDTH 0x1
  1937. #define OMAP54XX_WKUPDEP_MMC2_SDMA_MASK (1 << 3)
  1938. /* Used by PM_L4PER_MMC3_WKDEP */
  1939. #define OMAP54XX_WKUPDEP_MMC3_IPU_SHIFT 1
  1940. #define OMAP54XX_WKUPDEP_MMC3_IPU_WIDTH 0x1
  1941. #define OMAP54XX_WKUPDEP_MMC3_IPU_MASK (1 << 1)
  1942. /* Used by PM_L4PER_MMC3_WKDEP */
  1943. #define OMAP54XX_WKUPDEP_MMC3_MPU_SHIFT 0
  1944. #define OMAP54XX_WKUPDEP_MMC3_MPU_WIDTH 0x1
  1945. #define OMAP54XX_WKUPDEP_MMC3_MPU_MASK (1 << 0)
  1946. /* Used by PM_L4PER_MMC3_WKDEP */
  1947. #define OMAP54XX_WKUPDEP_MMC3_SDMA_SHIFT 3
  1948. #define OMAP54XX_WKUPDEP_MMC3_SDMA_WIDTH 0x1
  1949. #define OMAP54XX_WKUPDEP_MMC3_SDMA_MASK (1 << 3)
  1950. /* Used by PM_L4PER_MMC4_WKDEP */
  1951. #define OMAP54XX_WKUPDEP_MMC4_MPU_SHIFT 0
  1952. #define OMAP54XX_WKUPDEP_MMC4_MPU_WIDTH 0x1
  1953. #define OMAP54XX_WKUPDEP_MMC4_MPU_MASK (1 << 0)
  1954. /* Used by PM_L4PER_MMC4_WKDEP */
  1955. #define OMAP54XX_WKUPDEP_MMC4_SDMA_SHIFT 3
  1956. #define OMAP54XX_WKUPDEP_MMC4_SDMA_WIDTH 0x1
  1957. #define OMAP54XX_WKUPDEP_MMC4_SDMA_MASK (1 << 3)
  1958. /* Used by PM_L4PER_MMC5_WKDEP */
  1959. #define OMAP54XX_WKUPDEP_MMC5_MPU_SHIFT 0
  1960. #define OMAP54XX_WKUPDEP_MMC5_MPU_WIDTH 0x1
  1961. #define OMAP54XX_WKUPDEP_MMC5_MPU_MASK (1 << 0)
  1962. /* Used by PM_L4PER_MMC5_WKDEP */
  1963. #define OMAP54XX_WKUPDEP_MMC5_SDMA_SHIFT 3
  1964. #define OMAP54XX_WKUPDEP_MMC5_SDMA_WIDTH 0x1
  1965. #define OMAP54XX_WKUPDEP_MMC5_SDMA_MASK (1 << 3)
  1966. /* Used by PM_L3INIT_SATA_WKDEP */
  1967. #define OMAP54XX_WKUPDEP_SATA_MPU_SHIFT 0
  1968. #define OMAP54XX_WKUPDEP_SATA_MPU_WIDTH 0x1
  1969. #define OMAP54XX_WKUPDEP_SATA_MPU_MASK (1 << 0)
  1970. /* Used by PM_ABE_SLIMBUS1_WKDEP */
  1971. #define OMAP54XX_WKUPDEP_SLIMBUS1_DMA_DSP_SHIFT 6
  1972. #define OMAP54XX_WKUPDEP_SLIMBUS1_DMA_DSP_WIDTH 0x1
  1973. #define OMAP54XX_WKUPDEP_SLIMBUS1_DMA_DSP_MASK (1 << 6)
  1974. /* Used by PM_ABE_SLIMBUS1_WKDEP */
  1975. #define OMAP54XX_WKUPDEP_SLIMBUS1_DMA_SDMA_SHIFT 7
  1976. #define OMAP54XX_WKUPDEP_SLIMBUS1_DMA_SDMA_WIDTH 0x1
  1977. #define OMAP54XX_WKUPDEP_SLIMBUS1_DMA_SDMA_MASK (1 << 7)
  1978. /* Used by PM_ABE_SLIMBUS1_WKDEP */
  1979. #define OMAP54XX_WKUPDEP_SLIMBUS1_IRQ_DSP_SHIFT 2
  1980. #define OMAP54XX_WKUPDEP_SLIMBUS1_IRQ_DSP_WIDTH 0x1
  1981. #define OMAP54XX_WKUPDEP_SLIMBUS1_IRQ_DSP_MASK (1 << 2)
  1982. /* Used by PM_ABE_SLIMBUS1_WKDEP */
  1983. #define OMAP54XX_WKUPDEP_SLIMBUS1_IRQ_MPU_SHIFT 0
  1984. #define OMAP54XX_WKUPDEP_SLIMBUS1_IRQ_MPU_WIDTH 0x1
  1985. #define OMAP54XX_WKUPDEP_SLIMBUS1_IRQ_MPU_MASK (1 << 0)
  1986. /* Used by PM_COREAON_SMARTREFLEX_CORE_WKDEP */
  1987. #define OMAP54XX_WKUPDEP_SMARTREFLEX_CORE_IPU_SHIFT 1
  1988. #define OMAP54XX_WKUPDEP_SMARTREFLEX_CORE_IPU_WIDTH 0x1
  1989. #define OMAP54XX_WKUPDEP_SMARTREFLEX_CORE_IPU_MASK (1 << 1)
  1990. /* Used by PM_COREAON_SMARTREFLEX_CORE_WKDEP */
  1991. #define OMAP54XX_WKUPDEP_SMARTREFLEX_CORE_MPU_SHIFT 0
  1992. #define OMAP54XX_WKUPDEP_SMARTREFLEX_CORE_MPU_WIDTH 0x1
  1993. #define OMAP54XX_WKUPDEP_SMARTREFLEX_CORE_MPU_MASK (1 << 0)
  1994. /* Used by PM_COREAON_SMARTREFLEX_MM_WKDEP */
  1995. #define OMAP54XX_WKUPDEP_SMARTREFLEX_MM_MPU_SHIFT 0
  1996. #define OMAP54XX_WKUPDEP_SMARTREFLEX_MM_MPU_WIDTH 0x1
  1997. #define OMAP54XX_WKUPDEP_SMARTREFLEX_MM_MPU_MASK (1 << 0)
  1998. /* Used by PM_COREAON_SMARTREFLEX_MPU_WKDEP */
  1999. #define OMAP54XX_WKUPDEP_SMARTREFLEX_MPU_MPU_SHIFT 0
  2000. #define OMAP54XX_WKUPDEP_SMARTREFLEX_MPU_MPU_WIDTH 0x1
  2001. #define OMAP54XX_WKUPDEP_SMARTREFLEX_MPU_MPU_MASK (1 << 0)
  2002. /* Used by PM_L4PER_TIMER10_WKDEP */
  2003. #define OMAP54XX_WKUPDEP_TIMER10_MPU_SHIFT 0
  2004. #define OMAP54XX_WKUPDEP_TIMER10_MPU_WIDTH 0x1
  2005. #define OMAP54XX_WKUPDEP_TIMER10_MPU_MASK (1 << 0)
  2006. /* Used by PM_L4PER_TIMER11_WKDEP */
  2007. #define OMAP54XX_WKUPDEP_TIMER11_IPU_SHIFT 1
  2008. #define OMAP54XX_WKUPDEP_TIMER11_IPU_WIDTH 0x1
  2009. #define OMAP54XX_WKUPDEP_TIMER11_IPU_MASK (1 << 1)
  2010. /* Used by PM_L4PER_TIMER11_WKDEP */
  2011. #define OMAP54XX_WKUPDEP_TIMER11_MPU_SHIFT 0
  2012. #define OMAP54XX_WKUPDEP_TIMER11_MPU_WIDTH 0x1
  2013. #define OMAP54XX_WKUPDEP_TIMER11_MPU_MASK (1 << 0)
  2014. /* Used by PM_WKUPAON_TIMER12_WKDEP */
  2015. #define OMAP54XX_WKUPDEP_TIMER12_MPU_SHIFT 0
  2016. #define OMAP54XX_WKUPDEP_TIMER12_MPU_WIDTH 0x1
  2017. #define OMAP54XX_WKUPDEP_TIMER12_MPU_MASK (1 << 0)
  2018. /* Used by PM_WKUPAON_TIMER1_WKDEP */
  2019. #define OMAP54XX_WKUPDEP_TIMER1_MPU_SHIFT 0
  2020. #define OMAP54XX_WKUPDEP_TIMER1_MPU_WIDTH 0x1
  2021. #define OMAP54XX_WKUPDEP_TIMER1_MPU_MASK (1 << 0)
  2022. /* Used by PM_L4PER_TIMER2_WKDEP */
  2023. #define OMAP54XX_WKUPDEP_TIMER2_MPU_SHIFT 0
  2024. #define OMAP54XX_WKUPDEP_TIMER2_MPU_WIDTH 0x1
  2025. #define OMAP54XX_WKUPDEP_TIMER2_MPU_MASK (1 << 0)
  2026. /* Used by PM_L4PER_TIMER3_WKDEP */
  2027. #define OMAP54XX_WKUPDEP_TIMER3_IPU_SHIFT 1
  2028. #define OMAP54XX_WKUPDEP_TIMER3_IPU_WIDTH 0x1
  2029. #define OMAP54XX_WKUPDEP_TIMER3_IPU_MASK (1 << 1)
  2030. /* Used by PM_L4PER_TIMER3_WKDEP */
  2031. #define OMAP54XX_WKUPDEP_TIMER3_MPU_SHIFT 0
  2032. #define OMAP54XX_WKUPDEP_TIMER3_MPU_WIDTH 0x1
  2033. #define OMAP54XX_WKUPDEP_TIMER3_MPU_MASK (1 << 0)
  2034. /* Used by PM_L4PER_TIMER4_WKDEP */
  2035. #define OMAP54XX_WKUPDEP_TIMER4_IPU_SHIFT 1
  2036. #define OMAP54XX_WKUPDEP_TIMER4_IPU_WIDTH 0x1
  2037. #define OMAP54XX_WKUPDEP_TIMER4_IPU_MASK (1 << 1)
  2038. /* Used by PM_L4PER_TIMER4_WKDEP */
  2039. #define OMAP54XX_WKUPDEP_TIMER4_MPU_SHIFT 0
  2040. #define OMAP54XX_WKUPDEP_TIMER4_MPU_WIDTH 0x1
  2041. #define OMAP54XX_WKUPDEP_TIMER4_MPU_MASK (1 << 0)
  2042. /* Used by PM_ABE_TIMER5_WKDEP */
  2043. #define OMAP54XX_WKUPDEP_TIMER5_DSP_SHIFT 2
  2044. #define OMAP54XX_WKUPDEP_TIMER5_DSP_WIDTH 0x1
  2045. #define OMAP54XX_WKUPDEP_TIMER5_DSP_MASK (1 << 2)
  2046. /* Used by PM_ABE_TIMER5_WKDEP */
  2047. #define OMAP54XX_WKUPDEP_TIMER5_MPU_SHIFT 0
  2048. #define OMAP54XX_WKUPDEP_TIMER5_MPU_WIDTH 0x1
  2049. #define OMAP54XX_WKUPDEP_TIMER5_MPU_MASK (1 << 0)
  2050. /* Used by PM_ABE_TIMER6_WKDEP */
  2051. #define OMAP54XX_WKUPDEP_TIMER6_DSP_SHIFT 2
  2052. #define OMAP54XX_WKUPDEP_TIMER6_DSP_WIDTH 0x1
  2053. #define OMAP54XX_WKUPDEP_TIMER6_DSP_MASK (1 << 2)
  2054. /* Used by PM_ABE_TIMER6_WKDEP */
  2055. #define OMAP54XX_WKUPDEP_TIMER6_MPU_SHIFT 0
  2056. #define OMAP54XX_WKUPDEP_TIMER6_MPU_WIDTH 0x1
  2057. #define OMAP54XX_WKUPDEP_TIMER6_MPU_MASK (1 << 0)
  2058. /* Used by PM_ABE_TIMER7_WKDEP */
  2059. #define OMAP54XX_WKUPDEP_TIMER7_DSP_SHIFT 2
  2060. #define OMAP54XX_WKUPDEP_TIMER7_DSP_WIDTH 0x1
  2061. #define OMAP54XX_WKUPDEP_TIMER7_DSP_MASK (1 << 2)
  2062. /* Used by PM_ABE_TIMER7_WKDEP */
  2063. #define OMAP54XX_WKUPDEP_TIMER7_MPU_SHIFT 0
  2064. #define OMAP54XX_WKUPDEP_TIMER7_MPU_WIDTH 0x1
  2065. #define OMAP54XX_WKUPDEP_TIMER7_MPU_MASK (1 << 0)
  2066. /* Used by PM_ABE_TIMER8_WKDEP */
  2067. #define OMAP54XX_WKUPDEP_TIMER8_DSP_SHIFT 2
  2068. #define OMAP54XX_WKUPDEP_TIMER8_DSP_WIDTH 0x1
  2069. #define OMAP54XX_WKUPDEP_TIMER8_DSP_MASK (1 << 2)
  2070. /* Used by PM_ABE_TIMER8_WKDEP */
  2071. #define OMAP54XX_WKUPDEP_TIMER8_MPU_SHIFT 0
  2072. #define OMAP54XX_WKUPDEP_TIMER8_MPU_WIDTH 0x1
  2073. #define OMAP54XX_WKUPDEP_TIMER8_MPU_MASK (1 << 0)
  2074. /* Used by PM_L4PER_TIMER9_WKDEP */
  2075. #define OMAP54XX_WKUPDEP_TIMER9_IPU_SHIFT 1
  2076. #define OMAP54XX_WKUPDEP_TIMER9_IPU_WIDTH 0x1
  2077. #define OMAP54XX_WKUPDEP_TIMER9_IPU_MASK (1 << 1)
  2078. /* Used by PM_L4PER_TIMER9_WKDEP */
  2079. #define OMAP54XX_WKUPDEP_TIMER9_MPU_SHIFT 0
  2080. #define OMAP54XX_WKUPDEP_TIMER9_MPU_WIDTH 0x1
  2081. #define OMAP54XX_WKUPDEP_TIMER9_MPU_MASK (1 << 0)
  2082. /* Used by PM_L4PER_UART1_WKDEP */
  2083. #define OMAP54XX_WKUPDEP_UART1_MPU_SHIFT 0
  2084. #define OMAP54XX_WKUPDEP_UART1_MPU_WIDTH 0x1
  2085. #define OMAP54XX_WKUPDEP_UART1_MPU_MASK (1 << 0)
  2086. /* Used by PM_L4PER_UART1_WKDEP */
  2087. #define OMAP54XX_WKUPDEP_UART1_SDMA_SHIFT 3
  2088. #define OMAP54XX_WKUPDEP_UART1_SDMA_WIDTH 0x1
  2089. #define OMAP54XX_WKUPDEP_UART1_SDMA_MASK (1 << 3)
  2090. /* Used by PM_L4PER_UART2_WKDEP */
  2091. #define OMAP54XX_WKUPDEP_UART2_MPU_SHIFT 0
  2092. #define OMAP54XX_WKUPDEP_UART2_MPU_WIDTH 0x1
  2093. #define OMAP54XX_WKUPDEP_UART2_MPU_MASK (1 << 0)
  2094. /* Used by PM_L4PER_UART2_WKDEP */
  2095. #define OMAP54XX_WKUPDEP_UART2_SDMA_SHIFT 3
  2096. #define OMAP54XX_WKUPDEP_UART2_SDMA_WIDTH 0x1
  2097. #define OMAP54XX_WKUPDEP_UART2_SDMA_MASK (1 << 3)
  2098. /* Used by PM_L4PER_UART3_WKDEP */
  2099. #define OMAP54XX_WKUPDEP_UART3_DSP_SHIFT 2
  2100. #define OMAP54XX_WKUPDEP_UART3_DSP_WIDTH 0x1
  2101. #define OMAP54XX_WKUPDEP_UART3_DSP_MASK (1 << 2)
  2102. /* Used by PM_L4PER_UART3_WKDEP */
  2103. #define OMAP54XX_WKUPDEP_UART3_IPU_SHIFT 1
  2104. #define OMAP54XX_WKUPDEP_UART3_IPU_WIDTH 0x1
  2105. #define OMAP54XX_WKUPDEP_UART3_IPU_MASK (1 << 1)
  2106. /* Used by PM_L4PER_UART3_WKDEP */
  2107. #define OMAP54XX_WKUPDEP_UART3_MPU_SHIFT 0
  2108. #define OMAP54XX_WKUPDEP_UART3_MPU_WIDTH 0x1
  2109. #define OMAP54XX_WKUPDEP_UART3_MPU_MASK (1 << 0)
  2110. /* Used by PM_L4PER_UART3_WKDEP */
  2111. #define OMAP54XX_WKUPDEP_UART3_SDMA_SHIFT 3
  2112. #define OMAP54XX_WKUPDEP_UART3_SDMA_WIDTH 0x1
  2113. #define OMAP54XX_WKUPDEP_UART3_SDMA_MASK (1 << 3)
  2114. /* Used by PM_L4PER_UART4_WKDEP */
  2115. #define OMAP54XX_WKUPDEP_UART4_MPU_SHIFT 0
  2116. #define OMAP54XX_WKUPDEP_UART4_MPU_WIDTH 0x1
  2117. #define OMAP54XX_WKUPDEP_UART4_MPU_MASK (1 << 0)
  2118. /* Used by PM_L4PER_UART4_WKDEP */
  2119. #define OMAP54XX_WKUPDEP_UART4_SDMA_SHIFT 3
  2120. #define OMAP54XX_WKUPDEP_UART4_SDMA_WIDTH 0x1
  2121. #define OMAP54XX_WKUPDEP_UART4_SDMA_MASK (1 << 3)
  2122. /* Used by PM_L4PER_UART5_WKDEP */
  2123. #define OMAP54XX_WKUPDEP_UART5_MPU_SHIFT 0
  2124. #define OMAP54XX_WKUPDEP_UART5_MPU_WIDTH 0x1
  2125. #define OMAP54XX_WKUPDEP_UART5_MPU_MASK (1 << 0)
  2126. /* Used by PM_L4PER_UART5_WKDEP */
  2127. #define OMAP54XX_WKUPDEP_UART5_SDMA_SHIFT 3
  2128. #define OMAP54XX_WKUPDEP_UART5_SDMA_WIDTH 0x1
  2129. #define OMAP54XX_WKUPDEP_UART5_SDMA_MASK (1 << 3)
  2130. /* Used by PM_L4PER_UART6_WKDEP */
  2131. #define OMAP54XX_WKUPDEP_UART6_MPU_SHIFT 0
  2132. #define OMAP54XX_WKUPDEP_UART6_MPU_WIDTH 0x1
  2133. #define OMAP54XX_WKUPDEP_UART6_MPU_MASK (1 << 0)
  2134. /* Used by PM_L4PER_UART6_WKDEP */
  2135. #define OMAP54XX_WKUPDEP_UART6_SDMA_SHIFT 3
  2136. #define OMAP54XX_WKUPDEP_UART6_SDMA_WIDTH 0x1
  2137. #define OMAP54XX_WKUPDEP_UART6_SDMA_MASK (1 << 3)
  2138. /* Used by PM_L3INIT_UNIPRO2_WKDEP */
  2139. #define OMAP54XX_WKUPDEP_UNIPRO2_MPU_SHIFT 0
  2140. #define OMAP54XX_WKUPDEP_UNIPRO2_MPU_WIDTH 0x1
  2141. #define OMAP54XX_WKUPDEP_UNIPRO2_MPU_MASK (1 << 0)
  2142. /* Used by PM_L3INIT_USB_HOST_HS_WKDEP */
  2143. #define OMAP54XX_WKUPDEP_USB_HOST_HS_IPU_SHIFT 1
  2144. #define OMAP54XX_WKUPDEP_USB_HOST_HS_IPU_WIDTH 0x1
  2145. #define OMAP54XX_WKUPDEP_USB_HOST_HS_IPU_MASK (1 << 1)
  2146. /* Used by PM_L3INIT_USB_HOST_HS_WKDEP */
  2147. #define OMAP54XX_WKUPDEP_USB_HOST_HS_MPU_SHIFT 0
  2148. #define OMAP54XX_WKUPDEP_USB_HOST_HS_MPU_WIDTH 0x1
  2149. #define OMAP54XX_WKUPDEP_USB_HOST_HS_MPU_MASK (1 << 0)
  2150. /* Used by PM_L3INIT_USB_OTG_SS_WKDEP */
  2151. #define OMAP54XX_WKUPDEP_USB_OTG_SS_IPU_SHIFT 1
  2152. #define OMAP54XX_WKUPDEP_USB_OTG_SS_IPU_WIDTH 0x1
  2153. #define OMAP54XX_WKUPDEP_USB_OTG_SS_IPU_MASK (1 << 1)
  2154. /* Used by PM_L3INIT_USB_OTG_SS_WKDEP */
  2155. #define OMAP54XX_WKUPDEP_USB_OTG_SS_MPU_SHIFT 0
  2156. #define OMAP54XX_WKUPDEP_USB_OTG_SS_MPU_WIDTH 0x1
  2157. #define OMAP54XX_WKUPDEP_USB_OTG_SS_MPU_MASK (1 << 0)
  2158. /* Used by PM_L3INIT_USB_TLL_HS_WKDEP */
  2159. #define OMAP54XX_WKUPDEP_USB_TLL_HS_IPU_SHIFT 1
  2160. #define OMAP54XX_WKUPDEP_USB_TLL_HS_IPU_WIDTH 0x1
  2161. #define OMAP54XX_WKUPDEP_USB_TLL_HS_IPU_MASK (1 << 1)
  2162. /* Used by PM_L3INIT_USB_TLL_HS_WKDEP */
  2163. #define OMAP54XX_WKUPDEP_USB_TLL_HS_MPU_SHIFT 0
  2164. #define OMAP54XX_WKUPDEP_USB_TLL_HS_MPU_WIDTH 0x1
  2165. #define OMAP54XX_WKUPDEP_USB_TLL_HS_MPU_MASK (1 << 0)
  2166. /* Used by PM_WKUPAON_WD_TIMER2_WKDEP */
  2167. #define OMAP54XX_WKUPDEP_WD_TIMER2_MPU_SHIFT 0
  2168. #define OMAP54XX_WKUPDEP_WD_TIMER2_MPU_WIDTH 0x1
  2169. #define OMAP54XX_WKUPDEP_WD_TIMER2_MPU_MASK (1 << 0)
  2170. /* Used by PM_ABE_WD_TIMER3_WKDEP */
  2171. #define OMAP54XX_WKUPDEP_WD_TIMER3_MPU_SHIFT 0
  2172. #define OMAP54XX_WKUPDEP_WD_TIMER3_MPU_WIDTH 0x1
  2173. #define OMAP54XX_WKUPDEP_WD_TIMER3_MPU_MASK (1 << 0)
  2174. /* Used by PRM_IO_PMCTRL */
  2175. #define OMAP54XX_WUCLK_CTRL_SHIFT 8
  2176. #define OMAP54XX_WUCLK_CTRL_WIDTH 0x1
  2177. #define OMAP54XX_WUCLK_CTRL_MASK (1 << 8)
  2178. /* Used by PRM_IO_PMCTRL */
  2179. #define OMAP54XX_WUCLK_STATUS_SHIFT 9
  2180. #define OMAP54XX_WUCLK_STATUS_WIDTH 0x1
  2181. #define OMAP54XX_WUCLK_STATUS_MASK (1 << 9)
  2182. /* Used by REVISION_PRM */
  2183. #define OMAP54XX_X_MAJOR_SHIFT 8
  2184. #define OMAP54XX_X_MAJOR_WIDTH 0x3
  2185. #define OMAP54XX_X_MAJOR_MASK (0x7 << 8)
  2186. /* Used by REVISION_PRM */
  2187. #define OMAP54XX_Y_MINOR_SHIFT 0
  2188. #define OMAP54XX_Y_MINOR_WIDTH 0x6
  2189. #define OMAP54XX_Y_MINOR_MASK (0x3f << 0)
  2190. #endif