prcm_mpu44xx.h 4.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * OMAP44xx PRCM MPU instance offset macros
  3. *
  4. * Copyright (C) 2010, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX This file needs to be updated to align on one of "OMAP4", "OMAP44XX",
  22. * or "OMAP4430".
  23. */
  24. #ifndef __ARCH_ARM_MACH_OMAP2_PRCM_MPU44XX_H
  25. #define __ARCH_ARM_MACH_OMAP2_PRCM_MPU44XX_H
  26. #include "prcm_mpu_44xx_54xx.h"
  27. #include "common.h"
  28. #define OMAP4430_PRCM_MPU_BASE 0x48243000
  29. #define OMAP44XX_PRCM_MPU_REGADDR(inst, reg) \
  30. OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE + (inst) + (reg))
  31. /* PRCM_MPU instances */
  32. #define OMAP4430_PRCM_MPU_OCP_SOCKET_PRCM_INST 0x0000
  33. #define OMAP4430_PRCM_MPU_DEVICE_PRM_INST 0x0200
  34. #define OMAP4430_PRCM_MPU_CPU0_INST 0x0400
  35. #define OMAP4430_PRCM_MPU_CPU1_INST 0x0800
  36. /* PRCM_MPU clockdomain register offsets (from instance start) */
  37. #define OMAP4430_PRCM_MPU_CPU0_CPU0_CDOFFS 0x0018
  38. #define OMAP4430_PRCM_MPU_CPU1_CPU1_CDOFFS 0x0018
  39. /*
  40. * PRCM_MPU
  41. *
  42. * The PRCM_MPU is a local PRCM inside the MPU subsystem. For the PRCM (global)
  43. * point of view the PRCM_MPU is a single entity. It shares the same
  44. * programming model as the global PRCM and thus can be assimilate as two new
  45. * MOD inside the PRCM
  46. */
  47. /* PRCM_MPU.OCP_SOCKET_PRCM register offsets */
  48. #define OMAP4_REVISION_PRCM_OFFSET 0x0000
  49. #define OMAP4430_REVISION_PRCM OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_OCP_SOCKET_PRCM_INST, 0x0000)
  50. /* PRCM_MPU.DEVICE_PRM register offsets */
  51. #define OMAP4_PRCM_MPU_PRM_RSTST_OFFSET 0x0000
  52. #define OMAP4430_PRCM_MPU_PRM_RSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_DEVICE_PRM_INST, 0x0000)
  53. #define OMAP4_PRCM_MPU_PRM_PSCON_COUNT_OFFSET 0x0004
  54. #define OMAP4430_PRCM_MPU_PRM_PSCON_COUNT OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_DEVICE_PRM_INST, 0x0004)
  55. /* PRCM_MPU.CPU0 register offsets */
  56. #define OMAP4_PM_CPU0_PWRSTCTRL_OFFSET 0x0000
  57. #define OMAP4430_PM_CPU0_PWRSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0000)
  58. #define OMAP4_PM_CPU0_PWRSTST_OFFSET 0x0004
  59. #define OMAP4430_PM_CPU0_PWRSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0004)
  60. #define OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET 0x0008
  61. #define OMAP4430_RM_CPU0_CPU0_CONTEXT OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0008)
  62. #define OMAP4_RM_CPU0_CPU0_RSTCTRL_OFFSET 0x000c
  63. #define OMAP4430_RM_CPU0_CPU0_RSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x000c)
  64. #define OMAP4_RM_CPU0_CPU0_RSTST_OFFSET 0x0010
  65. #define OMAP4430_RM_CPU0_CPU0_RSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0010)
  66. #define OMAP4_CM_CPU0_CPU0_CLKCTRL_OFFSET 0x0014
  67. #define OMAP4430_CM_CPU0_CPU0_CLKCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0014)
  68. #define OMAP4_CM_CPU0_CLKSTCTRL_OFFSET 0x0018
  69. #define OMAP4430_CM_CPU0_CLKSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0018)
  70. /* PRCM_MPU.CPU1 register offsets */
  71. #define OMAP4_PM_CPU1_PWRSTCTRL_OFFSET 0x0000
  72. #define OMAP4430_PM_CPU1_PWRSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0000)
  73. #define OMAP4_PM_CPU1_PWRSTST_OFFSET 0x0004
  74. #define OMAP4430_PM_CPU1_PWRSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0004)
  75. #define OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET 0x0008
  76. #define OMAP4430_RM_CPU1_CPU1_CONTEXT OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0008)
  77. #define OMAP4_RM_CPU1_CPU1_RSTCTRL_OFFSET 0x000c
  78. #define OMAP4430_RM_CPU1_CPU1_RSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x000c)
  79. #define OMAP4_RM_CPU1_CPU1_RSTST_OFFSET 0x0010
  80. #define OMAP4430_RM_CPU1_CPU1_RSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0010)
  81. #define OMAP4_CM_CPU1_CPU1_CLKCTRL_OFFSET 0x0014
  82. #define OMAP4430_CM_CPU1_CPU1_CLKCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0014)
  83. #define OMAP4_CM_CPU1_CLKSTCTRL_OFFSET 0x0018
  84. #define OMAP4430_CM_CPU1_CLKSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0018)
  85. #endif