omap_hwmod_33xx_data.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543
  1. /*
  2. * omap_hwmod_33xx_data.c: Hardware modules present on the AM33XX chips
  3. *
  4. * Copyright (C) {2012} Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This file is automatically generated from the AM33XX hardware databases.
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/i2c-omap.h>
  17. #include "omap_hwmod.h"
  18. #include <linux/platform_data/gpio-omap.h>
  19. #include <linux/platform_data/spi-omap2-mcspi.h>
  20. #include "omap_hwmod_common_data.h"
  21. #include "control.h"
  22. #include "cm33xx.h"
  23. #include "prm33xx.h"
  24. #include "prm-regbits-33xx.h"
  25. #include "i2c.h"
  26. #include "mmc.h"
  27. #include "wd_timer.h"
  28. /*
  29. * IP blocks
  30. */
  31. /*
  32. * 'emif' class
  33. * instance(s): emif
  34. */
  35. static struct omap_hwmod_class_sysconfig am33xx_emif_sysc = {
  36. .rev_offs = 0x0000,
  37. };
  38. static struct omap_hwmod_class am33xx_emif_hwmod_class = {
  39. .name = "emif",
  40. .sysc = &am33xx_emif_sysc,
  41. };
  42. /* emif */
  43. static struct omap_hwmod am33xx_emif_hwmod = {
  44. .name = "emif",
  45. .class = &am33xx_emif_hwmod_class,
  46. .clkdm_name = "l3_clkdm",
  47. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  48. .main_clk = "dpll_ddr_m2_div2_ck",
  49. .prcm = {
  50. .omap4 = {
  51. .clkctrl_offs = AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET,
  52. .modulemode = MODULEMODE_SWCTRL,
  53. },
  54. },
  55. };
  56. /*
  57. * 'l3' class
  58. * instance(s): l3_main, l3_s, l3_instr
  59. */
  60. static struct omap_hwmod_class am33xx_l3_hwmod_class = {
  61. .name = "l3",
  62. };
  63. static struct omap_hwmod am33xx_l3_main_hwmod = {
  64. .name = "l3_main",
  65. .class = &am33xx_l3_hwmod_class,
  66. .clkdm_name = "l3_clkdm",
  67. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  68. .main_clk = "l3_gclk",
  69. .prcm = {
  70. .omap4 = {
  71. .clkctrl_offs = AM33XX_CM_PER_L3_CLKCTRL_OFFSET,
  72. .modulemode = MODULEMODE_SWCTRL,
  73. },
  74. },
  75. };
  76. /* l3_s */
  77. static struct omap_hwmod am33xx_l3_s_hwmod = {
  78. .name = "l3_s",
  79. .class = &am33xx_l3_hwmod_class,
  80. .clkdm_name = "l3s_clkdm",
  81. };
  82. /* l3_instr */
  83. static struct omap_hwmod am33xx_l3_instr_hwmod = {
  84. .name = "l3_instr",
  85. .class = &am33xx_l3_hwmod_class,
  86. .clkdm_name = "l3_clkdm",
  87. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  88. .main_clk = "l3_gclk",
  89. .prcm = {
  90. .omap4 = {
  91. .clkctrl_offs = AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET,
  92. .modulemode = MODULEMODE_SWCTRL,
  93. },
  94. },
  95. };
  96. /*
  97. * 'l4' class
  98. * instance(s): l4_ls, l4_hs, l4_wkup, l4_fw
  99. */
  100. static struct omap_hwmod_class am33xx_l4_hwmod_class = {
  101. .name = "l4",
  102. };
  103. /* l4_ls */
  104. static struct omap_hwmod am33xx_l4_ls_hwmod = {
  105. .name = "l4_ls",
  106. .class = &am33xx_l4_hwmod_class,
  107. .clkdm_name = "l4ls_clkdm",
  108. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  109. .main_clk = "l4ls_gclk",
  110. .prcm = {
  111. .omap4 = {
  112. .clkctrl_offs = AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET,
  113. .modulemode = MODULEMODE_SWCTRL,
  114. },
  115. },
  116. };
  117. /* l4_hs */
  118. static struct omap_hwmod am33xx_l4_hs_hwmod = {
  119. .name = "l4_hs",
  120. .class = &am33xx_l4_hwmod_class,
  121. .clkdm_name = "l4hs_clkdm",
  122. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  123. .main_clk = "l4hs_gclk",
  124. .prcm = {
  125. .omap4 = {
  126. .clkctrl_offs = AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET,
  127. .modulemode = MODULEMODE_SWCTRL,
  128. },
  129. },
  130. };
  131. /* l4_wkup */
  132. static struct omap_hwmod am33xx_l4_wkup_hwmod = {
  133. .name = "l4_wkup",
  134. .class = &am33xx_l4_hwmod_class,
  135. .clkdm_name = "l4_wkup_clkdm",
  136. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  137. .prcm = {
  138. .omap4 = {
  139. .clkctrl_offs = AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  140. .modulemode = MODULEMODE_SWCTRL,
  141. },
  142. },
  143. };
  144. /*
  145. * 'mpu' class
  146. */
  147. static struct omap_hwmod_class am33xx_mpu_hwmod_class = {
  148. .name = "mpu",
  149. };
  150. static struct omap_hwmod am33xx_mpu_hwmod = {
  151. .name = "mpu",
  152. .class = &am33xx_mpu_hwmod_class,
  153. .clkdm_name = "mpu_clkdm",
  154. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  155. .main_clk = "dpll_mpu_m2_ck",
  156. .prcm = {
  157. .omap4 = {
  158. .clkctrl_offs = AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET,
  159. .modulemode = MODULEMODE_SWCTRL,
  160. },
  161. },
  162. };
  163. /*
  164. * 'wakeup m3' class
  165. * Wakeup controller sub-system under wakeup domain
  166. */
  167. static struct omap_hwmod_class am33xx_wkup_m3_hwmod_class = {
  168. .name = "wkup_m3",
  169. };
  170. static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
  171. { .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
  172. };
  173. /* wkup_m3 */
  174. static struct omap_hwmod am33xx_wkup_m3_hwmod = {
  175. .name = "wkup_m3",
  176. .class = &am33xx_wkup_m3_hwmod_class,
  177. .clkdm_name = "l4_wkup_aon_clkdm",
  178. /* Keep hardreset asserted */
  179. .flags = HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
  180. .main_clk = "dpll_core_m4_div2_ck",
  181. .prcm = {
  182. .omap4 = {
  183. .clkctrl_offs = AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
  184. .rstctrl_offs = AM33XX_RM_WKUP_RSTCTRL_OFFSET,
  185. .rstst_offs = AM33XX_RM_WKUP_RSTST_OFFSET,
  186. .modulemode = MODULEMODE_SWCTRL,
  187. },
  188. },
  189. .rst_lines = am33xx_wkup_m3_resets,
  190. .rst_lines_cnt = ARRAY_SIZE(am33xx_wkup_m3_resets),
  191. };
  192. /*
  193. * 'pru-icss' class
  194. * Programmable Real-Time Unit and Industrial Communication Subsystem
  195. */
  196. static struct omap_hwmod_class am33xx_pruss_hwmod_class = {
  197. .name = "pruss",
  198. };
  199. static struct omap_hwmod_rst_info am33xx_pruss_resets[] = {
  200. { .name = "pruss", .rst_shift = 1 },
  201. };
  202. /* pru-icss */
  203. /* Pseudo hwmod for reset control purpose only */
  204. static struct omap_hwmod am33xx_pruss_hwmod = {
  205. .name = "pruss",
  206. .class = &am33xx_pruss_hwmod_class,
  207. .clkdm_name = "pruss_ocp_clkdm",
  208. .main_clk = "pruss_ocp_gclk",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET,
  212. .rstctrl_offs = AM33XX_RM_PER_RSTCTRL_OFFSET,
  213. .modulemode = MODULEMODE_SWCTRL,
  214. },
  215. },
  216. .rst_lines = am33xx_pruss_resets,
  217. .rst_lines_cnt = ARRAY_SIZE(am33xx_pruss_resets),
  218. };
  219. /* gfx */
  220. /* Pseudo hwmod for reset control purpose only */
  221. static struct omap_hwmod_class am33xx_gfx_hwmod_class = {
  222. .name = "gfx",
  223. };
  224. static struct omap_hwmod_rst_info am33xx_gfx_resets[] = {
  225. { .name = "gfx", .rst_shift = 0, .st_shift = 0},
  226. };
  227. static struct omap_hwmod am33xx_gfx_hwmod = {
  228. .name = "gfx",
  229. .class = &am33xx_gfx_hwmod_class,
  230. .clkdm_name = "gfx_l3_clkdm",
  231. .main_clk = "gfx_fck_div_ck",
  232. .prcm = {
  233. .omap4 = {
  234. .clkctrl_offs = AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET,
  235. .rstctrl_offs = AM33XX_RM_GFX_RSTCTRL_OFFSET,
  236. .rstst_offs = AM33XX_RM_GFX_RSTST_OFFSET,
  237. .modulemode = MODULEMODE_SWCTRL,
  238. },
  239. },
  240. .rst_lines = am33xx_gfx_resets,
  241. .rst_lines_cnt = ARRAY_SIZE(am33xx_gfx_resets),
  242. };
  243. /*
  244. * 'prcm' class
  245. * power and reset manager (whole prcm infrastructure)
  246. */
  247. static struct omap_hwmod_class am33xx_prcm_hwmod_class = {
  248. .name = "prcm",
  249. };
  250. /* prcm */
  251. static struct omap_hwmod am33xx_prcm_hwmod = {
  252. .name = "prcm",
  253. .class = &am33xx_prcm_hwmod_class,
  254. .clkdm_name = "l4_wkup_clkdm",
  255. };
  256. /*
  257. * 'adc/tsc' class
  258. * TouchScreen Controller (Anolog-To-Digital Converter)
  259. */
  260. static struct omap_hwmod_class_sysconfig am33xx_adc_tsc_sysc = {
  261. .rev_offs = 0x00,
  262. .sysc_offs = 0x10,
  263. .sysc_flags = SYSC_HAS_SIDLEMODE,
  264. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  265. SIDLE_SMART_WKUP),
  266. .sysc_fields = &omap_hwmod_sysc_type2,
  267. };
  268. static struct omap_hwmod_class am33xx_adc_tsc_hwmod_class = {
  269. .name = "adc_tsc",
  270. .sysc = &am33xx_adc_tsc_sysc,
  271. };
  272. static struct omap_hwmod am33xx_adc_tsc_hwmod = {
  273. .name = "adc_tsc",
  274. .class = &am33xx_adc_tsc_hwmod_class,
  275. .clkdm_name = "l4_wkup_clkdm",
  276. .main_clk = "adc_tsc_fck",
  277. .prcm = {
  278. .omap4 = {
  279. .clkctrl_offs = AM33XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET,
  280. .modulemode = MODULEMODE_SWCTRL,
  281. },
  282. },
  283. };
  284. /*
  285. * Modules omap_hwmod structures
  286. *
  287. * The following IPs are excluded for the moment because:
  288. * - They do not need an explicit SW control using omap_hwmod API.
  289. * - They still need to be validated with the driver
  290. * properly adapted to omap_hwmod / omap_device
  291. *
  292. * - cEFUSE (doesn't fall under any ocp_if)
  293. * - clkdiv32k
  294. * - debugss
  295. * - ocp watch point
  296. */
  297. #if 0
  298. /*
  299. * 'cefuse' class
  300. */
  301. static struct omap_hwmod_class am33xx_cefuse_hwmod_class = {
  302. .name = "cefuse",
  303. };
  304. static struct omap_hwmod am33xx_cefuse_hwmod = {
  305. .name = "cefuse",
  306. .class = &am33xx_cefuse_hwmod_class,
  307. .clkdm_name = "l4_cefuse_clkdm",
  308. .main_clk = "cefuse_fck",
  309. .prcm = {
  310. .omap4 = {
  311. .clkctrl_offs = AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET,
  312. .modulemode = MODULEMODE_SWCTRL,
  313. },
  314. },
  315. };
  316. /*
  317. * 'clkdiv32k' class
  318. */
  319. static struct omap_hwmod_class am33xx_clkdiv32k_hwmod_class = {
  320. .name = "clkdiv32k",
  321. };
  322. static struct omap_hwmod am33xx_clkdiv32k_hwmod = {
  323. .name = "clkdiv32k",
  324. .class = &am33xx_clkdiv32k_hwmod_class,
  325. .clkdm_name = "clk_24mhz_clkdm",
  326. .main_clk = "clkdiv32k_ick",
  327. .prcm = {
  328. .omap4 = {
  329. .clkctrl_offs = AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET,
  330. .modulemode = MODULEMODE_SWCTRL,
  331. },
  332. },
  333. };
  334. /*
  335. * 'debugss' class
  336. * debug sub system
  337. */
  338. static struct omap_hwmod_class am33xx_debugss_hwmod_class = {
  339. .name = "debugss",
  340. };
  341. static struct omap_hwmod am33xx_debugss_hwmod = {
  342. .name = "debugss",
  343. .class = &am33xx_debugss_hwmod_class,
  344. .clkdm_name = "l3_aon_clkdm",
  345. .main_clk = "debugss_ick",
  346. .prcm = {
  347. .omap4 = {
  348. .clkctrl_offs = AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET,
  349. .modulemode = MODULEMODE_SWCTRL,
  350. },
  351. },
  352. };
  353. /* ocpwp */
  354. static struct omap_hwmod_class am33xx_ocpwp_hwmod_class = {
  355. .name = "ocpwp",
  356. };
  357. static struct omap_hwmod am33xx_ocpwp_hwmod = {
  358. .name = "ocpwp",
  359. .class = &am33xx_ocpwp_hwmod_class,
  360. .clkdm_name = "l4ls_clkdm",
  361. .main_clk = "l4ls_gclk",
  362. .prcm = {
  363. .omap4 = {
  364. .clkctrl_offs = AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET,
  365. .modulemode = MODULEMODE_SWCTRL,
  366. },
  367. },
  368. };
  369. #endif
  370. /*
  371. * 'aes0' class
  372. */
  373. static struct omap_hwmod_class_sysconfig am33xx_aes0_sysc = {
  374. .rev_offs = 0x80,
  375. .sysc_offs = 0x84,
  376. .syss_offs = 0x88,
  377. .sysc_flags = SYSS_HAS_RESET_STATUS,
  378. };
  379. static struct omap_hwmod_class am33xx_aes0_hwmod_class = {
  380. .name = "aes0",
  381. .sysc = &am33xx_aes0_sysc,
  382. };
  383. static struct omap_hwmod am33xx_aes0_hwmod = {
  384. .name = "aes",
  385. .class = &am33xx_aes0_hwmod_class,
  386. .clkdm_name = "l3_clkdm",
  387. .main_clk = "aes0_fck",
  388. .prcm = {
  389. .omap4 = {
  390. .clkctrl_offs = AM33XX_CM_PER_AES0_CLKCTRL_OFFSET,
  391. .modulemode = MODULEMODE_SWCTRL,
  392. },
  393. },
  394. };
  395. /* sha0 HIB2 (the 'P' (public) device) */
  396. static struct omap_hwmod_class_sysconfig am33xx_sha0_sysc = {
  397. .rev_offs = 0x100,
  398. .sysc_offs = 0x110,
  399. .syss_offs = 0x114,
  400. .sysc_flags = SYSS_HAS_RESET_STATUS,
  401. };
  402. static struct omap_hwmod_class am33xx_sha0_hwmod_class = {
  403. .name = "sha0",
  404. .sysc = &am33xx_sha0_sysc,
  405. };
  406. static struct omap_hwmod am33xx_sha0_hwmod = {
  407. .name = "sham",
  408. .class = &am33xx_sha0_hwmod_class,
  409. .clkdm_name = "l3_clkdm",
  410. .main_clk = "l3_gclk",
  411. .prcm = {
  412. .omap4 = {
  413. .clkctrl_offs = AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET,
  414. .modulemode = MODULEMODE_SWCTRL,
  415. },
  416. },
  417. };
  418. /* ocmcram */
  419. static struct omap_hwmod_class am33xx_ocmcram_hwmod_class = {
  420. .name = "ocmcram",
  421. };
  422. static struct omap_hwmod am33xx_ocmcram_hwmod = {
  423. .name = "ocmcram",
  424. .class = &am33xx_ocmcram_hwmod_class,
  425. .clkdm_name = "l3_clkdm",
  426. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  427. .main_clk = "l3_gclk",
  428. .prcm = {
  429. .omap4 = {
  430. .clkctrl_offs = AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET,
  431. .modulemode = MODULEMODE_SWCTRL,
  432. },
  433. },
  434. };
  435. /* 'smartreflex' class */
  436. static struct omap_hwmod_class am33xx_smartreflex_hwmod_class = {
  437. .name = "smartreflex",
  438. };
  439. /* smartreflex0 */
  440. static struct omap_hwmod am33xx_smartreflex0_hwmod = {
  441. .name = "smartreflex0",
  442. .class = &am33xx_smartreflex_hwmod_class,
  443. .clkdm_name = "l4_wkup_clkdm",
  444. .main_clk = "smartreflex0_fck",
  445. .prcm = {
  446. .omap4 = {
  447. .clkctrl_offs = AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET,
  448. .modulemode = MODULEMODE_SWCTRL,
  449. },
  450. },
  451. };
  452. /* smartreflex1 */
  453. static struct omap_hwmod am33xx_smartreflex1_hwmod = {
  454. .name = "smartreflex1",
  455. .class = &am33xx_smartreflex_hwmod_class,
  456. .clkdm_name = "l4_wkup_clkdm",
  457. .main_clk = "smartreflex1_fck",
  458. .prcm = {
  459. .omap4 = {
  460. .clkctrl_offs = AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET,
  461. .modulemode = MODULEMODE_SWCTRL,
  462. },
  463. },
  464. };
  465. /*
  466. * 'control' module class
  467. */
  468. static struct omap_hwmod_class am33xx_control_hwmod_class = {
  469. .name = "control",
  470. };
  471. static struct omap_hwmod am33xx_control_hwmod = {
  472. .name = "control",
  473. .class = &am33xx_control_hwmod_class,
  474. .clkdm_name = "l4_wkup_clkdm",
  475. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  476. .main_clk = "dpll_core_m4_div2_ck",
  477. .prcm = {
  478. .omap4 = {
  479. .clkctrl_offs = AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
  480. .modulemode = MODULEMODE_SWCTRL,
  481. },
  482. },
  483. };
  484. /*
  485. * 'cpgmac' class
  486. * cpsw/cpgmac sub system
  487. */
  488. static struct omap_hwmod_class_sysconfig am33xx_cpgmac_sysc = {
  489. .rev_offs = 0x0,
  490. .sysc_offs = 0x8,
  491. .syss_offs = 0x4,
  492. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  493. SYSS_HAS_RESET_STATUS),
  494. .idlemodes = (SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
  495. MSTANDBY_NO),
  496. .sysc_fields = &omap_hwmod_sysc_type3,
  497. };
  498. static struct omap_hwmod_class am33xx_cpgmac0_hwmod_class = {
  499. .name = "cpgmac0",
  500. .sysc = &am33xx_cpgmac_sysc,
  501. };
  502. static struct omap_hwmod am33xx_cpgmac0_hwmod = {
  503. .name = "cpgmac0",
  504. .class = &am33xx_cpgmac0_hwmod_class,
  505. .clkdm_name = "cpsw_125mhz_clkdm",
  506. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  507. .main_clk = "cpsw_125mhz_gclk",
  508. .prcm = {
  509. .omap4 = {
  510. .clkctrl_offs = AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET,
  511. .modulemode = MODULEMODE_SWCTRL,
  512. },
  513. },
  514. };
  515. /*
  516. * mdio class
  517. */
  518. static struct omap_hwmod_class am33xx_mdio_hwmod_class = {
  519. .name = "davinci_mdio",
  520. };
  521. static struct omap_hwmod am33xx_mdio_hwmod = {
  522. .name = "davinci_mdio",
  523. .class = &am33xx_mdio_hwmod_class,
  524. .clkdm_name = "cpsw_125mhz_clkdm",
  525. .main_clk = "cpsw_125mhz_gclk",
  526. };
  527. /*
  528. * dcan class
  529. */
  530. static struct omap_hwmod_class am33xx_dcan_hwmod_class = {
  531. .name = "d_can",
  532. };
  533. /* dcan0 */
  534. static struct omap_hwmod am33xx_dcan0_hwmod = {
  535. .name = "d_can0",
  536. .class = &am33xx_dcan_hwmod_class,
  537. .clkdm_name = "l4ls_clkdm",
  538. .main_clk = "dcan0_fck",
  539. .prcm = {
  540. .omap4 = {
  541. .clkctrl_offs = AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET,
  542. .modulemode = MODULEMODE_SWCTRL,
  543. },
  544. },
  545. };
  546. /* dcan1 */
  547. static struct omap_hwmod am33xx_dcan1_hwmod = {
  548. .name = "d_can1",
  549. .class = &am33xx_dcan_hwmod_class,
  550. .clkdm_name = "l4ls_clkdm",
  551. .main_clk = "dcan1_fck",
  552. .prcm = {
  553. .omap4 = {
  554. .clkctrl_offs = AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET,
  555. .modulemode = MODULEMODE_SWCTRL,
  556. },
  557. },
  558. };
  559. /* elm */
  560. static struct omap_hwmod_class_sysconfig am33xx_elm_sysc = {
  561. .rev_offs = 0x0000,
  562. .sysc_offs = 0x0010,
  563. .syss_offs = 0x0014,
  564. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  565. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  566. SYSS_HAS_RESET_STATUS),
  567. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  568. .sysc_fields = &omap_hwmod_sysc_type1,
  569. };
  570. static struct omap_hwmod_class am33xx_elm_hwmod_class = {
  571. .name = "elm",
  572. .sysc = &am33xx_elm_sysc,
  573. };
  574. static struct omap_hwmod am33xx_elm_hwmod = {
  575. .name = "elm",
  576. .class = &am33xx_elm_hwmod_class,
  577. .clkdm_name = "l4ls_clkdm",
  578. .main_clk = "l4ls_gclk",
  579. .prcm = {
  580. .omap4 = {
  581. .clkctrl_offs = AM33XX_CM_PER_ELM_CLKCTRL_OFFSET,
  582. .modulemode = MODULEMODE_SWCTRL,
  583. },
  584. },
  585. };
  586. /* pwmss */
  587. static struct omap_hwmod_class_sysconfig am33xx_epwmss_sysc = {
  588. .rev_offs = 0x0,
  589. .sysc_offs = 0x4,
  590. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  591. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  592. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  593. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  594. .sysc_fields = &omap_hwmod_sysc_type2,
  595. };
  596. static struct omap_hwmod_class am33xx_epwmss_hwmod_class = {
  597. .name = "epwmss",
  598. .sysc = &am33xx_epwmss_sysc,
  599. };
  600. static struct omap_hwmod_class am33xx_ecap_hwmod_class = {
  601. .name = "ecap",
  602. };
  603. static struct omap_hwmod_class am33xx_eqep_hwmod_class = {
  604. .name = "eqep",
  605. };
  606. static struct omap_hwmod_class am33xx_ehrpwm_hwmod_class = {
  607. .name = "ehrpwm",
  608. };
  609. /* epwmss0 */
  610. static struct omap_hwmod am33xx_epwmss0_hwmod = {
  611. .name = "epwmss0",
  612. .class = &am33xx_epwmss_hwmod_class,
  613. .clkdm_name = "l4ls_clkdm",
  614. .main_clk = "l4ls_gclk",
  615. .prcm = {
  616. .omap4 = {
  617. .clkctrl_offs = AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET,
  618. .modulemode = MODULEMODE_SWCTRL,
  619. },
  620. },
  621. };
  622. /* ecap0 */
  623. static struct omap_hwmod am33xx_ecap0_hwmod = {
  624. .name = "ecap0",
  625. .class = &am33xx_ecap_hwmod_class,
  626. .clkdm_name = "l4ls_clkdm",
  627. .main_clk = "l4ls_gclk",
  628. };
  629. /* eqep0 */
  630. static struct omap_hwmod am33xx_eqep0_hwmod = {
  631. .name = "eqep0",
  632. .class = &am33xx_eqep_hwmod_class,
  633. .clkdm_name = "l4ls_clkdm",
  634. .main_clk = "l4ls_gclk",
  635. };
  636. /* ehrpwm0 */
  637. static struct omap_hwmod am33xx_ehrpwm0_hwmod = {
  638. .name = "ehrpwm0",
  639. .class = &am33xx_ehrpwm_hwmod_class,
  640. .clkdm_name = "l4ls_clkdm",
  641. .main_clk = "l4ls_gclk",
  642. };
  643. /* epwmss1 */
  644. static struct omap_hwmod am33xx_epwmss1_hwmod = {
  645. .name = "epwmss1",
  646. .class = &am33xx_epwmss_hwmod_class,
  647. .clkdm_name = "l4ls_clkdm",
  648. .main_clk = "l4ls_gclk",
  649. .prcm = {
  650. .omap4 = {
  651. .clkctrl_offs = AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET,
  652. .modulemode = MODULEMODE_SWCTRL,
  653. },
  654. },
  655. };
  656. /* ecap1 */
  657. static struct omap_hwmod am33xx_ecap1_hwmod = {
  658. .name = "ecap1",
  659. .class = &am33xx_ecap_hwmod_class,
  660. .clkdm_name = "l4ls_clkdm",
  661. .main_clk = "l4ls_gclk",
  662. };
  663. /* eqep1 */
  664. static struct omap_hwmod am33xx_eqep1_hwmod = {
  665. .name = "eqep1",
  666. .class = &am33xx_eqep_hwmod_class,
  667. .clkdm_name = "l4ls_clkdm",
  668. .main_clk = "l4ls_gclk",
  669. };
  670. /* ehrpwm1 */
  671. static struct omap_hwmod am33xx_ehrpwm1_hwmod = {
  672. .name = "ehrpwm1",
  673. .class = &am33xx_ehrpwm_hwmod_class,
  674. .clkdm_name = "l4ls_clkdm",
  675. .main_clk = "l4ls_gclk",
  676. };
  677. /* epwmss2 */
  678. static struct omap_hwmod am33xx_epwmss2_hwmod = {
  679. .name = "epwmss2",
  680. .class = &am33xx_epwmss_hwmod_class,
  681. .clkdm_name = "l4ls_clkdm",
  682. .main_clk = "l4ls_gclk",
  683. .prcm = {
  684. .omap4 = {
  685. .clkctrl_offs = AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET,
  686. .modulemode = MODULEMODE_SWCTRL,
  687. },
  688. },
  689. };
  690. /* ecap2 */
  691. static struct omap_hwmod am33xx_ecap2_hwmod = {
  692. .name = "ecap2",
  693. .class = &am33xx_ecap_hwmod_class,
  694. .clkdm_name = "l4ls_clkdm",
  695. .main_clk = "l4ls_gclk",
  696. };
  697. /* eqep2 */
  698. static struct omap_hwmod am33xx_eqep2_hwmod = {
  699. .name = "eqep2",
  700. .class = &am33xx_eqep_hwmod_class,
  701. .clkdm_name = "l4ls_clkdm",
  702. .main_clk = "l4ls_gclk",
  703. };
  704. /* ehrpwm2 */
  705. static struct omap_hwmod am33xx_ehrpwm2_hwmod = {
  706. .name = "ehrpwm2",
  707. .class = &am33xx_ehrpwm_hwmod_class,
  708. .clkdm_name = "l4ls_clkdm",
  709. .main_clk = "l4ls_gclk",
  710. };
  711. /*
  712. * 'gpio' class: for gpio 0,1,2,3
  713. */
  714. static struct omap_hwmod_class_sysconfig am33xx_gpio_sysc = {
  715. .rev_offs = 0x0000,
  716. .sysc_offs = 0x0010,
  717. .syss_offs = 0x0114,
  718. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  719. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  720. SYSS_HAS_RESET_STATUS),
  721. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  722. SIDLE_SMART_WKUP),
  723. .sysc_fields = &omap_hwmod_sysc_type1,
  724. };
  725. static struct omap_hwmod_class am33xx_gpio_hwmod_class = {
  726. .name = "gpio",
  727. .sysc = &am33xx_gpio_sysc,
  728. .rev = 2,
  729. };
  730. static struct omap_gpio_dev_attr gpio_dev_attr = {
  731. .bank_width = 32,
  732. .dbck_flag = true,
  733. };
  734. /* gpio0 */
  735. static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {
  736. { .role = "dbclk", .clk = "gpio0_dbclk" },
  737. };
  738. static struct omap_hwmod am33xx_gpio0_hwmod = {
  739. .name = "gpio1",
  740. .class = &am33xx_gpio_hwmod_class,
  741. .clkdm_name = "l4_wkup_clkdm",
  742. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  743. .main_clk = "dpll_core_m4_div2_ck",
  744. .prcm = {
  745. .omap4 = {
  746. .clkctrl_offs = AM33XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,
  747. .modulemode = MODULEMODE_SWCTRL,
  748. },
  749. },
  750. .opt_clks = gpio0_opt_clks,
  751. .opt_clks_cnt = ARRAY_SIZE(gpio0_opt_clks),
  752. .dev_attr = &gpio_dev_attr,
  753. };
  754. /* gpio1 */
  755. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  756. { .role = "dbclk", .clk = "gpio1_dbclk" },
  757. };
  758. static struct omap_hwmod am33xx_gpio1_hwmod = {
  759. .name = "gpio2",
  760. .class = &am33xx_gpio_hwmod_class,
  761. .clkdm_name = "l4ls_clkdm",
  762. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  763. .main_clk = "l4ls_gclk",
  764. .prcm = {
  765. .omap4 = {
  766. .clkctrl_offs = AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET,
  767. .modulemode = MODULEMODE_SWCTRL,
  768. },
  769. },
  770. .opt_clks = gpio1_opt_clks,
  771. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  772. .dev_attr = &gpio_dev_attr,
  773. };
  774. /* gpio2 */
  775. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  776. { .role = "dbclk", .clk = "gpio2_dbclk" },
  777. };
  778. static struct omap_hwmod am33xx_gpio2_hwmod = {
  779. .name = "gpio3",
  780. .class = &am33xx_gpio_hwmod_class,
  781. .clkdm_name = "l4ls_clkdm",
  782. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  783. .main_clk = "l4ls_gclk",
  784. .prcm = {
  785. .omap4 = {
  786. .clkctrl_offs = AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET,
  787. .modulemode = MODULEMODE_SWCTRL,
  788. },
  789. },
  790. .opt_clks = gpio2_opt_clks,
  791. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  792. .dev_attr = &gpio_dev_attr,
  793. };
  794. /* gpio3 */
  795. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  796. { .role = "dbclk", .clk = "gpio3_dbclk" },
  797. };
  798. static struct omap_hwmod am33xx_gpio3_hwmod = {
  799. .name = "gpio4",
  800. .class = &am33xx_gpio_hwmod_class,
  801. .clkdm_name = "l4ls_clkdm",
  802. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  803. .main_clk = "l4ls_gclk",
  804. .prcm = {
  805. .omap4 = {
  806. .clkctrl_offs = AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET,
  807. .modulemode = MODULEMODE_SWCTRL,
  808. },
  809. },
  810. .opt_clks = gpio3_opt_clks,
  811. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  812. .dev_attr = &gpio_dev_attr,
  813. };
  814. /* gpmc */
  815. static struct omap_hwmod_class_sysconfig gpmc_sysc = {
  816. .rev_offs = 0x0,
  817. .sysc_offs = 0x10,
  818. .syss_offs = 0x14,
  819. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  820. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  821. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  822. .sysc_fields = &omap_hwmod_sysc_type1,
  823. };
  824. static struct omap_hwmod_class am33xx_gpmc_hwmod_class = {
  825. .name = "gpmc",
  826. .sysc = &gpmc_sysc,
  827. };
  828. static struct omap_hwmod am33xx_gpmc_hwmod = {
  829. .name = "gpmc",
  830. .class = &am33xx_gpmc_hwmod_class,
  831. .clkdm_name = "l3s_clkdm",
  832. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  833. .main_clk = "l3s_gclk",
  834. .prcm = {
  835. .omap4 = {
  836. .clkctrl_offs = AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET,
  837. .modulemode = MODULEMODE_SWCTRL,
  838. },
  839. },
  840. };
  841. /* 'i2c' class */
  842. static struct omap_hwmod_class_sysconfig am33xx_i2c_sysc = {
  843. .sysc_offs = 0x0010,
  844. .syss_offs = 0x0090,
  845. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  846. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  847. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  848. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  849. SIDLE_SMART_WKUP),
  850. .sysc_fields = &omap_hwmod_sysc_type1,
  851. };
  852. static struct omap_hwmod_class i2c_class = {
  853. .name = "i2c",
  854. .sysc = &am33xx_i2c_sysc,
  855. .rev = OMAP_I2C_IP_VERSION_2,
  856. .reset = &omap_i2c_reset,
  857. };
  858. static struct omap_i2c_dev_attr i2c_dev_attr = {
  859. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  860. };
  861. /* i2c1 */
  862. static struct omap_hwmod am33xx_i2c1_hwmod = {
  863. .name = "i2c1",
  864. .class = &i2c_class,
  865. .clkdm_name = "l4_wkup_clkdm",
  866. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  867. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  868. .prcm = {
  869. .omap4 = {
  870. .clkctrl_offs = AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET,
  871. .modulemode = MODULEMODE_SWCTRL,
  872. },
  873. },
  874. .dev_attr = &i2c_dev_attr,
  875. };
  876. /* i2c1 */
  877. static struct omap_hwmod am33xx_i2c2_hwmod = {
  878. .name = "i2c2",
  879. .class = &i2c_class,
  880. .clkdm_name = "l4ls_clkdm",
  881. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  882. .main_clk = "dpll_per_m2_div4_ck",
  883. .prcm = {
  884. .omap4 = {
  885. .clkctrl_offs = AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET,
  886. .modulemode = MODULEMODE_SWCTRL,
  887. },
  888. },
  889. .dev_attr = &i2c_dev_attr,
  890. };
  891. /* i2c3 */
  892. static struct omap_hwmod am33xx_i2c3_hwmod = {
  893. .name = "i2c3",
  894. .class = &i2c_class,
  895. .clkdm_name = "l4ls_clkdm",
  896. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  897. .main_clk = "dpll_per_m2_div4_ck",
  898. .prcm = {
  899. .omap4 = {
  900. .clkctrl_offs = AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET,
  901. .modulemode = MODULEMODE_SWCTRL,
  902. },
  903. },
  904. .dev_attr = &i2c_dev_attr,
  905. };
  906. /* lcdc */
  907. static struct omap_hwmod_class_sysconfig lcdc_sysc = {
  908. .rev_offs = 0x0,
  909. .sysc_offs = 0x54,
  910. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  911. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  912. .sysc_fields = &omap_hwmod_sysc_type2,
  913. };
  914. static struct omap_hwmod_class am33xx_lcdc_hwmod_class = {
  915. .name = "lcdc",
  916. .sysc = &lcdc_sysc,
  917. };
  918. static struct omap_hwmod am33xx_lcdc_hwmod = {
  919. .name = "lcdc",
  920. .class = &am33xx_lcdc_hwmod_class,
  921. .clkdm_name = "lcdc_clkdm",
  922. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  923. .main_clk = "lcd_gclk",
  924. .prcm = {
  925. .omap4 = {
  926. .clkctrl_offs = AM33XX_CM_PER_LCDC_CLKCTRL_OFFSET,
  927. .modulemode = MODULEMODE_SWCTRL,
  928. },
  929. },
  930. };
  931. /*
  932. * 'mailbox' class
  933. * mailbox module allowing communication between the on-chip processors using a
  934. * queued mailbox-interrupt mechanism.
  935. */
  936. static struct omap_hwmod_class_sysconfig am33xx_mailbox_sysc = {
  937. .rev_offs = 0x0000,
  938. .sysc_offs = 0x0010,
  939. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  940. SYSC_HAS_SOFTRESET),
  941. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  942. .sysc_fields = &omap_hwmod_sysc_type2,
  943. };
  944. static struct omap_hwmod_class am33xx_mailbox_hwmod_class = {
  945. .name = "mailbox",
  946. .sysc = &am33xx_mailbox_sysc,
  947. };
  948. static struct omap_hwmod am33xx_mailbox_hwmod = {
  949. .name = "mailbox",
  950. .class = &am33xx_mailbox_hwmod_class,
  951. .clkdm_name = "l4ls_clkdm",
  952. .main_clk = "l4ls_gclk",
  953. .prcm = {
  954. .omap4 = {
  955. .clkctrl_offs = AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET,
  956. .modulemode = MODULEMODE_SWCTRL,
  957. },
  958. },
  959. };
  960. /*
  961. * 'mcasp' class
  962. */
  963. static struct omap_hwmod_class_sysconfig am33xx_mcasp_sysc = {
  964. .rev_offs = 0x0,
  965. .sysc_offs = 0x4,
  966. .sysc_flags = SYSC_HAS_SIDLEMODE,
  967. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  968. .sysc_fields = &omap_hwmod_sysc_type3,
  969. };
  970. static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {
  971. .name = "mcasp",
  972. .sysc = &am33xx_mcasp_sysc,
  973. };
  974. /* mcasp0 */
  975. static struct omap_hwmod am33xx_mcasp0_hwmod = {
  976. .name = "mcasp0",
  977. .class = &am33xx_mcasp_hwmod_class,
  978. .clkdm_name = "l3s_clkdm",
  979. .main_clk = "mcasp0_fck",
  980. .prcm = {
  981. .omap4 = {
  982. .clkctrl_offs = AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET,
  983. .modulemode = MODULEMODE_SWCTRL,
  984. },
  985. },
  986. };
  987. /* mcasp1 */
  988. static struct omap_hwmod am33xx_mcasp1_hwmod = {
  989. .name = "mcasp1",
  990. .class = &am33xx_mcasp_hwmod_class,
  991. .clkdm_name = "l3s_clkdm",
  992. .main_clk = "mcasp1_fck",
  993. .prcm = {
  994. .omap4 = {
  995. .clkctrl_offs = AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET,
  996. .modulemode = MODULEMODE_SWCTRL,
  997. },
  998. },
  999. };
  1000. /* 'mmc' class */
  1001. static struct omap_hwmod_class_sysconfig am33xx_mmc_sysc = {
  1002. .rev_offs = 0x1fc,
  1003. .sysc_offs = 0x10,
  1004. .syss_offs = 0x14,
  1005. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1006. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1007. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1008. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1009. .sysc_fields = &omap_hwmod_sysc_type1,
  1010. };
  1011. static struct omap_hwmod_class am33xx_mmc_hwmod_class = {
  1012. .name = "mmc",
  1013. .sysc = &am33xx_mmc_sysc,
  1014. };
  1015. /* mmc0 */
  1016. static struct omap_mmc_dev_attr am33xx_mmc0_dev_attr = {
  1017. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1018. };
  1019. static struct omap_hwmod am33xx_mmc0_hwmod = {
  1020. .name = "mmc1",
  1021. .class = &am33xx_mmc_hwmod_class,
  1022. .clkdm_name = "l4ls_clkdm",
  1023. .main_clk = "mmc_clk",
  1024. .prcm = {
  1025. .omap4 = {
  1026. .clkctrl_offs = AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET,
  1027. .modulemode = MODULEMODE_SWCTRL,
  1028. },
  1029. },
  1030. .dev_attr = &am33xx_mmc0_dev_attr,
  1031. };
  1032. /* mmc1 */
  1033. static struct omap_mmc_dev_attr am33xx_mmc1_dev_attr = {
  1034. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1035. };
  1036. static struct omap_hwmod am33xx_mmc1_hwmod = {
  1037. .name = "mmc2",
  1038. .class = &am33xx_mmc_hwmod_class,
  1039. .clkdm_name = "l4ls_clkdm",
  1040. .main_clk = "mmc_clk",
  1041. .prcm = {
  1042. .omap4 = {
  1043. .clkctrl_offs = AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET,
  1044. .modulemode = MODULEMODE_SWCTRL,
  1045. },
  1046. },
  1047. .dev_attr = &am33xx_mmc1_dev_attr,
  1048. };
  1049. /* mmc2 */
  1050. static struct omap_mmc_dev_attr am33xx_mmc2_dev_attr = {
  1051. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1052. };
  1053. static struct omap_hwmod am33xx_mmc2_hwmod = {
  1054. .name = "mmc3",
  1055. .class = &am33xx_mmc_hwmod_class,
  1056. .clkdm_name = "l3s_clkdm",
  1057. .main_clk = "mmc_clk",
  1058. .prcm = {
  1059. .omap4 = {
  1060. .clkctrl_offs = AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET,
  1061. .modulemode = MODULEMODE_SWCTRL,
  1062. },
  1063. },
  1064. .dev_attr = &am33xx_mmc2_dev_attr,
  1065. };
  1066. /*
  1067. * 'rtc' class
  1068. * rtc subsystem
  1069. */
  1070. static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {
  1071. .rev_offs = 0x0074,
  1072. .sysc_offs = 0x0078,
  1073. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1074. .idlemodes = (SIDLE_FORCE | SIDLE_NO |
  1075. SIDLE_SMART | SIDLE_SMART_WKUP),
  1076. .sysc_fields = &omap_hwmod_sysc_type3,
  1077. };
  1078. static struct omap_hwmod_class am33xx_rtc_hwmod_class = {
  1079. .name = "rtc",
  1080. .sysc = &am33xx_rtc_sysc,
  1081. };
  1082. static struct omap_hwmod am33xx_rtc_hwmod = {
  1083. .name = "rtc",
  1084. .class = &am33xx_rtc_hwmod_class,
  1085. .clkdm_name = "l4_rtc_clkdm",
  1086. .main_clk = "clk_32768_ck",
  1087. .prcm = {
  1088. .omap4 = {
  1089. .clkctrl_offs = AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET,
  1090. .modulemode = MODULEMODE_SWCTRL,
  1091. },
  1092. },
  1093. };
  1094. /* 'spi' class */
  1095. static struct omap_hwmod_class_sysconfig am33xx_mcspi_sysc = {
  1096. .rev_offs = 0x0000,
  1097. .sysc_offs = 0x0110,
  1098. .syss_offs = 0x0114,
  1099. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1100. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1101. SYSS_HAS_RESET_STATUS),
  1102. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1103. .sysc_fields = &omap_hwmod_sysc_type1,
  1104. };
  1105. static struct omap_hwmod_class am33xx_spi_hwmod_class = {
  1106. .name = "mcspi",
  1107. .sysc = &am33xx_mcspi_sysc,
  1108. .rev = OMAP4_MCSPI_REV,
  1109. };
  1110. /* spi0 */
  1111. static struct omap2_mcspi_dev_attr mcspi_attrib = {
  1112. .num_chipselect = 2,
  1113. };
  1114. static struct omap_hwmod am33xx_spi0_hwmod = {
  1115. .name = "spi0",
  1116. .class = &am33xx_spi_hwmod_class,
  1117. .clkdm_name = "l4ls_clkdm",
  1118. .main_clk = "dpll_per_m2_div4_ck",
  1119. .prcm = {
  1120. .omap4 = {
  1121. .clkctrl_offs = AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET,
  1122. .modulemode = MODULEMODE_SWCTRL,
  1123. },
  1124. },
  1125. .dev_attr = &mcspi_attrib,
  1126. };
  1127. /* spi1 */
  1128. static struct omap_hwmod am33xx_spi1_hwmod = {
  1129. .name = "spi1",
  1130. .class = &am33xx_spi_hwmod_class,
  1131. .clkdm_name = "l4ls_clkdm",
  1132. .main_clk = "dpll_per_m2_div4_ck",
  1133. .prcm = {
  1134. .omap4 = {
  1135. .clkctrl_offs = AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET,
  1136. .modulemode = MODULEMODE_SWCTRL,
  1137. },
  1138. },
  1139. .dev_attr = &mcspi_attrib,
  1140. };
  1141. /*
  1142. * 'spinlock' class
  1143. * spinlock provides hardware assistance for synchronizing the
  1144. * processes running on multiple processors
  1145. */
  1146. static struct omap_hwmod_class am33xx_spinlock_hwmod_class = {
  1147. .name = "spinlock",
  1148. };
  1149. static struct omap_hwmod am33xx_spinlock_hwmod = {
  1150. .name = "spinlock",
  1151. .class = &am33xx_spinlock_hwmod_class,
  1152. .clkdm_name = "l4ls_clkdm",
  1153. .main_clk = "l4ls_gclk",
  1154. .prcm = {
  1155. .omap4 = {
  1156. .clkctrl_offs = AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET,
  1157. .modulemode = MODULEMODE_SWCTRL,
  1158. },
  1159. },
  1160. };
  1161. /* 'timer 2-7' class */
  1162. static struct omap_hwmod_class_sysconfig am33xx_timer_sysc = {
  1163. .rev_offs = 0x0000,
  1164. .sysc_offs = 0x0010,
  1165. .syss_offs = 0x0014,
  1166. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1167. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1168. SIDLE_SMART_WKUP),
  1169. .sysc_fields = &omap_hwmod_sysc_type2,
  1170. };
  1171. static struct omap_hwmod_class am33xx_timer_hwmod_class = {
  1172. .name = "timer",
  1173. .sysc = &am33xx_timer_sysc,
  1174. };
  1175. /* timer1 1ms */
  1176. static struct omap_hwmod_class_sysconfig am33xx_timer1ms_sysc = {
  1177. .rev_offs = 0x0000,
  1178. .sysc_offs = 0x0010,
  1179. .syss_offs = 0x0014,
  1180. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1181. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1182. SYSS_HAS_RESET_STATUS),
  1183. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1184. .sysc_fields = &omap_hwmod_sysc_type1,
  1185. };
  1186. static struct omap_hwmod_class am33xx_timer1ms_hwmod_class = {
  1187. .name = "timer",
  1188. .sysc = &am33xx_timer1ms_sysc,
  1189. };
  1190. static struct omap_hwmod am33xx_timer1_hwmod = {
  1191. .name = "timer1",
  1192. .class = &am33xx_timer1ms_hwmod_class,
  1193. .clkdm_name = "l4_wkup_clkdm",
  1194. .main_clk = "timer1_fck",
  1195. .prcm = {
  1196. .omap4 = {
  1197. .clkctrl_offs = AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  1198. .modulemode = MODULEMODE_SWCTRL,
  1199. },
  1200. },
  1201. };
  1202. static struct omap_hwmod am33xx_timer2_hwmod = {
  1203. .name = "timer2",
  1204. .class = &am33xx_timer_hwmod_class,
  1205. .clkdm_name = "l4ls_clkdm",
  1206. .main_clk = "timer2_fck",
  1207. .prcm = {
  1208. .omap4 = {
  1209. .clkctrl_offs = AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET,
  1210. .modulemode = MODULEMODE_SWCTRL,
  1211. },
  1212. },
  1213. };
  1214. static struct omap_hwmod am33xx_timer3_hwmod = {
  1215. .name = "timer3",
  1216. .class = &am33xx_timer_hwmod_class,
  1217. .clkdm_name = "l4ls_clkdm",
  1218. .main_clk = "timer3_fck",
  1219. .prcm = {
  1220. .omap4 = {
  1221. .clkctrl_offs = AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET,
  1222. .modulemode = MODULEMODE_SWCTRL,
  1223. },
  1224. },
  1225. };
  1226. static struct omap_hwmod am33xx_timer4_hwmod = {
  1227. .name = "timer4",
  1228. .class = &am33xx_timer_hwmod_class,
  1229. .clkdm_name = "l4ls_clkdm",
  1230. .main_clk = "timer4_fck",
  1231. .prcm = {
  1232. .omap4 = {
  1233. .clkctrl_offs = AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET,
  1234. .modulemode = MODULEMODE_SWCTRL,
  1235. },
  1236. },
  1237. };
  1238. static struct omap_hwmod am33xx_timer5_hwmod = {
  1239. .name = "timer5",
  1240. .class = &am33xx_timer_hwmod_class,
  1241. .clkdm_name = "l4ls_clkdm",
  1242. .main_clk = "timer5_fck",
  1243. .prcm = {
  1244. .omap4 = {
  1245. .clkctrl_offs = AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET,
  1246. .modulemode = MODULEMODE_SWCTRL,
  1247. },
  1248. },
  1249. };
  1250. static struct omap_hwmod am33xx_timer6_hwmod = {
  1251. .name = "timer6",
  1252. .class = &am33xx_timer_hwmod_class,
  1253. .clkdm_name = "l4ls_clkdm",
  1254. .main_clk = "timer6_fck",
  1255. .prcm = {
  1256. .omap4 = {
  1257. .clkctrl_offs = AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET,
  1258. .modulemode = MODULEMODE_SWCTRL,
  1259. },
  1260. },
  1261. };
  1262. static struct omap_hwmod am33xx_timer7_hwmod = {
  1263. .name = "timer7",
  1264. .class = &am33xx_timer_hwmod_class,
  1265. .clkdm_name = "l4ls_clkdm",
  1266. .main_clk = "timer7_fck",
  1267. .prcm = {
  1268. .omap4 = {
  1269. .clkctrl_offs = AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET,
  1270. .modulemode = MODULEMODE_SWCTRL,
  1271. },
  1272. },
  1273. };
  1274. /* tpcc */
  1275. static struct omap_hwmod_class am33xx_tpcc_hwmod_class = {
  1276. .name = "tpcc",
  1277. };
  1278. static struct omap_hwmod am33xx_tpcc_hwmod = {
  1279. .name = "tpcc",
  1280. .class = &am33xx_tpcc_hwmod_class,
  1281. .clkdm_name = "l3_clkdm",
  1282. .main_clk = "l3_gclk",
  1283. .prcm = {
  1284. .omap4 = {
  1285. .clkctrl_offs = AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET,
  1286. .modulemode = MODULEMODE_SWCTRL,
  1287. },
  1288. },
  1289. };
  1290. static struct omap_hwmod_class_sysconfig am33xx_tptc_sysc = {
  1291. .rev_offs = 0x0,
  1292. .sysc_offs = 0x10,
  1293. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1294. SYSC_HAS_MIDLEMODE),
  1295. .idlemodes = (SIDLE_FORCE | SIDLE_SMART | MSTANDBY_FORCE),
  1296. .sysc_fields = &omap_hwmod_sysc_type2,
  1297. };
  1298. /* 'tptc' class */
  1299. static struct omap_hwmod_class am33xx_tptc_hwmod_class = {
  1300. .name = "tptc",
  1301. .sysc = &am33xx_tptc_sysc,
  1302. };
  1303. /* tptc0 */
  1304. static struct omap_hwmod am33xx_tptc0_hwmod = {
  1305. .name = "tptc0",
  1306. .class = &am33xx_tptc_hwmod_class,
  1307. .clkdm_name = "l3_clkdm",
  1308. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1309. .main_clk = "l3_gclk",
  1310. .prcm = {
  1311. .omap4 = {
  1312. .clkctrl_offs = AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET,
  1313. .modulemode = MODULEMODE_SWCTRL,
  1314. },
  1315. },
  1316. };
  1317. /* tptc1 */
  1318. static struct omap_hwmod am33xx_tptc1_hwmod = {
  1319. .name = "tptc1",
  1320. .class = &am33xx_tptc_hwmod_class,
  1321. .clkdm_name = "l3_clkdm",
  1322. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1323. .main_clk = "l3_gclk",
  1324. .prcm = {
  1325. .omap4 = {
  1326. .clkctrl_offs = AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET,
  1327. .modulemode = MODULEMODE_SWCTRL,
  1328. },
  1329. },
  1330. };
  1331. /* tptc2 */
  1332. static struct omap_hwmod am33xx_tptc2_hwmod = {
  1333. .name = "tptc2",
  1334. .class = &am33xx_tptc_hwmod_class,
  1335. .clkdm_name = "l3_clkdm",
  1336. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1337. .main_clk = "l3_gclk",
  1338. .prcm = {
  1339. .omap4 = {
  1340. .clkctrl_offs = AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET,
  1341. .modulemode = MODULEMODE_SWCTRL,
  1342. },
  1343. },
  1344. };
  1345. /* 'uart' class */
  1346. static struct omap_hwmod_class_sysconfig uart_sysc = {
  1347. .rev_offs = 0x50,
  1348. .sysc_offs = 0x54,
  1349. .syss_offs = 0x58,
  1350. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1351. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1352. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1353. SIDLE_SMART_WKUP),
  1354. .sysc_fields = &omap_hwmod_sysc_type1,
  1355. };
  1356. static struct omap_hwmod_class uart_class = {
  1357. .name = "uart",
  1358. .sysc = &uart_sysc,
  1359. };
  1360. /* uart1 */
  1361. static struct omap_hwmod am33xx_uart1_hwmod = {
  1362. .name = "uart1",
  1363. .class = &uart_class,
  1364. .clkdm_name = "l4_wkup_clkdm",
  1365. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1366. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  1367. .prcm = {
  1368. .omap4 = {
  1369. .clkctrl_offs = AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET,
  1370. .modulemode = MODULEMODE_SWCTRL,
  1371. },
  1372. },
  1373. };
  1374. static struct omap_hwmod am33xx_uart2_hwmod = {
  1375. .name = "uart2",
  1376. .class = &uart_class,
  1377. .clkdm_name = "l4ls_clkdm",
  1378. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1379. .main_clk = "dpll_per_m2_div4_ck",
  1380. .prcm = {
  1381. .omap4 = {
  1382. .clkctrl_offs = AM33XX_CM_PER_UART1_CLKCTRL_OFFSET,
  1383. .modulemode = MODULEMODE_SWCTRL,
  1384. },
  1385. },
  1386. };
  1387. /* uart3 */
  1388. static struct omap_hwmod am33xx_uart3_hwmod = {
  1389. .name = "uart3",
  1390. .class = &uart_class,
  1391. .clkdm_name = "l4ls_clkdm",
  1392. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1393. .main_clk = "dpll_per_m2_div4_ck",
  1394. .prcm = {
  1395. .omap4 = {
  1396. .clkctrl_offs = AM33XX_CM_PER_UART2_CLKCTRL_OFFSET,
  1397. .modulemode = MODULEMODE_SWCTRL,
  1398. },
  1399. },
  1400. };
  1401. static struct omap_hwmod am33xx_uart4_hwmod = {
  1402. .name = "uart4",
  1403. .class = &uart_class,
  1404. .clkdm_name = "l4ls_clkdm",
  1405. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1406. .main_clk = "dpll_per_m2_div4_ck",
  1407. .prcm = {
  1408. .omap4 = {
  1409. .clkctrl_offs = AM33XX_CM_PER_UART3_CLKCTRL_OFFSET,
  1410. .modulemode = MODULEMODE_SWCTRL,
  1411. },
  1412. },
  1413. };
  1414. static struct omap_hwmod am33xx_uart5_hwmod = {
  1415. .name = "uart5",
  1416. .class = &uart_class,
  1417. .clkdm_name = "l4ls_clkdm",
  1418. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1419. .main_clk = "dpll_per_m2_div4_ck",
  1420. .prcm = {
  1421. .omap4 = {
  1422. .clkctrl_offs = AM33XX_CM_PER_UART4_CLKCTRL_OFFSET,
  1423. .modulemode = MODULEMODE_SWCTRL,
  1424. },
  1425. },
  1426. };
  1427. static struct omap_hwmod am33xx_uart6_hwmod = {
  1428. .name = "uart6",
  1429. .class = &uart_class,
  1430. .clkdm_name = "l4ls_clkdm",
  1431. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1432. .main_clk = "dpll_per_m2_div4_ck",
  1433. .prcm = {
  1434. .omap4 = {
  1435. .clkctrl_offs = AM33XX_CM_PER_UART5_CLKCTRL_OFFSET,
  1436. .modulemode = MODULEMODE_SWCTRL,
  1437. },
  1438. },
  1439. };
  1440. /* 'wd_timer' class */
  1441. static struct omap_hwmod_class_sysconfig wdt_sysc = {
  1442. .rev_offs = 0x0,
  1443. .sysc_offs = 0x10,
  1444. .syss_offs = 0x14,
  1445. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  1446. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1447. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1448. SIDLE_SMART_WKUP),
  1449. .sysc_fields = &omap_hwmod_sysc_type1,
  1450. };
  1451. static struct omap_hwmod_class am33xx_wd_timer_hwmod_class = {
  1452. .name = "wd_timer",
  1453. .sysc = &wdt_sysc,
  1454. .pre_shutdown = &omap2_wd_timer_disable,
  1455. };
  1456. /*
  1457. * XXX: device.c file uses hardcoded name for watchdog timer
  1458. * driver "wd_timer2, so we are also using same name as of now...
  1459. */
  1460. static struct omap_hwmod am33xx_wd_timer1_hwmod = {
  1461. .name = "wd_timer2",
  1462. .class = &am33xx_wd_timer_hwmod_class,
  1463. .clkdm_name = "l4_wkup_clkdm",
  1464. .flags = HWMOD_SWSUP_SIDLE,
  1465. .main_clk = "wdt1_fck",
  1466. .prcm = {
  1467. .omap4 = {
  1468. .clkctrl_offs = AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET,
  1469. .modulemode = MODULEMODE_SWCTRL,
  1470. },
  1471. },
  1472. };
  1473. /*
  1474. * 'usb_otg' class
  1475. * high-speed on-the-go universal serial bus (usb_otg) controller
  1476. */
  1477. static struct omap_hwmod_class_sysconfig am33xx_usbhsotg_sysc = {
  1478. .rev_offs = 0x0,
  1479. .sysc_offs = 0x10,
  1480. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  1481. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1482. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1483. .sysc_fields = &omap_hwmod_sysc_type2,
  1484. };
  1485. static struct omap_hwmod_class am33xx_usbotg_class = {
  1486. .name = "usbotg",
  1487. .sysc = &am33xx_usbhsotg_sysc,
  1488. };
  1489. static struct omap_hwmod am33xx_usbss_hwmod = {
  1490. .name = "usb_otg_hs",
  1491. .class = &am33xx_usbotg_class,
  1492. .clkdm_name = "l3s_clkdm",
  1493. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1494. .main_clk = "usbotg_fck",
  1495. .prcm = {
  1496. .omap4 = {
  1497. .clkctrl_offs = AM33XX_CM_PER_USB0_CLKCTRL_OFFSET,
  1498. .modulemode = MODULEMODE_SWCTRL,
  1499. },
  1500. },
  1501. };
  1502. /*
  1503. * Interfaces
  1504. */
  1505. static struct omap_hwmod_addr_space am33xx_emif_addrs[] = {
  1506. {
  1507. .pa_start = 0x4c000000,
  1508. .pa_end = 0x4c000fff,
  1509. .flags = ADDR_TYPE_RT
  1510. },
  1511. { }
  1512. };
  1513. /* l3 main -> emif */
  1514. static struct omap_hwmod_ocp_if am33xx_l3_main__emif = {
  1515. .master = &am33xx_l3_main_hwmod,
  1516. .slave = &am33xx_emif_hwmod,
  1517. .clk = "dpll_core_m4_ck",
  1518. .addr = am33xx_emif_addrs,
  1519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1520. };
  1521. /* mpu -> l3 main */
  1522. static struct omap_hwmod_ocp_if am33xx_mpu__l3_main = {
  1523. .master = &am33xx_mpu_hwmod,
  1524. .slave = &am33xx_l3_main_hwmod,
  1525. .clk = "dpll_mpu_m2_ck",
  1526. .user = OCP_USER_MPU,
  1527. };
  1528. /* l3 main -> l4 hs */
  1529. static struct omap_hwmod_ocp_if am33xx_l3_main__l4_hs = {
  1530. .master = &am33xx_l3_main_hwmod,
  1531. .slave = &am33xx_l4_hs_hwmod,
  1532. .clk = "l3s_gclk",
  1533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1534. };
  1535. /* l3 main -> l3 s */
  1536. static struct omap_hwmod_ocp_if am33xx_l3_main__l3_s = {
  1537. .master = &am33xx_l3_main_hwmod,
  1538. .slave = &am33xx_l3_s_hwmod,
  1539. .clk = "l3s_gclk",
  1540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1541. };
  1542. /* l3 s -> l4 per/ls */
  1543. static struct omap_hwmod_ocp_if am33xx_l3_s__l4_ls = {
  1544. .master = &am33xx_l3_s_hwmod,
  1545. .slave = &am33xx_l4_ls_hwmod,
  1546. .clk = "l3s_gclk",
  1547. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1548. };
  1549. /* l3 s -> l4 wkup */
  1550. static struct omap_hwmod_ocp_if am33xx_l3_s__l4_wkup = {
  1551. .master = &am33xx_l3_s_hwmod,
  1552. .slave = &am33xx_l4_wkup_hwmod,
  1553. .clk = "l3s_gclk",
  1554. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1555. };
  1556. /* l3 main -> l3 instr */
  1557. static struct omap_hwmod_ocp_if am33xx_l3_main__l3_instr = {
  1558. .master = &am33xx_l3_main_hwmod,
  1559. .slave = &am33xx_l3_instr_hwmod,
  1560. .clk = "l3s_gclk",
  1561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1562. };
  1563. /* mpu -> prcm */
  1564. static struct omap_hwmod_ocp_if am33xx_mpu__prcm = {
  1565. .master = &am33xx_mpu_hwmod,
  1566. .slave = &am33xx_prcm_hwmod,
  1567. .clk = "dpll_mpu_m2_ck",
  1568. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1569. };
  1570. /* l3 s -> l3 main*/
  1571. static struct omap_hwmod_ocp_if am33xx_l3_s__l3_main = {
  1572. .master = &am33xx_l3_s_hwmod,
  1573. .slave = &am33xx_l3_main_hwmod,
  1574. .clk = "l3s_gclk",
  1575. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1576. };
  1577. /* pru-icss -> l3 main */
  1578. static struct omap_hwmod_ocp_if am33xx_pruss__l3_main = {
  1579. .master = &am33xx_pruss_hwmod,
  1580. .slave = &am33xx_l3_main_hwmod,
  1581. .clk = "l3_gclk",
  1582. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1583. };
  1584. /* wkup m3 -> l4 wkup */
  1585. static struct omap_hwmod_ocp_if am33xx_wkup_m3__l4_wkup = {
  1586. .master = &am33xx_wkup_m3_hwmod,
  1587. .slave = &am33xx_l4_wkup_hwmod,
  1588. .clk = "dpll_core_m4_div2_ck",
  1589. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1590. };
  1591. /* gfx -> l3 main */
  1592. static struct omap_hwmod_ocp_if am33xx_gfx__l3_main = {
  1593. .master = &am33xx_gfx_hwmod,
  1594. .slave = &am33xx_l3_main_hwmod,
  1595. .clk = "dpll_core_m4_ck",
  1596. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1597. };
  1598. /* l4 wkup -> wkup m3 */
  1599. static struct omap_hwmod_ocp_if am33xx_l4_wkup__wkup_m3 = {
  1600. .master = &am33xx_l4_wkup_hwmod,
  1601. .slave = &am33xx_wkup_m3_hwmod,
  1602. .clk = "dpll_core_m4_div2_ck",
  1603. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1604. };
  1605. /* l4 hs -> pru-icss */
  1606. static struct omap_hwmod_ocp_if am33xx_l4_hs__pruss = {
  1607. .master = &am33xx_l4_hs_hwmod,
  1608. .slave = &am33xx_pruss_hwmod,
  1609. .clk = "dpll_core_m4_ck",
  1610. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1611. };
  1612. /* l3 main -> gfx */
  1613. static struct omap_hwmod_ocp_if am33xx_l3_main__gfx = {
  1614. .master = &am33xx_l3_main_hwmod,
  1615. .slave = &am33xx_gfx_hwmod,
  1616. .clk = "dpll_core_m4_ck",
  1617. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1618. };
  1619. /* l4 wkup -> smartreflex0 */
  1620. static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex0 = {
  1621. .master = &am33xx_l4_wkup_hwmod,
  1622. .slave = &am33xx_smartreflex0_hwmod,
  1623. .clk = "dpll_core_m4_div2_ck",
  1624. .user = OCP_USER_MPU,
  1625. };
  1626. /* l4 wkup -> smartreflex1 */
  1627. static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex1 = {
  1628. .master = &am33xx_l4_wkup_hwmod,
  1629. .slave = &am33xx_smartreflex1_hwmod,
  1630. .clk = "dpll_core_m4_div2_ck",
  1631. .user = OCP_USER_MPU,
  1632. };
  1633. /* l4 wkup -> control */
  1634. static struct omap_hwmod_ocp_if am33xx_l4_wkup__control = {
  1635. .master = &am33xx_l4_wkup_hwmod,
  1636. .slave = &am33xx_control_hwmod,
  1637. .clk = "dpll_core_m4_div2_ck",
  1638. .user = OCP_USER_MPU,
  1639. };
  1640. /* l4 wkup -> rtc */
  1641. static struct omap_hwmod_ocp_if am33xx_l4_wkup__rtc = {
  1642. .master = &am33xx_l4_wkup_hwmod,
  1643. .slave = &am33xx_rtc_hwmod,
  1644. .clk = "clkdiv32k_ick",
  1645. .user = OCP_USER_MPU,
  1646. };
  1647. /* l4 per/ls -> DCAN0 */
  1648. static struct omap_hwmod_ocp_if am33xx_l4_per__dcan0 = {
  1649. .master = &am33xx_l4_ls_hwmod,
  1650. .slave = &am33xx_dcan0_hwmod,
  1651. .clk = "l4ls_gclk",
  1652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1653. };
  1654. /* l4 per/ls -> DCAN1 */
  1655. static struct omap_hwmod_ocp_if am33xx_l4_per__dcan1 = {
  1656. .master = &am33xx_l4_ls_hwmod,
  1657. .slave = &am33xx_dcan1_hwmod,
  1658. .clk = "l4ls_gclk",
  1659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1660. };
  1661. /* l4 per/ls -> GPIO2 */
  1662. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio1 = {
  1663. .master = &am33xx_l4_ls_hwmod,
  1664. .slave = &am33xx_gpio1_hwmod,
  1665. .clk = "l4ls_gclk",
  1666. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1667. };
  1668. /* l4 per/ls -> gpio3 */
  1669. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio2 = {
  1670. .master = &am33xx_l4_ls_hwmod,
  1671. .slave = &am33xx_gpio2_hwmod,
  1672. .clk = "l4ls_gclk",
  1673. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1674. };
  1675. /* l4 per/ls -> gpio4 */
  1676. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio3 = {
  1677. .master = &am33xx_l4_ls_hwmod,
  1678. .slave = &am33xx_gpio3_hwmod,
  1679. .clk = "l4ls_gclk",
  1680. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1681. };
  1682. /* L4 WKUP -> I2C1 */
  1683. static struct omap_hwmod_ocp_if am33xx_l4_wkup__i2c1 = {
  1684. .master = &am33xx_l4_wkup_hwmod,
  1685. .slave = &am33xx_i2c1_hwmod,
  1686. .clk = "dpll_core_m4_div2_ck",
  1687. .user = OCP_USER_MPU,
  1688. };
  1689. /* L4 WKUP -> GPIO1 */
  1690. static struct omap_hwmod_ocp_if am33xx_l4_wkup__gpio0 = {
  1691. .master = &am33xx_l4_wkup_hwmod,
  1692. .slave = &am33xx_gpio0_hwmod,
  1693. .clk = "dpll_core_m4_div2_ck",
  1694. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1695. };
  1696. /* L4 WKUP -> ADC_TSC */
  1697. static struct omap_hwmod_addr_space am33xx_adc_tsc_addrs[] = {
  1698. {
  1699. .pa_start = 0x44E0D000,
  1700. .pa_end = 0x44E0D000 + SZ_8K - 1,
  1701. .flags = ADDR_TYPE_RT
  1702. },
  1703. { }
  1704. };
  1705. static struct omap_hwmod_ocp_if am33xx_l4_wkup__adc_tsc = {
  1706. .master = &am33xx_l4_wkup_hwmod,
  1707. .slave = &am33xx_adc_tsc_hwmod,
  1708. .clk = "dpll_core_m4_div2_ck",
  1709. .addr = am33xx_adc_tsc_addrs,
  1710. .user = OCP_USER_MPU,
  1711. };
  1712. static struct omap_hwmod_ocp_if am33xx_l4_hs__cpgmac0 = {
  1713. .master = &am33xx_l4_hs_hwmod,
  1714. .slave = &am33xx_cpgmac0_hwmod,
  1715. .clk = "cpsw_125mhz_gclk",
  1716. .user = OCP_USER_MPU,
  1717. };
  1718. static struct omap_hwmod_ocp_if am33xx_cpgmac0__mdio = {
  1719. .master = &am33xx_cpgmac0_hwmod,
  1720. .slave = &am33xx_mdio_hwmod,
  1721. .user = OCP_USER_MPU,
  1722. };
  1723. static struct omap_hwmod_addr_space am33xx_elm_addr_space[] = {
  1724. {
  1725. .pa_start = 0x48080000,
  1726. .pa_end = 0x48080000 + SZ_8K - 1,
  1727. .flags = ADDR_TYPE_RT
  1728. },
  1729. { }
  1730. };
  1731. static struct omap_hwmod_ocp_if am33xx_l4_ls__elm = {
  1732. .master = &am33xx_l4_ls_hwmod,
  1733. .slave = &am33xx_elm_hwmod,
  1734. .clk = "l4ls_gclk",
  1735. .addr = am33xx_elm_addr_space,
  1736. .user = OCP_USER_MPU,
  1737. };
  1738. static struct omap_hwmod_addr_space am33xx_epwmss0_addr_space[] = {
  1739. {
  1740. .pa_start = 0x48300000,
  1741. .pa_end = 0x48300000 + SZ_16 - 1,
  1742. .flags = ADDR_TYPE_RT
  1743. },
  1744. { }
  1745. };
  1746. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss0 = {
  1747. .master = &am33xx_l4_ls_hwmod,
  1748. .slave = &am33xx_epwmss0_hwmod,
  1749. .clk = "l4ls_gclk",
  1750. .addr = am33xx_epwmss0_addr_space,
  1751. .user = OCP_USER_MPU,
  1752. };
  1753. static struct omap_hwmod_ocp_if am33xx_epwmss0__ecap0 = {
  1754. .master = &am33xx_epwmss0_hwmod,
  1755. .slave = &am33xx_ecap0_hwmod,
  1756. .clk = "l4ls_gclk",
  1757. .user = OCP_USER_MPU,
  1758. };
  1759. static struct omap_hwmod_ocp_if am33xx_epwmss0__eqep0 = {
  1760. .master = &am33xx_epwmss0_hwmod,
  1761. .slave = &am33xx_eqep0_hwmod,
  1762. .clk = "l4ls_gclk",
  1763. .user = OCP_USER_MPU,
  1764. };
  1765. static struct omap_hwmod_ocp_if am33xx_epwmss0__ehrpwm0 = {
  1766. .master = &am33xx_epwmss0_hwmod,
  1767. .slave = &am33xx_ehrpwm0_hwmod,
  1768. .clk = "l4ls_gclk",
  1769. .user = OCP_USER_MPU,
  1770. };
  1771. static struct omap_hwmod_addr_space am33xx_epwmss1_addr_space[] = {
  1772. {
  1773. .pa_start = 0x48302000,
  1774. .pa_end = 0x48302000 + SZ_16 - 1,
  1775. .flags = ADDR_TYPE_RT
  1776. },
  1777. { }
  1778. };
  1779. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss1 = {
  1780. .master = &am33xx_l4_ls_hwmod,
  1781. .slave = &am33xx_epwmss1_hwmod,
  1782. .clk = "l4ls_gclk",
  1783. .addr = am33xx_epwmss1_addr_space,
  1784. .user = OCP_USER_MPU,
  1785. };
  1786. static struct omap_hwmod_ocp_if am33xx_epwmss1__ecap1 = {
  1787. .master = &am33xx_epwmss1_hwmod,
  1788. .slave = &am33xx_ecap1_hwmod,
  1789. .clk = "l4ls_gclk",
  1790. .user = OCP_USER_MPU,
  1791. };
  1792. static struct omap_hwmod_ocp_if am33xx_epwmss1__eqep1 = {
  1793. .master = &am33xx_epwmss1_hwmod,
  1794. .slave = &am33xx_eqep1_hwmod,
  1795. .clk = "l4ls_gclk",
  1796. .user = OCP_USER_MPU,
  1797. };
  1798. static struct omap_hwmod_ocp_if am33xx_epwmss1__ehrpwm1 = {
  1799. .master = &am33xx_epwmss1_hwmod,
  1800. .slave = &am33xx_ehrpwm1_hwmod,
  1801. .clk = "l4ls_gclk",
  1802. .user = OCP_USER_MPU,
  1803. };
  1804. static struct omap_hwmod_addr_space am33xx_epwmss2_addr_space[] = {
  1805. {
  1806. .pa_start = 0x48304000,
  1807. .pa_end = 0x48304000 + SZ_16 - 1,
  1808. .flags = ADDR_TYPE_RT
  1809. },
  1810. { }
  1811. };
  1812. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss2 = {
  1813. .master = &am33xx_l4_ls_hwmod,
  1814. .slave = &am33xx_epwmss2_hwmod,
  1815. .clk = "l4ls_gclk",
  1816. .addr = am33xx_epwmss2_addr_space,
  1817. .user = OCP_USER_MPU,
  1818. };
  1819. static struct omap_hwmod_ocp_if am33xx_epwmss2__ecap2 = {
  1820. .master = &am33xx_epwmss2_hwmod,
  1821. .slave = &am33xx_ecap2_hwmod,
  1822. .clk = "l4ls_gclk",
  1823. .user = OCP_USER_MPU,
  1824. };
  1825. static struct omap_hwmod_ocp_if am33xx_epwmss2__eqep2 = {
  1826. .master = &am33xx_epwmss2_hwmod,
  1827. .slave = &am33xx_eqep2_hwmod,
  1828. .clk = "l4ls_gclk",
  1829. .user = OCP_USER_MPU,
  1830. };
  1831. static struct omap_hwmod_ocp_if am33xx_epwmss2__ehrpwm2 = {
  1832. .master = &am33xx_epwmss2_hwmod,
  1833. .slave = &am33xx_ehrpwm2_hwmod,
  1834. .clk = "l4ls_gclk",
  1835. .user = OCP_USER_MPU,
  1836. };
  1837. /* l3s cfg -> gpmc */
  1838. static struct omap_hwmod_addr_space am33xx_gpmc_addr_space[] = {
  1839. {
  1840. .pa_start = 0x50000000,
  1841. .pa_end = 0x50000000 + SZ_8K - 1,
  1842. .flags = ADDR_TYPE_RT,
  1843. },
  1844. { }
  1845. };
  1846. static struct omap_hwmod_ocp_if am33xx_l3_s__gpmc = {
  1847. .master = &am33xx_l3_s_hwmod,
  1848. .slave = &am33xx_gpmc_hwmod,
  1849. .clk = "l3s_gclk",
  1850. .addr = am33xx_gpmc_addr_space,
  1851. .user = OCP_USER_MPU,
  1852. };
  1853. /* i2c2 */
  1854. static struct omap_hwmod_ocp_if am33xx_l4_per__i2c2 = {
  1855. .master = &am33xx_l4_ls_hwmod,
  1856. .slave = &am33xx_i2c2_hwmod,
  1857. .clk = "l4ls_gclk",
  1858. .user = OCP_USER_MPU,
  1859. };
  1860. static struct omap_hwmod_ocp_if am33xx_l4_per__i2c3 = {
  1861. .master = &am33xx_l4_ls_hwmod,
  1862. .slave = &am33xx_i2c3_hwmod,
  1863. .clk = "l4ls_gclk",
  1864. .user = OCP_USER_MPU,
  1865. };
  1866. static struct omap_hwmod_addr_space am33xx_lcdc_addr_space[] = {
  1867. {
  1868. .pa_start = 0x4830E000,
  1869. .pa_end = 0x4830E000 + SZ_8K - 1,
  1870. .flags = ADDR_TYPE_RT,
  1871. },
  1872. { }
  1873. };
  1874. static struct omap_hwmod_ocp_if am33xx_l3_main__lcdc = {
  1875. .master = &am33xx_l3_main_hwmod,
  1876. .slave = &am33xx_lcdc_hwmod,
  1877. .clk = "dpll_core_m4_ck",
  1878. .addr = am33xx_lcdc_addr_space,
  1879. .user = OCP_USER_MPU,
  1880. };
  1881. static struct omap_hwmod_addr_space am33xx_mailbox_addrs[] = {
  1882. {
  1883. .pa_start = 0x480C8000,
  1884. .pa_end = 0x480C8000 + (SZ_4K - 1),
  1885. .flags = ADDR_TYPE_RT
  1886. },
  1887. { }
  1888. };
  1889. /* l4 ls -> mailbox */
  1890. static struct omap_hwmod_ocp_if am33xx_l4_per__mailbox = {
  1891. .master = &am33xx_l4_ls_hwmod,
  1892. .slave = &am33xx_mailbox_hwmod,
  1893. .clk = "l4ls_gclk",
  1894. .addr = am33xx_mailbox_addrs,
  1895. .user = OCP_USER_MPU,
  1896. };
  1897. /* l4 ls -> spinlock */
  1898. static struct omap_hwmod_ocp_if am33xx_l4_ls__spinlock = {
  1899. .master = &am33xx_l4_ls_hwmod,
  1900. .slave = &am33xx_spinlock_hwmod,
  1901. .clk = "l4ls_gclk",
  1902. .user = OCP_USER_MPU,
  1903. };
  1904. /* l4 ls -> mcasp0 */
  1905. static struct omap_hwmod_addr_space am33xx_mcasp0_addr_space[] = {
  1906. {
  1907. .pa_start = 0x48038000,
  1908. .pa_end = 0x48038000 + SZ_8K - 1,
  1909. .flags = ADDR_TYPE_RT
  1910. },
  1911. { }
  1912. };
  1913. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp0 = {
  1914. .master = &am33xx_l4_ls_hwmod,
  1915. .slave = &am33xx_mcasp0_hwmod,
  1916. .clk = "l4ls_gclk",
  1917. .addr = am33xx_mcasp0_addr_space,
  1918. .user = OCP_USER_MPU,
  1919. };
  1920. /* l4 ls -> mcasp1 */
  1921. static struct omap_hwmod_addr_space am33xx_mcasp1_addr_space[] = {
  1922. {
  1923. .pa_start = 0x4803C000,
  1924. .pa_end = 0x4803C000 + SZ_8K - 1,
  1925. .flags = ADDR_TYPE_RT
  1926. },
  1927. { }
  1928. };
  1929. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp1 = {
  1930. .master = &am33xx_l4_ls_hwmod,
  1931. .slave = &am33xx_mcasp1_hwmod,
  1932. .clk = "l4ls_gclk",
  1933. .addr = am33xx_mcasp1_addr_space,
  1934. .user = OCP_USER_MPU,
  1935. };
  1936. /* l4 ls -> mmc0 */
  1937. static struct omap_hwmod_addr_space am33xx_mmc0_addr_space[] = {
  1938. {
  1939. .pa_start = 0x48060100,
  1940. .pa_end = 0x48060100 + SZ_4K - 1,
  1941. .flags = ADDR_TYPE_RT,
  1942. },
  1943. { }
  1944. };
  1945. static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc0 = {
  1946. .master = &am33xx_l4_ls_hwmod,
  1947. .slave = &am33xx_mmc0_hwmod,
  1948. .clk = "l4ls_gclk",
  1949. .addr = am33xx_mmc0_addr_space,
  1950. .user = OCP_USER_MPU,
  1951. };
  1952. /* l4 ls -> mmc1 */
  1953. static struct omap_hwmod_addr_space am33xx_mmc1_addr_space[] = {
  1954. {
  1955. .pa_start = 0x481d8100,
  1956. .pa_end = 0x481d8100 + SZ_4K - 1,
  1957. .flags = ADDR_TYPE_RT,
  1958. },
  1959. { }
  1960. };
  1961. static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc1 = {
  1962. .master = &am33xx_l4_ls_hwmod,
  1963. .slave = &am33xx_mmc1_hwmod,
  1964. .clk = "l4ls_gclk",
  1965. .addr = am33xx_mmc1_addr_space,
  1966. .user = OCP_USER_MPU,
  1967. };
  1968. /* l3 s -> mmc2 */
  1969. static struct omap_hwmod_addr_space am33xx_mmc2_addr_space[] = {
  1970. {
  1971. .pa_start = 0x47810100,
  1972. .pa_end = 0x47810100 + SZ_64K - 1,
  1973. .flags = ADDR_TYPE_RT,
  1974. },
  1975. { }
  1976. };
  1977. static struct omap_hwmod_ocp_if am33xx_l3_s__mmc2 = {
  1978. .master = &am33xx_l3_s_hwmod,
  1979. .slave = &am33xx_mmc2_hwmod,
  1980. .clk = "l3s_gclk",
  1981. .addr = am33xx_mmc2_addr_space,
  1982. .user = OCP_USER_MPU,
  1983. };
  1984. /* l4 ls -> mcspi0 */
  1985. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi0 = {
  1986. .master = &am33xx_l4_ls_hwmod,
  1987. .slave = &am33xx_spi0_hwmod,
  1988. .clk = "l4ls_gclk",
  1989. .user = OCP_USER_MPU,
  1990. };
  1991. /* l4 ls -> mcspi1 */
  1992. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi1 = {
  1993. .master = &am33xx_l4_ls_hwmod,
  1994. .slave = &am33xx_spi1_hwmod,
  1995. .clk = "l4ls_gclk",
  1996. .user = OCP_USER_MPU,
  1997. };
  1998. /* l4 wkup -> timer1 */
  1999. static struct omap_hwmod_ocp_if am33xx_l4_wkup__timer1 = {
  2000. .master = &am33xx_l4_wkup_hwmod,
  2001. .slave = &am33xx_timer1_hwmod,
  2002. .clk = "dpll_core_m4_div2_ck",
  2003. .user = OCP_USER_MPU,
  2004. };
  2005. /* l4 per -> timer2 */
  2006. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer2 = {
  2007. .master = &am33xx_l4_ls_hwmod,
  2008. .slave = &am33xx_timer2_hwmod,
  2009. .clk = "l4ls_gclk",
  2010. .user = OCP_USER_MPU,
  2011. };
  2012. /* l4 per -> timer3 */
  2013. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer3 = {
  2014. .master = &am33xx_l4_ls_hwmod,
  2015. .slave = &am33xx_timer3_hwmod,
  2016. .clk = "l4ls_gclk",
  2017. .user = OCP_USER_MPU,
  2018. };
  2019. /* l4 per -> timer4 */
  2020. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer4 = {
  2021. .master = &am33xx_l4_ls_hwmod,
  2022. .slave = &am33xx_timer4_hwmod,
  2023. .clk = "l4ls_gclk",
  2024. .user = OCP_USER_MPU,
  2025. };
  2026. /* l4 per -> timer5 */
  2027. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer5 = {
  2028. .master = &am33xx_l4_ls_hwmod,
  2029. .slave = &am33xx_timer5_hwmod,
  2030. .clk = "l4ls_gclk",
  2031. .user = OCP_USER_MPU,
  2032. };
  2033. /* l4 per -> timer6 */
  2034. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer6 = {
  2035. .master = &am33xx_l4_ls_hwmod,
  2036. .slave = &am33xx_timer6_hwmod,
  2037. .clk = "l4ls_gclk",
  2038. .user = OCP_USER_MPU,
  2039. };
  2040. /* l4 per -> timer7 */
  2041. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer7 = {
  2042. .master = &am33xx_l4_ls_hwmod,
  2043. .slave = &am33xx_timer7_hwmod,
  2044. .clk = "l4ls_gclk",
  2045. .user = OCP_USER_MPU,
  2046. };
  2047. /* l3 main -> tpcc */
  2048. static struct omap_hwmod_ocp_if am33xx_l3_main__tpcc = {
  2049. .master = &am33xx_l3_main_hwmod,
  2050. .slave = &am33xx_tpcc_hwmod,
  2051. .clk = "l3_gclk",
  2052. .user = OCP_USER_MPU,
  2053. };
  2054. /* l3 main -> tpcc0 */
  2055. static struct omap_hwmod_addr_space am33xx_tptc0_addr_space[] = {
  2056. {
  2057. .pa_start = 0x49800000,
  2058. .pa_end = 0x49800000 + SZ_8K - 1,
  2059. .flags = ADDR_TYPE_RT,
  2060. },
  2061. { }
  2062. };
  2063. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc0 = {
  2064. .master = &am33xx_l3_main_hwmod,
  2065. .slave = &am33xx_tptc0_hwmod,
  2066. .clk = "l3_gclk",
  2067. .addr = am33xx_tptc0_addr_space,
  2068. .user = OCP_USER_MPU,
  2069. };
  2070. /* l3 main -> tpcc1 */
  2071. static struct omap_hwmod_addr_space am33xx_tptc1_addr_space[] = {
  2072. {
  2073. .pa_start = 0x49900000,
  2074. .pa_end = 0x49900000 + SZ_8K - 1,
  2075. .flags = ADDR_TYPE_RT,
  2076. },
  2077. { }
  2078. };
  2079. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc1 = {
  2080. .master = &am33xx_l3_main_hwmod,
  2081. .slave = &am33xx_tptc1_hwmod,
  2082. .clk = "l3_gclk",
  2083. .addr = am33xx_tptc1_addr_space,
  2084. .user = OCP_USER_MPU,
  2085. };
  2086. /* l3 main -> tpcc2 */
  2087. static struct omap_hwmod_addr_space am33xx_tptc2_addr_space[] = {
  2088. {
  2089. .pa_start = 0x49a00000,
  2090. .pa_end = 0x49a00000 + SZ_8K - 1,
  2091. .flags = ADDR_TYPE_RT,
  2092. },
  2093. { }
  2094. };
  2095. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc2 = {
  2096. .master = &am33xx_l3_main_hwmod,
  2097. .slave = &am33xx_tptc2_hwmod,
  2098. .clk = "l3_gclk",
  2099. .addr = am33xx_tptc2_addr_space,
  2100. .user = OCP_USER_MPU,
  2101. };
  2102. /* l4 wkup -> uart1 */
  2103. static struct omap_hwmod_ocp_if am33xx_l4_wkup__uart1 = {
  2104. .master = &am33xx_l4_wkup_hwmod,
  2105. .slave = &am33xx_uart1_hwmod,
  2106. .clk = "dpll_core_m4_div2_ck",
  2107. .user = OCP_USER_MPU,
  2108. };
  2109. /* l4 ls -> uart2 */
  2110. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart2 = {
  2111. .master = &am33xx_l4_ls_hwmod,
  2112. .slave = &am33xx_uart2_hwmod,
  2113. .clk = "l4ls_gclk",
  2114. .user = OCP_USER_MPU,
  2115. };
  2116. /* l4 ls -> uart3 */
  2117. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart3 = {
  2118. .master = &am33xx_l4_ls_hwmod,
  2119. .slave = &am33xx_uart3_hwmod,
  2120. .clk = "l4ls_gclk",
  2121. .user = OCP_USER_MPU,
  2122. };
  2123. /* l4 ls -> uart4 */
  2124. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart4 = {
  2125. .master = &am33xx_l4_ls_hwmod,
  2126. .slave = &am33xx_uart4_hwmod,
  2127. .clk = "l4ls_gclk",
  2128. .user = OCP_USER_MPU,
  2129. };
  2130. /* l4 ls -> uart5 */
  2131. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart5 = {
  2132. .master = &am33xx_l4_ls_hwmod,
  2133. .slave = &am33xx_uart5_hwmod,
  2134. .clk = "l4ls_gclk",
  2135. .user = OCP_USER_MPU,
  2136. };
  2137. /* l4 ls -> uart6 */
  2138. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart6 = {
  2139. .master = &am33xx_l4_ls_hwmod,
  2140. .slave = &am33xx_uart6_hwmod,
  2141. .clk = "l4ls_gclk",
  2142. .user = OCP_USER_MPU,
  2143. };
  2144. /* l4 wkup -> wd_timer1 */
  2145. static struct omap_hwmod_ocp_if am33xx_l4_wkup__wd_timer1 = {
  2146. .master = &am33xx_l4_wkup_hwmod,
  2147. .slave = &am33xx_wd_timer1_hwmod,
  2148. .clk = "dpll_core_m4_div2_ck",
  2149. .user = OCP_USER_MPU,
  2150. };
  2151. /* usbss */
  2152. /* l3 s -> USBSS interface */
  2153. static struct omap_hwmod_ocp_if am33xx_l3_s__usbss = {
  2154. .master = &am33xx_l3_s_hwmod,
  2155. .slave = &am33xx_usbss_hwmod,
  2156. .clk = "l3s_gclk",
  2157. .user = OCP_USER_MPU,
  2158. .flags = OCPIF_SWSUP_IDLE,
  2159. };
  2160. /* l3 main -> ocmc */
  2161. static struct omap_hwmod_ocp_if am33xx_l3_main__ocmc = {
  2162. .master = &am33xx_l3_main_hwmod,
  2163. .slave = &am33xx_ocmcram_hwmod,
  2164. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2165. };
  2166. /* l3 main -> sha0 HIB2 */
  2167. static struct omap_hwmod_addr_space am33xx_sha0_addrs[] = {
  2168. {
  2169. .pa_start = 0x53100000,
  2170. .pa_end = 0x53100000 + SZ_512 - 1,
  2171. .flags = ADDR_TYPE_RT
  2172. },
  2173. { }
  2174. };
  2175. static struct omap_hwmod_ocp_if am33xx_l3_main__sha0 = {
  2176. .master = &am33xx_l3_main_hwmod,
  2177. .slave = &am33xx_sha0_hwmod,
  2178. .clk = "sha0_fck",
  2179. .addr = am33xx_sha0_addrs,
  2180. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2181. };
  2182. /* l3 main -> AES0 HIB2 */
  2183. static struct omap_hwmod_addr_space am33xx_aes0_addrs[] = {
  2184. {
  2185. .pa_start = 0x53500000,
  2186. .pa_end = 0x53500000 + SZ_1M - 1,
  2187. .flags = ADDR_TYPE_RT
  2188. },
  2189. { }
  2190. };
  2191. static struct omap_hwmod_ocp_if am33xx_l3_main__aes0 = {
  2192. .master = &am33xx_l3_main_hwmod,
  2193. .slave = &am33xx_aes0_hwmod,
  2194. .clk = "aes0_fck",
  2195. .addr = am33xx_aes0_addrs,
  2196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2197. };
  2198. static struct omap_hwmod_ocp_if *am33xx_hwmod_ocp_ifs[] __initdata = {
  2199. &am33xx_l3_main__emif,
  2200. &am33xx_mpu__l3_main,
  2201. &am33xx_mpu__prcm,
  2202. &am33xx_l3_s__l4_ls,
  2203. &am33xx_l3_s__l4_wkup,
  2204. &am33xx_l3_main__l4_hs,
  2205. &am33xx_l3_main__l3_s,
  2206. &am33xx_l3_main__l3_instr,
  2207. &am33xx_l3_main__gfx,
  2208. &am33xx_l3_s__l3_main,
  2209. &am33xx_pruss__l3_main,
  2210. &am33xx_wkup_m3__l4_wkup,
  2211. &am33xx_gfx__l3_main,
  2212. &am33xx_l4_wkup__wkup_m3,
  2213. &am33xx_l4_wkup__control,
  2214. &am33xx_l4_wkup__smartreflex0,
  2215. &am33xx_l4_wkup__smartreflex1,
  2216. &am33xx_l4_wkup__uart1,
  2217. &am33xx_l4_wkup__timer1,
  2218. &am33xx_l4_wkup__rtc,
  2219. &am33xx_l4_wkup__i2c1,
  2220. &am33xx_l4_wkup__gpio0,
  2221. &am33xx_l4_wkup__adc_tsc,
  2222. &am33xx_l4_wkup__wd_timer1,
  2223. &am33xx_l4_hs__pruss,
  2224. &am33xx_l4_per__dcan0,
  2225. &am33xx_l4_per__dcan1,
  2226. &am33xx_l4_per__gpio1,
  2227. &am33xx_l4_per__gpio2,
  2228. &am33xx_l4_per__gpio3,
  2229. &am33xx_l4_per__i2c2,
  2230. &am33xx_l4_per__i2c3,
  2231. &am33xx_l4_per__mailbox,
  2232. &am33xx_l4_ls__mcasp0,
  2233. &am33xx_l4_ls__mcasp1,
  2234. &am33xx_l4_ls__mmc0,
  2235. &am33xx_l4_ls__mmc1,
  2236. &am33xx_l3_s__mmc2,
  2237. &am33xx_l4_ls__timer2,
  2238. &am33xx_l4_ls__timer3,
  2239. &am33xx_l4_ls__timer4,
  2240. &am33xx_l4_ls__timer5,
  2241. &am33xx_l4_ls__timer6,
  2242. &am33xx_l4_ls__timer7,
  2243. &am33xx_l3_main__tpcc,
  2244. &am33xx_l4_ls__uart2,
  2245. &am33xx_l4_ls__uart3,
  2246. &am33xx_l4_ls__uart4,
  2247. &am33xx_l4_ls__uart5,
  2248. &am33xx_l4_ls__uart6,
  2249. &am33xx_l4_ls__spinlock,
  2250. &am33xx_l4_ls__elm,
  2251. &am33xx_l4_ls__epwmss0,
  2252. &am33xx_epwmss0__ecap0,
  2253. &am33xx_epwmss0__eqep0,
  2254. &am33xx_epwmss0__ehrpwm0,
  2255. &am33xx_l4_ls__epwmss1,
  2256. &am33xx_epwmss1__ecap1,
  2257. &am33xx_epwmss1__eqep1,
  2258. &am33xx_epwmss1__ehrpwm1,
  2259. &am33xx_l4_ls__epwmss2,
  2260. &am33xx_epwmss2__ecap2,
  2261. &am33xx_epwmss2__eqep2,
  2262. &am33xx_epwmss2__ehrpwm2,
  2263. &am33xx_l3_s__gpmc,
  2264. &am33xx_l3_main__lcdc,
  2265. &am33xx_l4_ls__mcspi0,
  2266. &am33xx_l4_ls__mcspi1,
  2267. &am33xx_l3_main__tptc0,
  2268. &am33xx_l3_main__tptc1,
  2269. &am33xx_l3_main__tptc2,
  2270. &am33xx_l3_main__ocmc,
  2271. &am33xx_l3_s__usbss,
  2272. &am33xx_l4_hs__cpgmac0,
  2273. &am33xx_cpgmac0__mdio,
  2274. &am33xx_l3_main__sha0,
  2275. &am33xx_l3_main__aes0,
  2276. NULL,
  2277. };
  2278. int __init am33xx_hwmod_init(void)
  2279. {
  2280. omap_hwmod_init();
  2281. return omap_hwmod_register_links(am33xx_hwmod_ocp_ifs);
  2282. }