omap_hwmod_2430_data.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/asoc-ti-mcbsp.h>
  17. #include <linux/platform_data/spi-omap2-mcspi.h>
  18. #include <linux/omap-dma.h>
  19. #include <linux/platform_data/mailbox-omap.h>
  20. #include <plat/dmtimer.h>
  21. #include "omap_hwmod.h"
  22. #include "mmc.h"
  23. #include "l3_2xxx.h"
  24. #include "soc.h"
  25. #include "omap_hwmod_common_data.h"
  26. #include "prm-regbits-24xx.h"
  27. #include "cm-regbits-24xx.h"
  28. #include "i2c.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2430 hardware module integration data
  32. *
  33. * All of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. /*
  39. * IP blocks
  40. */
  41. /* IVA2 (IVA2) */
  42. static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
  43. { .name = "logic", .rst_shift = 0 },
  44. { .name = "mmu", .rst_shift = 1 },
  45. };
  46. static struct omap_hwmod omap2430_iva_hwmod = {
  47. .name = "iva",
  48. .class = &iva_hwmod_class,
  49. .clkdm_name = "dsp_clkdm",
  50. .rst_lines = omap2430_iva_resets,
  51. .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
  52. .main_clk = "dsp_fck",
  53. };
  54. /* I2C common */
  55. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  56. .rev_offs = 0x00,
  57. .sysc_offs = 0x20,
  58. .syss_offs = 0x10,
  59. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  60. SYSS_HAS_RESET_STATUS),
  61. .sysc_fields = &omap_hwmod_sysc_type1,
  62. };
  63. static struct omap_hwmod_class i2c_class = {
  64. .name = "i2c",
  65. .sysc = &i2c_sysc,
  66. .rev = OMAP_I2C_IP_VERSION_1,
  67. .reset = &omap_i2c_reset,
  68. };
  69. static struct omap_i2c_dev_attr i2c_dev_attr = {
  70. .fifo_depth = 8, /* bytes */
  71. .flags = OMAP_I2C_FLAG_BUS_SHIFT_2 |
  72. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  73. };
  74. /* I2C1 */
  75. static struct omap_hwmod omap2430_i2c1_hwmod = {
  76. .name = "i2c1",
  77. .flags = HWMOD_16BIT_REG,
  78. .mpu_irqs = omap2_i2c1_mpu_irqs,
  79. .sdma_reqs = omap2_i2c1_sdma_reqs,
  80. .main_clk = "i2chs1_fck",
  81. .prcm = {
  82. .omap2 = {
  83. /*
  84. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  85. * I2CHS IP's do not follow the usual pattern.
  86. * prcm_reg_id alone cannot be used to program
  87. * the iclk and fclk. Needs to be handled using
  88. * additional flags when clk handling is moved
  89. * to hwmod framework.
  90. */
  91. .module_offs = CORE_MOD,
  92. .prcm_reg_id = 1,
  93. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  94. .idlest_reg_id = 1,
  95. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  96. },
  97. },
  98. .class = &i2c_class,
  99. .dev_attr = &i2c_dev_attr,
  100. };
  101. /* I2C2 */
  102. static struct omap_hwmod omap2430_i2c2_hwmod = {
  103. .name = "i2c2",
  104. .flags = HWMOD_16BIT_REG,
  105. .mpu_irqs = omap2_i2c2_mpu_irqs,
  106. .sdma_reqs = omap2_i2c2_sdma_reqs,
  107. .main_clk = "i2chs2_fck",
  108. .prcm = {
  109. .omap2 = {
  110. .module_offs = CORE_MOD,
  111. .prcm_reg_id = 1,
  112. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  113. .idlest_reg_id = 1,
  114. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  115. },
  116. },
  117. .class = &i2c_class,
  118. .dev_attr = &i2c_dev_attr,
  119. };
  120. /* gpio5 */
  121. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  122. { .irq = 33 + OMAP_INTC_START, }, /* INT_24XX_GPIO_BANK5 */
  123. { .irq = -1 },
  124. };
  125. static struct omap_hwmod omap2430_gpio5_hwmod = {
  126. .name = "gpio5",
  127. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  128. .mpu_irqs = omap243x_gpio5_irqs,
  129. .main_clk = "gpio5_fck",
  130. .prcm = {
  131. .omap2 = {
  132. .prcm_reg_id = 2,
  133. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  134. .module_offs = CORE_MOD,
  135. .idlest_reg_id = 2,
  136. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  137. },
  138. },
  139. .class = &omap2xxx_gpio_hwmod_class,
  140. .dev_attr = &omap2xxx_gpio_dev_attr,
  141. };
  142. /* dma attributes */
  143. static struct omap_dma_dev_attr dma_dev_attr = {
  144. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  145. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  146. .lch_count = 32,
  147. };
  148. static struct omap_hwmod omap2430_dma_system_hwmod = {
  149. .name = "dma",
  150. .class = &omap2xxx_dma_hwmod_class,
  151. .mpu_irqs = omap2_dma_system_irqs,
  152. .main_clk = "core_l3_ck",
  153. .dev_attr = &dma_dev_attr,
  154. .flags = HWMOD_NO_IDLEST,
  155. };
  156. /* mailbox */
  157. static struct omap_mbox_dev_info omap2430_mailbox_info[] = {
  158. { .name = "dsp", .tx_id = 0, .rx_id = 1 },
  159. };
  160. static struct omap_mbox_pdata omap2430_mailbox_attrs = {
  161. .num_users = 4,
  162. .num_fifos = 6,
  163. .info_cnt = ARRAY_SIZE(omap2430_mailbox_info),
  164. .info = omap2430_mailbox_info,
  165. };
  166. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  167. { .irq = 26 + OMAP_INTC_START, },
  168. { .irq = -1 },
  169. };
  170. static struct omap_hwmod omap2430_mailbox_hwmod = {
  171. .name = "mailbox",
  172. .class = &omap2xxx_mailbox_hwmod_class,
  173. .mpu_irqs = omap2430_mailbox_irqs,
  174. .main_clk = "mailboxes_ick",
  175. .prcm = {
  176. .omap2 = {
  177. .prcm_reg_id = 1,
  178. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  179. .module_offs = CORE_MOD,
  180. .idlest_reg_id = 1,
  181. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  182. },
  183. },
  184. .dev_attr = &omap2430_mailbox_attrs,
  185. };
  186. /* mcspi3 */
  187. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  188. { .irq = 91 + OMAP_INTC_START, },
  189. { .irq = -1 },
  190. };
  191. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  192. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  193. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  194. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  195. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  196. { .dma_req = -1 }
  197. };
  198. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  199. .num_chipselect = 2,
  200. };
  201. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  202. .name = "mcspi3",
  203. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  204. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  205. .main_clk = "mcspi3_fck",
  206. .prcm = {
  207. .omap2 = {
  208. .module_offs = CORE_MOD,
  209. .prcm_reg_id = 2,
  210. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  211. .idlest_reg_id = 2,
  212. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  213. },
  214. },
  215. .class = &omap2xxx_mcspi_class,
  216. .dev_attr = &omap_mcspi3_dev_attr,
  217. };
  218. /* usbhsotg */
  219. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  220. .rev_offs = 0x0400,
  221. .sysc_offs = 0x0404,
  222. .syss_offs = 0x0408,
  223. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  224. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  225. SYSC_HAS_AUTOIDLE),
  226. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  227. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  228. .sysc_fields = &omap_hwmod_sysc_type1,
  229. };
  230. static struct omap_hwmod_class usbotg_class = {
  231. .name = "usbotg",
  232. .sysc = &omap2430_usbhsotg_sysc,
  233. };
  234. /* usb_otg_hs */
  235. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  236. { .name = "mc", .irq = 92 + OMAP_INTC_START, },
  237. { .name = "dma", .irq = 93 + OMAP_INTC_START, },
  238. { .irq = -1 },
  239. };
  240. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  241. .name = "usb_otg_hs",
  242. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  243. .main_clk = "usbhs_ick",
  244. .prcm = {
  245. .omap2 = {
  246. .prcm_reg_id = 1,
  247. .module_bit = OMAP2430_EN_USBHS_MASK,
  248. .module_offs = CORE_MOD,
  249. .idlest_reg_id = 1,
  250. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  251. },
  252. },
  253. .class = &usbotg_class,
  254. /*
  255. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  256. * broken when autoidle is enabled
  257. * workaround is to disable the autoidle bit at module level.
  258. */
  259. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  260. | HWMOD_SWSUP_MSTANDBY,
  261. };
  262. /*
  263. * 'mcbsp' class
  264. * multi channel buffered serial port controller
  265. */
  266. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  267. .rev_offs = 0x007C,
  268. .sysc_offs = 0x008C,
  269. .sysc_flags = (SYSC_HAS_SOFTRESET),
  270. .sysc_fields = &omap_hwmod_sysc_type1,
  271. };
  272. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  273. .name = "mcbsp",
  274. .sysc = &omap2430_mcbsp_sysc,
  275. .rev = MCBSP_CONFIG_TYPE2,
  276. };
  277. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  278. { .role = "pad_fck", .clk = "mcbsp_clks" },
  279. { .role = "prcm_fck", .clk = "func_96m_ck" },
  280. };
  281. /* mcbsp1 */
  282. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  283. { .name = "tx", .irq = 59 + OMAP_INTC_START, },
  284. { .name = "rx", .irq = 60 + OMAP_INTC_START, },
  285. { .name = "ovr", .irq = 61 + OMAP_INTC_START, },
  286. { .name = "common", .irq = 64 + OMAP_INTC_START, },
  287. { .irq = -1 },
  288. };
  289. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  290. .name = "mcbsp1",
  291. .class = &omap2430_mcbsp_hwmod_class,
  292. .mpu_irqs = omap2430_mcbsp1_irqs,
  293. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  294. .main_clk = "mcbsp1_fck",
  295. .prcm = {
  296. .omap2 = {
  297. .prcm_reg_id = 1,
  298. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  299. .module_offs = CORE_MOD,
  300. .idlest_reg_id = 1,
  301. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  302. },
  303. },
  304. .opt_clks = mcbsp_opt_clks,
  305. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  306. };
  307. /* mcbsp2 */
  308. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  309. { .name = "tx", .irq = 62 + OMAP_INTC_START, },
  310. { .name = "rx", .irq = 63 + OMAP_INTC_START, },
  311. { .name = "common", .irq = 16 + OMAP_INTC_START, },
  312. { .irq = -1 },
  313. };
  314. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  315. .name = "mcbsp2",
  316. .class = &omap2430_mcbsp_hwmod_class,
  317. .mpu_irqs = omap2430_mcbsp2_irqs,
  318. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  319. .main_clk = "mcbsp2_fck",
  320. .prcm = {
  321. .omap2 = {
  322. .prcm_reg_id = 1,
  323. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  324. .module_offs = CORE_MOD,
  325. .idlest_reg_id = 1,
  326. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  327. },
  328. },
  329. .opt_clks = mcbsp_opt_clks,
  330. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  331. };
  332. /* mcbsp3 */
  333. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  334. { .name = "tx", .irq = 89 + OMAP_INTC_START, },
  335. { .name = "rx", .irq = 90 + OMAP_INTC_START, },
  336. { .name = "common", .irq = 17 + OMAP_INTC_START, },
  337. { .irq = -1 },
  338. };
  339. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  340. .name = "mcbsp3",
  341. .class = &omap2430_mcbsp_hwmod_class,
  342. .mpu_irqs = omap2430_mcbsp3_irqs,
  343. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  344. .main_clk = "mcbsp3_fck",
  345. .prcm = {
  346. .omap2 = {
  347. .prcm_reg_id = 1,
  348. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  349. .module_offs = CORE_MOD,
  350. .idlest_reg_id = 2,
  351. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  352. },
  353. },
  354. .opt_clks = mcbsp_opt_clks,
  355. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  356. };
  357. /* mcbsp4 */
  358. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  359. { .name = "tx", .irq = 54 + OMAP_INTC_START, },
  360. { .name = "rx", .irq = 55 + OMAP_INTC_START, },
  361. { .name = "common", .irq = 18 + OMAP_INTC_START, },
  362. { .irq = -1 },
  363. };
  364. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  365. { .name = "rx", .dma_req = 20 },
  366. { .name = "tx", .dma_req = 19 },
  367. { .dma_req = -1 }
  368. };
  369. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  370. .name = "mcbsp4",
  371. .class = &omap2430_mcbsp_hwmod_class,
  372. .mpu_irqs = omap2430_mcbsp4_irqs,
  373. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  374. .main_clk = "mcbsp4_fck",
  375. .prcm = {
  376. .omap2 = {
  377. .prcm_reg_id = 1,
  378. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  379. .module_offs = CORE_MOD,
  380. .idlest_reg_id = 2,
  381. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  382. },
  383. },
  384. .opt_clks = mcbsp_opt_clks,
  385. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  386. };
  387. /* mcbsp5 */
  388. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  389. { .name = "tx", .irq = 81 + OMAP_INTC_START, },
  390. { .name = "rx", .irq = 82 + OMAP_INTC_START, },
  391. { .name = "common", .irq = 19 + OMAP_INTC_START, },
  392. { .irq = -1 },
  393. };
  394. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  395. { .name = "rx", .dma_req = 22 },
  396. { .name = "tx", .dma_req = 21 },
  397. { .dma_req = -1 }
  398. };
  399. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  400. .name = "mcbsp5",
  401. .class = &omap2430_mcbsp_hwmod_class,
  402. .mpu_irqs = omap2430_mcbsp5_irqs,
  403. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  404. .main_clk = "mcbsp5_fck",
  405. .prcm = {
  406. .omap2 = {
  407. .prcm_reg_id = 1,
  408. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  409. .module_offs = CORE_MOD,
  410. .idlest_reg_id = 2,
  411. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  412. },
  413. },
  414. .opt_clks = mcbsp_opt_clks,
  415. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  416. };
  417. /* MMC/SD/SDIO common */
  418. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  419. .rev_offs = 0x1fc,
  420. .sysc_offs = 0x10,
  421. .syss_offs = 0x14,
  422. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  423. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  424. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  425. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  426. .sysc_fields = &omap_hwmod_sysc_type1,
  427. };
  428. static struct omap_hwmod_class omap2430_mmc_class = {
  429. .name = "mmc",
  430. .sysc = &omap2430_mmc_sysc,
  431. };
  432. /* MMC/SD/SDIO1 */
  433. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  434. { .irq = 83 + OMAP_INTC_START, },
  435. { .irq = -1 },
  436. };
  437. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  438. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  439. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  440. { .dma_req = -1 }
  441. };
  442. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  443. { .role = "dbck", .clk = "mmchsdb1_fck" },
  444. };
  445. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  446. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  447. };
  448. static struct omap_hwmod omap2430_mmc1_hwmod = {
  449. .name = "mmc1",
  450. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  451. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  452. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  453. .opt_clks = omap2430_mmc1_opt_clks,
  454. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  455. .main_clk = "mmchs1_fck",
  456. .prcm = {
  457. .omap2 = {
  458. .module_offs = CORE_MOD,
  459. .prcm_reg_id = 2,
  460. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  461. .idlest_reg_id = 2,
  462. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  463. },
  464. },
  465. .dev_attr = &mmc1_dev_attr,
  466. .class = &omap2430_mmc_class,
  467. };
  468. /* MMC/SD/SDIO2 */
  469. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  470. { .irq = 86 + OMAP_INTC_START, },
  471. { .irq = -1 },
  472. };
  473. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  474. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  475. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  476. { .dma_req = -1 }
  477. };
  478. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  479. { .role = "dbck", .clk = "mmchsdb2_fck" },
  480. };
  481. static struct omap_hwmod omap2430_mmc2_hwmod = {
  482. .name = "mmc2",
  483. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  484. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  485. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  486. .opt_clks = omap2430_mmc2_opt_clks,
  487. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  488. .main_clk = "mmchs2_fck",
  489. .prcm = {
  490. .omap2 = {
  491. .module_offs = CORE_MOD,
  492. .prcm_reg_id = 2,
  493. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  494. .idlest_reg_id = 2,
  495. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  496. },
  497. },
  498. .class = &omap2430_mmc_class,
  499. };
  500. /* HDQ1W/1-wire */
  501. static struct omap_hwmod omap2430_hdq1w_hwmod = {
  502. .name = "hdq1w",
  503. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  504. .main_clk = "hdq_fck",
  505. .prcm = {
  506. .omap2 = {
  507. .module_offs = CORE_MOD,
  508. .prcm_reg_id = 1,
  509. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  510. .idlest_reg_id = 1,
  511. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  512. },
  513. },
  514. .class = &omap2_hdq1w_class,
  515. };
  516. /*
  517. * interfaces
  518. */
  519. /* L3 -> L4_CORE interface */
  520. /* l3_core -> usbhsotg interface */
  521. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  522. .master = &omap2430_usbhsotg_hwmod,
  523. .slave = &omap2xxx_l3_main_hwmod,
  524. .clk = "core_l3_ck",
  525. .user = OCP_USER_MPU,
  526. };
  527. /* L4 CORE -> I2C1 interface */
  528. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  529. .master = &omap2xxx_l4_core_hwmod,
  530. .slave = &omap2430_i2c1_hwmod,
  531. .clk = "i2c1_ick",
  532. .addr = omap2_i2c1_addr_space,
  533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  534. };
  535. /* L4 CORE -> I2C2 interface */
  536. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  537. .master = &omap2xxx_l4_core_hwmod,
  538. .slave = &omap2430_i2c2_hwmod,
  539. .clk = "i2c2_ick",
  540. .addr = omap2_i2c2_addr_space,
  541. .user = OCP_USER_MPU | OCP_USER_SDMA,
  542. };
  543. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  544. {
  545. .pa_start = OMAP243X_HS_BASE,
  546. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  547. .flags = ADDR_TYPE_RT
  548. },
  549. { }
  550. };
  551. /* l4_core ->usbhsotg interface */
  552. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  553. .master = &omap2xxx_l4_core_hwmod,
  554. .slave = &omap2430_usbhsotg_hwmod,
  555. .clk = "usb_l4_ick",
  556. .addr = omap2430_usbhsotg_addrs,
  557. .user = OCP_USER_MPU,
  558. };
  559. /* L4 CORE -> MMC1 interface */
  560. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  561. .master = &omap2xxx_l4_core_hwmod,
  562. .slave = &omap2430_mmc1_hwmod,
  563. .clk = "mmchs1_ick",
  564. .addr = omap2430_mmc1_addr_space,
  565. .user = OCP_USER_MPU | OCP_USER_SDMA,
  566. };
  567. /* L4 CORE -> MMC2 interface */
  568. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  569. .master = &omap2xxx_l4_core_hwmod,
  570. .slave = &omap2430_mmc2_hwmod,
  571. .clk = "mmchs2_ick",
  572. .addr = omap2430_mmc2_addr_space,
  573. .user = OCP_USER_MPU | OCP_USER_SDMA,
  574. };
  575. /* l4 core -> mcspi3 interface */
  576. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  577. .master = &omap2xxx_l4_core_hwmod,
  578. .slave = &omap2430_mcspi3_hwmod,
  579. .clk = "mcspi3_ick",
  580. .addr = omap2430_mcspi3_addr_space,
  581. .user = OCP_USER_MPU | OCP_USER_SDMA,
  582. };
  583. /* IVA2 <- L3 interface */
  584. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  585. .master = &omap2xxx_l3_main_hwmod,
  586. .slave = &omap2430_iva_hwmod,
  587. .clk = "core_l3_ck",
  588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  589. };
  590. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  591. {
  592. .pa_start = 0x49018000,
  593. .pa_end = 0x49018000 + SZ_1K - 1,
  594. .flags = ADDR_TYPE_RT
  595. },
  596. { }
  597. };
  598. /* l4_wkup -> timer1 */
  599. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  600. .master = &omap2xxx_l4_wkup_hwmod,
  601. .slave = &omap2xxx_timer1_hwmod,
  602. .clk = "gpt1_ick",
  603. .addr = omap2430_timer1_addrs,
  604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  605. };
  606. /* l4_wkup -> wd_timer2 */
  607. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  608. {
  609. .pa_start = 0x49016000,
  610. .pa_end = 0x4901607f,
  611. .flags = ADDR_TYPE_RT
  612. },
  613. { }
  614. };
  615. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  616. .master = &omap2xxx_l4_wkup_hwmod,
  617. .slave = &omap2xxx_wd_timer2_hwmod,
  618. .clk = "mpu_wdt_ick",
  619. .addr = omap2430_wd_timer2_addrs,
  620. .user = OCP_USER_MPU | OCP_USER_SDMA,
  621. };
  622. /* l4_wkup -> gpio1 */
  623. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  624. {
  625. .pa_start = 0x4900C000,
  626. .pa_end = 0x4900C1ff,
  627. .flags = ADDR_TYPE_RT
  628. },
  629. { }
  630. };
  631. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  632. .master = &omap2xxx_l4_wkup_hwmod,
  633. .slave = &omap2xxx_gpio1_hwmod,
  634. .clk = "gpios_ick",
  635. .addr = omap2430_gpio1_addr_space,
  636. .user = OCP_USER_MPU | OCP_USER_SDMA,
  637. };
  638. /* l4_wkup -> gpio2 */
  639. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  640. {
  641. .pa_start = 0x4900E000,
  642. .pa_end = 0x4900E1ff,
  643. .flags = ADDR_TYPE_RT
  644. },
  645. { }
  646. };
  647. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  648. .master = &omap2xxx_l4_wkup_hwmod,
  649. .slave = &omap2xxx_gpio2_hwmod,
  650. .clk = "gpios_ick",
  651. .addr = omap2430_gpio2_addr_space,
  652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  653. };
  654. /* l4_wkup -> gpio3 */
  655. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  656. {
  657. .pa_start = 0x49010000,
  658. .pa_end = 0x490101ff,
  659. .flags = ADDR_TYPE_RT
  660. },
  661. { }
  662. };
  663. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  664. .master = &omap2xxx_l4_wkup_hwmod,
  665. .slave = &omap2xxx_gpio3_hwmod,
  666. .clk = "gpios_ick",
  667. .addr = omap2430_gpio3_addr_space,
  668. .user = OCP_USER_MPU | OCP_USER_SDMA,
  669. };
  670. /* l4_wkup -> gpio4 */
  671. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  672. {
  673. .pa_start = 0x49012000,
  674. .pa_end = 0x490121ff,
  675. .flags = ADDR_TYPE_RT
  676. },
  677. { }
  678. };
  679. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  680. .master = &omap2xxx_l4_wkup_hwmod,
  681. .slave = &omap2xxx_gpio4_hwmod,
  682. .clk = "gpios_ick",
  683. .addr = omap2430_gpio4_addr_space,
  684. .user = OCP_USER_MPU | OCP_USER_SDMA,
  685. };
  686. /* l4_core -> gpio5 */
  687. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  688. {
  689. .pa_start = 0x480B6000,
  690. .pa_end = 0x480B61ff,
  691. .flags = ADDR_TYPE_RT
  692. },
  693. { }
  694. };
  695. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  696. .master = &omap2xxx_l4_core_hwmod,
  697. .slave = &omap2430_gpio5_hwmod,
  698. .clk = "gpio5_ick",
  699. .addr = omap2430_gpio5_addr_space,
  700. .user = OCP_USER_MPU | OCP_USER_SDMA,
  701. };
  702. /* dma_system -> L3 */
  703. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  704. .master = &omap2430_dma_system_hwmod,
  705. .slave = &omap2xxx_l3_main_hwmod,
  706. .clk = "core_l3_ck",
  707. .user = OCP_USER_MPU | OCP_USER_SDMA,
  708. };
  709. /* l4_core -> dma_system */
  710. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  711. .master = &omap2xxx_l4_core_hwmod,
  712. .slave = &omap2430_dma_system_hwmod,
  713. .clk = "sdma_ick",
  714. .addr = omap2_dma_system_addrs,
  715. .user = OCP_USER_MPU | OCP_USER_SDMA,
  716. };
  717. /* l4_core -> mailbox */
  718. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  719. .master = &omap2xxx_l4_core_hwmod,
  720. .slave = &omap2430_mailbox_hwmod,
  721. .addr = omap2_mailbox_addrs,
  722. .user = OCP_USER_MPU | OCP_USER_SDMA,
  723. };
  724. /* l4_core -> mcbsp1 */
  725. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  726. .master = &omap2xxx_l4_core_hwmod,
  727. .slave = &omap2430_mcbsp1_hwmod,
  728. .clk = "mcbsp1_ick",
  729. .addr = omap2_mcbsp1_addrs,
  730. .user = OCP_USER_MPU | OCP_USER_SDMA,
  731. };
  732. /* l4_core -> mcbsp2 */
  733. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  734. .master = &omap2xxx_l4_core_hwmod,
  735. .slave = &omap2430_mcbsp2_hwmod,
  736. .clk = "mcbsp2_ick",
  737. .addr = omap2xxx_mcbsp2_addrs,
  738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  739. };
  740. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  741. {
  742. .name = "mpu",
  743. .pa_start = 0x4808C000,
  744. .pa_end = 0x4808C0ff,
  745. .flags = ADDR_TYPE_RT
  746. },
  747. { }
  748. };
  749. /* l4_core -> mcbsp3 */
  750. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  751. .master = &omap2xxx_l4_core_hwmod,
  752. .slave = &omap2430_mcbsp3_hwmod,
  753. .clk = "mcbsp3_ick",
  754. .addr = omap2430_mcbsp3_addrs,
  755. .user = OCP_USER_MPU | OCP_USER_SDMA,
  756. };
  757. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  758. {
  759. .name = "mpu",
  760. .pa_start = 0x4808E000,
  761. .pa_end = 0x4808E0ff,
  762. .flags = ADDR_TYPE_RT
  763. },
  764. { }
  765. };
  766. /* l4_core -> mcbsp4 */
  767. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  768. .master = &omap2xxx_l4_core_hwmod,
  769. .slave = &omap2430_mcbsp4_hwmod,
  770. .clk = "mcbsp4_ick",
  771. .addr = omap2430_mcbsp4_addrs,
  772. .user = OCP_USER_MPU | OCP_USER_SDMA,
  773. };
  774. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  775. {
  776. .name = "mpu",
  777. .pa_start = 0x48096000,
  778. .pa_end = 0x480960ff,
  779. .flags = ADDR_TYPE_RT
  780. },
  781. { }
  782. };
  783. /* l4_core -> mcbsp5 */
  784. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  785. .master = &omap2xxx_l4_core_hwmod,
  786. .slave = &omap2430_mcbsp5_hwmod,
  787. .clk = "mcbsp5_ick",
  788. .addr = omap2430_mcbsp5_addrs,
  789. .user = OCP_USER_MPU | OCP_USER_SDMA,
  790. };
  791. /* l4_core -> hdq1w */
  792. static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
  793. .master = &omap2xxx_l4_core_hwmod,
  794. .slave = &omap2430_hdq1w_hwmod,
  795. .clk = "hdq_ick",
  796. .addr = omap2_hdq1w_addr_space,
  797. .user = OCP_USER_MPU | OCP_USER_SDMA,
  798. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  799. };
  800. /* l4_wkup -> 32ksync_counter */
  801. static struct omap_hwmod_addr_space omap2430_counter_32k_addrs[] = {
  802. {
  803. .pa_start = 0x49020000,
  804. .pa_end = 0x4902001f,
  805. .flags = ADDR_TYPE_RT
  806. },
  807. { }
  808. };
  809. static struct omap_hwmod_addr_space omap2430_gpmc_addrs[] = {
  810. {
  811. .pa_start = 0x6e000000,
  812. .pa_end = 0x6e000fff,
  813. .flags = ADDR_TYPE_RT
  814. },
  815. { }
  816. };
  817. static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
  818. .master = &omap2xxx_l4_wkup_hwmod,
  819. .slave = &omap2xxx_counter_32k_hwmod,
  820. .clk = "sync_32k_ick",
  821. .addr = omap2430_counter_32k_addrs,
  822. .user = OCP_USER_MPU | OCP_USER_SDMA,
  823. };
  824. static struct omap_hwmod_ocp_if omap2430_l3__gpmc = {
  825. .master = &omap2xxx_l3_main_hwmod,
  826. .slave = &omap2xxx_gpmc_hwmod,
  827. .clk = "core_l3_ck",
  828. .addr = omap2430_gpmc_addrs,
  829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  830. };
  831. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  832. &omap2xxx_l3_main__l4_core,
  833. &omap2xxx_mpu__l3_main,
  834. &omap2xxx_dss__l3,
  835. &omap2430_usbhsotg__l3,
  836. &omap2430_l4_core__i2c1,
  837. &omap2430_l4_core__i2c2,
  838. &omap2xxx_l4_core__l4_wkup,
  839. &omap2_l4_core__uart1,
  840. &omap2_l4_core__uart2,
  841. &omap2_l4_core__uart3,
  842. &omap2430_l4_core__usbhsotg,
  843. &omap2430_l4_core__mmc1,
  844. &omap2430_l4_core__mmc2,
  845. &omap2xxx_l4_core__mcspi1,
  846. &omap2xxx_l4_core__mcspi2,
  847. &omap2430_l4_core__mcspi3,
  848. &omap2430_l3__iva,
  849. &omap2430_l4_wkup__timer1,
  850. &omap2xxx_l4_core__timer2,
  851. &omap2xxx_l4_core__timer3,
  852. &omap2xxx_l4_core__timer4,
  853. &omap2xxx_l4_core__timer5,
  854. &omap2xxx_l4_core__timer6,
  855. &omap2xxx_l4_core__timer7,
  856. &omap2xxx_l4_core__timer8,
  857. &omap2xxx_l4_core__timer9,
  858. &omap2xxx_l4_core__timer10,
  859. &omap2xxx_l4_core__timer11,
  860. &omap2xxx_l4_core__timer12,
  861. &omap2430_l4_wkup__wd_timer2,
  862. &omap2xxx_l4_core__dss,
  863. &omap2xxx_l4_core__dss_dispc,
  864. &omap2xxx_l4_core__dss_rfbi,
  865. &omap2xxx_l4_core__dss_venc,
  866. &omap2430_l4_wkup__gpio1,
  867. &omap2430_l4_wkup__gpio2,
  868. &omap2430_l4_wkup__gpio3,
  869. &omap2430_l4_wkup__gpio4,
  870. &omap2430_l4_core__gpio5,
  871. &omap2430_dma_system__l3,
  872. &omap2430_l4_core__dma_system,
  873. &omap2430_l4_core__mailbox,
  874. &omap2430_l4_core__mcbsp1,
  875. &omap2430_l4_core__mcbsp2,
  876. &omap2430_l4_core__mcbsp3,
  877. &omap2430_l4_core__mcbsp4,
  878. &omap2430_l4_core__mcbsp5,
  879. &omap2430_l4_core__hdq1w,
  880. &omap2xxx_l4_core__rng,
  881. &omap2xxx_l4_core__sham,
  882. &omap2xxx_l4_core__aes,
  883. &omap2430_l4_wkup__counter_32k,
  884. &omap2430_l3__gpmc,
  885. NULL,
  886. };
  887. int __init omap2430_hwmod_init(void)
  888. {
  889. omap_hwmod_init();
  890. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  891. }