omap_hwmod_2420_data.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/spi-omap2-mcspi.h>
  17. #include <linux/omap-dma.h>
  18. #include <linux/platform_data/mailbox-omap.h>
  19. #include <plat/dmtimer.h>
  20. #include "omap_hwmod.h"
  21. #include "l3_2xxx.h"
  22. #include "l4_2xxx.h"
  23. #include "omap_hwmod_common_data.h"
  24. #include "cm-regbits-24xx.h"
  25. #include "prm-regbits-24xx.h"
  26. #include "i2c.h"
  27. #include "mmc.h"
  28. #include "serial.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2420 hardware module integration data
  32. *
  33. * All of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. /*
  39. * IP blocks
  40. */
  41. /* IVA1 (IVA1) */
  42. static struct omap_hwmod_class iva1_hwmod_class = {
  43. .name = "iva1",
  44. };
  45. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  46. { .name = "iva", .rst_shift = 8 },
  47. };
  48. static struct omap_hwmod omap2420_iva_hwmod = {
  49. .name = "iva",
  50. .class = &iva1_hwmod_class,
  51. .clkdm_name = "iva1_clkdm",
  52. .rst_lines = omap2420_iva_resets,
  53. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  54. .main_clk = "iva1_ifck",
  55. };
  56. /* DSP */
  57. static struct omap_hwmod_class dsp_hwmod_class = {
  58. .name = "dsp",
  59. };
  60. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  61. { .name = "logic", .rst_shift = 0 },
  62. { .name = "mmu", .rst_shift = 1 },
  63. };
  64. static struct omap_hwmod omap2420_dsp_hwmod = {
  65. .name = "dsp",
  66. .class = &dsp_hwmod_class,
  67. .clkdm_name = "dsp_clkdm",
  68. .rst_lines = omap2420_dsp_resets,
  69. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  70. .main_clk = "dsp_fck",
  71. };
  72. /* I2C common */
  73. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  74. .rev_offs = 0x00,
  75. .sysc_offs = 0x20,
  76. .syss_offs = 0x10,
  77. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  78. .sysc_fields = &omap_hwmod_sysc_type1,
  79. };
  80. static struct omap_hwmod_class i2c_class = {
  81. .name = "i2c",
  82. .sysc = &i2c_sysc,
  83. .rev = OMAP_I2C_IP_VERSION_1,
  84. .reset = &omap_i2c_reset,
  85. };
  86. static struct omap_i2c_dev_attr i2c_dev_attr = {
  87. .flags = OMAP_I2C_FLAG_NO_FIFO |
  88. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  89. OMAP_I2C_FLAG_16BIT_DATA_REG |
  90. OMAP_I2C_FLAG_BUS_SHIFT_2,
  91. };
  92. /* I2C1 */
  93. static struct omap_hwmod omap2420_i2c1_hwmod = {
  94. .name = "i2c1",
  95. .mpu_irqs = omap2_i2c1_mpu_irqs,
  96. .sdma_reqs = omap2_i2c1_sdma_reqs,
  97. .main_clk = "i2c1_fck",
  98. .prcm = {
  99. .omap2 = {
  100. .module_offs = CORE_MOD,
  101. .prcm_reg_id = 1,
  102. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  103. .idlest_reg_id = 1,
  104. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  105. },
  106. },
  107. .class = &i2c_class,
  108. .dev_attr = &i2c_dev_attr,
  109. /*
  110. * From mach-omap2/pm24xx.c: "Putting MPU into the WFI state
  111. * while a transfer is active seems to cause the I2C block to
  112. * timeout. Why? Good question."
  113. */
  114. .flags = (HWMOD_16BIT_REG | HWMOD_BLOCK_WFI),
  115. };
  116. /* I2C2 */
  117. static struct omap_hwmod omap2420_i2c2_hwmod = {
  118. .name = "i2c2",
  119. .mpu_irqs = omap2_i2c2_mpu_irqs,
  120. .sdma_reqs = omap2_i2c2_sdma_reqs,
  121. .main_clk = "i2c2_fck",
  122. .prcm = {
  123. .omap2 = {
  124. .module_offs = CORE_MOD,
  125. .prcm_reg_id = 1,
  126. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  127. .idlest_reg_id = 1,
  128. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  129. },
  130. },
  131. .class = &i2c_class,
  132. .dev_attr = &i2c_dev_attr,
  133. .flags = HWMOD_16BIT_REG,
  134. };
  135. /* dma attributes */
  136. static struct omap_dma_dev_attr dma_dev_attr = {
  137. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  138. IS_CSSA_32 | IS_CDSA_32,
  139. .lch_count = 32,
  140. };
  141. static struct omap_hwmod omap2420_dma_system_hwmod = {
  142. .name = "dma",
  143. .class = &omap2xxx_dma_hwmod_class,
  144. .mpu_irqs = omap2_dma_system_irqs,
  145. .main_clk = "core_l3_ck",
  146. .dev_attr = &dma_dev_attr,
  147. .flags = HWMOD_NO_IDLEST,
  148. };
  149. /* mailbox */
  150. static struct omap_mbox_dev_info omap2420_mailbox_info[] = {
  151. { .name = "dsp", .tx_id = 0, .rx_id = 1, .irq_id = 0, .usr_id = 0 },
  152. { .name = "iva", .tx_id = 2, .rx_id = 3, .irq_id = 1, .usr_id = 3 },
  153. };
  154. static struct omap_mbox_pdata omap2420_mailbox_attrs = {
  155. .num_users = 4,
  156. .num_fifos = 6,
  157. .info_cnt = ARRAY_SIZE(omap2420_mailbox_info),
  158. .info = omap2420_mailbox_info,
  159. };
  160. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  161. { .name = "dsp", .irq = 26 + OMAP_INTC_START, },
  162. { .name = "iva", .irq = 34 + OMAP_INTC_START, },
  163. { .irq = -1 },
  164. };
  165. static struct omap_hwmod omap2420_mailbox_hwmod = {
  166. .name = "mailbox",
  167. .class = &omap2xxx_mailbox_hwmod_class,
  168. .mpu_irqs = omap2420_mailbox_irqs,
  169. .main_clk = "mailboxes_ick",
  170. .prcm = {
  171. .omap2 = {
  172. .prcm_reg_id = 1,
  173. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  174. .module_offs = CORE_MOD,
  175. .idlest_reg_id = 1,
  176. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  177. },
  178. },
  179. .dev_attr = &omap2420_mailbox_attrs,
  180. };
  181. /*
  182. * 'mcbsp' class
  183. * multi channel buffered serial port controller
  184. */
  185. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  186. .name = "mcbsp",
  187. };
  188. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  189. { .role = "pad_fck", .clk = "mcbsp_clks" },
  190. { .role = "prcm_fck", .clk = "func_96m_ck" },
  191. };
  192. /* mcbsp1 */
  193. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  194. { .name = "tx", .irq = 59 + OMAP_INTC_START, },
  195. { .name = "rx", .irq = 60 + OMAP_INTC_START, },
  196. { .irq = -1 },
  197. };
  198. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  199. .name = "mcbsp1",
  200. .class = &omap2420_mcbsp_hwmod_class,
  201. .mpu_irqs = omap2420_mcbsp1_irqs,
  202. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  203. .main_clk = "mcbsp1_fck",
  204. .prcm = {
  205. .omap2 = {
  206. .prcm_reg_id = 1,
  207. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  208. .module_offs = CORE_MOD,
  209. .idlest_reg_id = 1,
  210. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  211. },
  212. },
  213. .opt_clks = mcbsp_opt_clks,
  214. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  215. };
  216. /* mcbsp2 */
  217. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  218. { .name = "tx", .irq = 62 + OMAP_INTC_START, },
  219. { .name = "rx", .irq = 63 + OMAP_INTC_START, },
  220. { .irq = -1 },
  221. };
  222. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  223. .name = "mcbsp2",
  224. .class = &omap2420_mcbsp_hwmod_class,
  225. .mpu_irqs = omap2420_mcbsp2_irqs,
  226. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  227. .main_clk = "mcbsp2_fck",
  228. .prcm = {
  229. .omap2 = {
  230. .prcm_reg_id = 1,
  231. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  232. .module_offs = CORE_MOD,
  233. .idlest_reg_id = 1,
  234. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  235. },
  236. },
  237. .opt_clks = mcbsp_opt_clks,
  238. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  239. };
  240. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  241. .rev_offs = 0x3c,
  242. .sysc_offs = 0x64,
  243. .syss_offs = 0x68,
  244. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  245. .sysc_fields = &omap_hwmod_sysc_type1,
  246. };
  247. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  248. .name = "msdi",
  249. .sysc = &omap2420_msdi_sysc,
  250. .reset = &omap_msdi_reset,
  251. };
  252. /* msdi1 */
  253. static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
  254. { .irq = 83 + OMAP_INTC_START, },
  255. { .irq = -1 },
  256. };
  257. static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
  258. { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
  259. { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
  260. { .dma_req = -1 }
  261. };
  262. static struct omap_hwmod omap2420_msdi1_hwmod = {
  263. .name = "msdi1",
  264. .class = &omap2420_msdi_hwmod_class,
  265. .mpu_irqs = omap2420_msdi1_irqs,
  266. .sdma_reqs = omap2420_msdi1_sdma_reqs,
  267. .main_clk = "mmc_fck",
  268. .prcm = {
  269. .omap2 = {
  270. .prcm_reg_id = 1,
  271. .module_bit = OMAP2420_EN_MMC_SHIFT,
  272. .module_offs = CORE_MOD,
  273. .idlest_reg_id = 1,
  274. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  275. },
  276. },
  277. .flags = HWMOD_16BIT_REG,
  278. };
  279. /* HDQ1W/1-wire */
  280. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  281. .name = "hdq1w",
  282. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  283. .main_clk = "hdq_fck",
  284. .prcm = {
  285. .omap2 = {
  286. .module_offs = CORE_MOD,
  287. .prcm_reg_id = 1,
  288. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  289. .idlest_reg_id = 1,
  290. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  291. },
  292. },
  293. .class = &omap2_hdq1w_class,
  294. };
  295. /*
  296. * interfaces
  297. */
  298. /* L4 CORE -> I2C1 interface */
  299. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  300. .master = &omap2xxx_l4_core_hwmod,
  301. .slave = &omap2420_i2c1_hwmod,
  302. .clk = "i2c1_ick",
  303. .addr = omap2_i2c1_addr_space,
  304. .user = OCP_USER_MPU | OCP_USER_SDMA,
  305. };
  306. /* L4 CORE -> I2C2 interface */
  307. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  308. .master = &omap2xxx_l4_core_hwmod,
  309. .slave = &omap2420_i2c2_hwmod,
  310. .clk = "i2c2_ick",
  311. .addr = omap2_i2c2_addr_space,
  312. .user = OCP_USER_MPU | OCP_USER_SDMA,
  313. };
  314. /* IVA <- L3 interface */
  315. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  316. .master = &omap2xxx_l3_main_hwmod,
  317. .slave = &omap2420_iva_hwmod,
  318. .clk = "core_l3_ck",
  319. .user = OCP_USER_MPU | OCP_USER_SDMA,
  320. };
  321. /* DSP <- L3 interface */
  322. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  323. .master = &omap2xxx_l3_main_hwmod,
  324. .slave = &omap2420_dsp_hwmod,
  325. .clk = "dsp_ick",
  326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  327. };
  328. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  329. {
  330. .pa_start = 0x48028000,
  331. .pa_end = 0x48028000 + SZ_1K - 1,
  332. .flags = ADDR_TYPE_RT
  333. },
  334. { }
  335. };
  336. /* l4_wkup -> timer1 */
  337. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  338. .master = &omap2xxx_l4_wkup_hwmod,
  339. .slave = &omap2xxx_timer1_hwmod,
  340. .clk = "gpt1_ick",
  341. .addr = omap2420_timer1_addrs,
  342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  343. };
  344. /* l4_wkup -> wd_timer2 */
  345. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  346. {
  347. .pa_start = 0x48022000,
  348. .pa_end = 0x4802207f,
  349. .flags = ADDR_TYPE_RT
  350. },
  351. { }
  352. };
  353. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  354. .master = &omap2xxx_l4_wkup_hwmod,
  355. .slave = &omap2xxx_wd_timer2_hwmod,
  356. .clk = "mpu_wdt_ick",
  357. .addr = omap2420_wd_timer2_addrs,
  358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  359. };
  360. /* l4_wkup -> gpio1 */
  361. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  362. {
  363. .pa_start = 0x48018000,
  364. .pa_end = 0x480181ff,
  365. .flags = ADDR_TYPE_RT
  366. },
  367. { }
  368. };
  369. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  370. .master = &omap2xxx_l4_wkup_hwmod,
  371. .slave = &omap2xxx_gpio1_hwmod,
  372. .clk = "gpios_ick",
  373. .addr = omap2420_gpio1_addr_space,
  374. .user = OCP_USER_MPU | OCP_USER_SDMA,
  375. };
  376. /* l4_wkup -> gpio2 */
  377. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  378. {
  379. .pa_start = 0x4801a000,
  380. .pa_end = 0x4801a1ff,
  381. .flags = ADDR_TYPE_RT
  382. },
  383. { }
  384. };
  385. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  386. .master = &omap2xxx_l4_wkup_hwmod,
  387. .slave = &omap2xxx_gpio2_hwmod,
  388. .clk = "gpios_ick",
  389. .addr = omap2420_gpio2_addr_space,
  390. .user = OCP_USER_MPU | OCP_USER_SDMA,
  391. };
  392. /* l4_wkup -> gpio3 */
  393. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  394. {
  395. .pa_start = 0x4801c000,
  396. .pa_end = 0x4801c1ff,
  397. .flags = ADDR_TYPE_RT
  398. },
  399. { }
  400. };
  401. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  402. .master = &omap2xxx_l4_wkup_hwmod,
  403. .slave = &omap2xxx_gpio3_hwmod,
  404. .clk = "gpios_ick",
  405. .addr = omap2420_gpio3_addr_space,
  406. .user = OCP_USER_MPU | OCP_USER_SDMA,
  407. };
  408. /* l4_wkup -> gpio4 */
  409. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  410. {
  411. .pa_start = 0x4801e000,
  412. .pa_end = 0x4801e1ff,
  413. .flags = ADDR_TYPE_RT
  414. },
  415. { }
  416. };
  417. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  418. .master = &omap2xxx_l4_wkup_hwmod,
  419. .slave = &omap2xxx_gpio4_hwmod,
  420. .clk = "gpios_ick",
  421. .addr = omap2420_gpio4_addr_space,
  422. .user = OCP_USER_MPU | OCP_USER_SDMA,
  423. };
  424. /* dma_system -> L3 */
  425. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  426. .master = &omap2420_dma_system_hwmod,
  427. .slave = &omap2xxx_l3_main_hwmod,
  428. .clk = "core_l3_ck",
  429. .user = OCP_USER_MPU | OCP_USER_SDMA,
  430. };
  431. /* l4_core -> dma_system */
  432. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  433. .master = &omap2xxx_l4_core_hwmod,
  434. .slave = &omap2420_dma_system_hwmod,
  435. .clk = "sdma_ick",
  436. .addr = omap2_dma_system_addrs,
  437. .user = OCP_USER_MPU | OCP_USER_SDMA,
  438. };
  439. /* l4_core -> mailbox */
  440. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  441. .master = &omap2xxx_l4_core_hwmod,
  442. .slave = &omap2420_mailbox_hwmod,
  443. .addr = omap2_mailbox_addrs,
  444. .user = OCP_USER_MPU | OCP_USER_SDMA,
  445. };
  446. /* l4_core -> mcbsp1 */
  447. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  448. .master = &omap2xxx_l4_core_hwmod,
  449. .slave = &omap2420_mcbsp1_hwmod,
  450. .clk = "mcbsp1_ick",
  451. .addr = omap2_mcbsp1_addrs,
  452. .user = OCP_USER_MPU | OCP_USER_SDMA,
  453. };
  454. /* l4_core -> mcbsp2 */
  455. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  456. .master = &omap2xxx_l4_core_hwmod,
  457. .slave = &omap2420_mcbsp2_hwmod,
  458. .clk = "mcbsp2_ick",
  459. .addr = omap2xxx_mcbsp2_addrs,
  460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  461. };
  462. static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
  463. {
  464. .pa_start = 0x4809c000,
  465. .pa_end = 0x4809c000 + SZ_128 - 1,
  466. .flags = ADDR_TYPE_RT,
  467. },
  468. { }
  469. };
  470. /* l4_core -> msdi1 */
  471. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  472. .master = &omap2xxx_l4_core_hwmod,
  473. .slave = &omap2420_msdi1_hwmod,
  474. .clk = "mmc_ick",
  475. .addr = omap2420_msdi1_addrs,
  476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  477. };
  478. /* l4_core -> hdq1w interface */
  479. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  480. .master = &omap2xxx_l4_core_hwmod,
  481. .slave = &omap2420_hdq1w_hwmod,
  482. .clk = "hdq_ick",
  483. .addr = omap2_hdq1w_addr_space,
  484. .user = OCP_USER_MPU | OCP_USER_SDMA,
  485. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  486. };
  487. /* l4_wkup -> 32ksync_counter */
  488. static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
  489. {
  490. .pa_start = 0x48004000,
  491. .pa_end = 0x4800401f,
  492. .flags = ADDR_TYPE_RT
  493. },
  494. { }
  495. };
  496. static struct omap_hwmod_addr_space omap2420_gpmc_addrs[] = {
  497. {
  498. .pa_start = 0x6800a000,
  499. .pa_end = 0x6800afff,
  500. .flags = ADDR_TYPE_RT
  501. },
  502. { }
  503. };
  504. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  505. .master = &omap2xxx_l4_wkup_hwmod,
  506. .slave = &omap2xxx_counter_32k_hwmod,
  507. .clk = "sync_32k_ick",
  508. .addr = omap2420_counter_32k_addrs,
  509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  510. };
  511. static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
  512. .master = &omap2xxx_l3_main_hwmod,
  513. .slave = &omap2xxx_gpmc_hwmod,
  514. .clk = "core_l3_ck",
  515. .addr = omap2420_gpmc_addrs,
  516. .user = OCP_USER_MPU | OCP_USER_SDMA,
  517. };
  518. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  519. &omap2xxx_l3_main__l4_core,
  520. &omap2xxx_mpu__l3_main,
  521. &omap2xxx_dss__l3,
  522. &omap2xxx_l4_core__mcspi1,
  523. &omap2xxx_l4_core__mcspi2,
  524. &omap2xxx_l4_core__l4_wkup,
  525. &omap2_l4_core__uart1,
  526. &omap2_l4_core__uart2,
  527. &omap2_l4_core__uart3,
  528. &omap2420_l4_core__i2c1,
  529. &omap2420_l4_core__i2c2,
  530. &omap2420_l3__iva,
  531. &omap2420_l3__dsp,
  532. &omap2420_l4_wkup__timer1,
  533. &omap2xxx_l4_core__timer2,
  534. &omap2xxx_l4_core__timer3,
  535. &omap2xxx_l4_core__timer4,
  536. &omap2xxx_l4_core__timer5,
  537. &omap2xxx_l4_core__timer6,
  538. &omap2xxx_l4_core__timer7,
  539. &omap2xxx_l4_core__timer8,
  540. &omap2xxx_l4_core__timer9,
  541. &omap2xxx_l4_core__timer10,
  542. &omap2xxx_l4_core__timer11,
  543. &omap2xxx_l4_core__timer12,
  544. &omap2420_l4_wkup__wd_timer2,
  545. &omap2xxx_l4_core__dss,
  546. &omap2xxx_l4_core__dss_dispc,
  547. &omap2xxx_l4_core__dss_rfbi,
  548. &omap2xxx_l4_core__dss_venc,
  549. &omap2420_l4_wkup__gpio1,
  550. &omap2420_l4_wkup__gpio2,
  551. &omap2420_l4_wkup__gpio3,
  552. &omap2420_l4_wkup__gpio4,
  553. &omap2420_dma_system__l3,
  554. &omap2420_l4_core__dma_system,
  555. &omap2420_l4_core__mailbox,
  556. &omap2420_l4_core__mcbsp1,
  557. &omap2420_l4_core__mcbsp2,
  558. &omap2420_l4_core__msdi1,
  559. &omap2xxx_l4_core__rng,
  560. &omap2xxx_l4_core__sham,
  561. &omap2xxx_l4_core__aes,
  562. &omap2420_l4_core__hdq1w,
  563. &omap2420_l4_wkup__counter_32k,
  564. &omap2420_l3__gpmc,
  565. NULL,
  566. };
  567. int __init omap2420_hwmod_init(void)
  568. {
  569. omap_hwmod_init();
  570. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  571. }