omap4-common.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * OMAP4 specific common source file.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc.
  5. * Author:
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. *
  9. * This program is free software,you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/irq.h>
  17. #include <linux/irqchip.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/memblock.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/export.h>
  23. #include <linux/irqchip/arm-gic.h>
  24. #include <linux/of_address.h>
  25. #include <linux/reboot.h>
  26. #include <asm/hardware/cache-l2x0.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/memblock.h>
  29. #include <asm/smp_twd.h>
  30. #include "omap-wakeupgen.h"
  31. #include "soc.h"
  32. #include "iomap.h"
  33. #include "common.h"
  34. #include "mmc.h"
  35. #include "hsmmc.h"
  36. #include "prminst44xx.h"
  37. #include "prcm_mpu44xx.h"
  38. #include "omap4-sar-layout.h"
  39. #include "omap-secure.h"
  40. #include "sram.h"
  41. #ifdef CONFIG_CACHE_L2X0
  42. static void __iomem *l2cache_base;
  43. #endif
  44. static void __iomem *sar_ram_base;
  45. static void __iomem *gic_dist_base_addr;
  46. static void __iomem *twd_base;
  47. #define IRQ_LOCALTIMER 29
  48. #ifdef CONFIG_OMAP4_ERRATA_I688
  49. /* Used to implement memory barrier on DRAM path */
  50. #define OMAP4_DRAM_BARRIER_VA 0xfe600000
  51. void __iomem *dram_sync, *sram_sync;
  52. static phys_addr_t paddr;
  53. static u32 size;
  54. void omap_bus_sync(void)
  55. {
  56. if (dram_sync && sram_sync) {
  57. writel_relaxed(readl_relaxed(dram_sync), dram_sync);
  58. writel_relaxed(readl_relaxed(sram_sync), sram_sync);
  59. isb();
  60. }
  61. }
  62. EXPORT_SYMBOL(omap_bus_sync);
  63. /* Steal one page physical memory for barrier implementation */
  64. int __init omap_barrier_reserve_memblock(void)
  65. {
  66. size = ALIGN(PAGE_SIZE, SZ_1M);
  67. paddr = arm_memblock_steal(size, SZ_1M);
  68. return 0;
  69. }
  70. void __init omap_barriers_init(void)
  71. {
  72. struct map_desc dram_io_desc[1];
  73. dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
  74. dram_io_desc[0].pfn = __phys_to_pfn(paddr);
  75. dram_io_desc[0].length = size;
  76. dram_io_desc[0].type = MT_MEMORY_SO;
  77. iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
  78. dram_sync = (void __iomem *) dram_io_desc[0].virtual;
  79. sram_sync = (void __iomem *) OMAP4_SRAM_VA;
  80. pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
  81. (long long) paddr, dram_io_desc[0].virtual);
  82. }
  83. #else
  84. void __init omap_barriers_init(void)
  85. {}
  86. #endif
  87. void __init gic_init_irq(void)
  88. {
  89. void __iomem *omap_irq_base;
  90. /* Static mapping, never released */
  91. gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
  92. BUG_ON(!gic_dist_base_addr);
  93. twd_base = ioremap(OMAP44XX_LOCAL_TWD_BASE, SZ_4K);
  94. BUG_ON(!twd_base);
  95. /* Static mapping, never released */
  96. omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
  97. BUG_ON(!omap_irq_base);
  98. omap_wakeupgen_init();
  99. gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
  100. }
  101. void gic_dist_disable(void)
  102. {
  103. if (gic_dist_base_addr)
  104. __raw_writel(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
  105. }
  106. bool gic_dist_disabled(void)
  107. {
  108. return !(__raw_readl(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1);
  109. }
  110. void gic_timer_retrigger(void)
  111. {
  112. u32 twd_int = __raw_readl(twd_base + TWD_TIMER_INTSTAT);
  113. u32 gic_int = __raw_readl(gic_dist_base_addr + GIC_DIST_PENDING_SET);
  114. u32 twd_ctrl = __raw_readl(twd_base + TWD_TIMER_CONTROL);
  115. if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) {
  116. /*
  117. * The local timer interrupt got lost while the distributor was
  118. * disabled. Ack the pending interrupt, and retrigger it.
  119. */
  120. pr_warn("%s: lost localtimer interrupt\n", __func__);
  121. __raw_writel(1, twd_base + TWD_TIMER_INTSTAT);
  122. if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) {
  123. __raw_writel(1, twd_base + TWD_TIMER_COUNTER);
  124. twd_ctrl |= TWD_TIMER_CONTROL_ENABLE;
  125. __raw_writel(twd_ctrl, twd_base + TWD_TIMER_CONTROL);
  126. }
  127. }
  128. }
  129. #ifdef CONFIG_CACHE_L2X0
  130. void __iomem *omap4_get_l2cache_base(void)
  131. {
  132. return l2cache_base;
  133. }
  134. static void omap4_l2x0_disable(void)
  135. {
  136. /* Disable PL310 L2 Cache controller */
  137. omap_smc1(0x102, 0x0);
  138. }
  139. static void omap4_l2x0_set_debug(unsigned long val)
  140. {
  141. /* Program PL310 L2 Cache controller debug register */
  142. omap_smc1(0x100, val);
  143. }
  144. static int __init omap_l2_cache_init(void)
  145. {
  146. u32 aux_ctrl = 0;
  147. /*
  148. * To avoid code running on other OMAPs in
  149. * multi-omap builds
  150. */
  151. if (!cpu_is_omap44xx())
  152. return -ENODEV;
  153. /* Static mapping, never released */
  154. l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
  155. if (WARN_ON(!l2cache_base))
  156. return -ENOMEM;
  157. /*
  158. * 16-way associativity, parity disabled
  159. * Way size - 32KB (es1.0)
  160. * Way size - 64KB (es2.0 +)
  161. */
  162. aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
  163. (0x1 << 25) |
  164. (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
  165. (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
  166. if (omap_rev() == OMAP4430_REV_ES1_0) {
  167. aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
  168. } else {
  169. aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
  170. (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
  171. (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
  172. (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
  173. (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
  174. }
  175. if (omap_rev() != OMAP4430_REV_ES1_0)
  176. omap_smc1(0x109, aux_ctrl);
  177. /* Enable PL310 L2 Cache controller */
  178. omap_smc1(0x102, 0x1);
  179. if (of_have_populated_dt())
  180. l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
  181. else
  182. l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
  183. /*
  184. * Override default outer_cache.disable with a OMAP4
  185. * specific one
  186. */
  187. outer_cache.disable = omap4_l2x0_disable;
  188. outer_cache.set_debug = omap4_l2x0_set_debug;
  189. return 0;
  190. }
  191. omap_early_initcall(omap_l2_cache_init);
  192. #endif
  193. void __iomem *omap4_get_sar_ram_base(void)
  194. {
  195. return sar_ram_base;
  196. }
  197. /*
  198. * SAR RAM used to save and restore the HW
  199. * context in low power modes
  200. */
  201. static int __init omap4_sar_ram_init(void)
  202. {
  203. unsigned long sar_base;
  204. /*
  205. * To avoid code running on other OMAPs in
  206. * multi-omap builds
  207. */
  208. if (cpu_is_omap44xx())
  209. sar_base = OMAP44XX_SAR_RAM_BASE;
  210. else if (soc_is_omap54xx())
  211. sar_base = OMAP54XX_SAR_RAM_BASE;
  212. else
  213. return -ENOMEM;
  214. /* Static mapping, never released */
  215. sar_ram_base = ioremap(sar_base, SZ_16K);
  216. if (WARN_ON(!sar_ram_base))
  217. return -ENOMEM;
  218. return 0;
  219. }
  220. omap_early_initcall(omap4_sar_ram_init);
  221. void __init omap_gic_of_init(void)
  222. {
  223. struct device_node *np;
  224. /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */
  225. if (!cpu_is_omap446x())
  226. goto skip_errata_init;
  227. np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-gic");
  228. gic_dist_base_addr = of_iomap(np, 0);
  229. WARN_ON(!gic_dist_base_addr);
  230. np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-twd-timer");
  231. twd_base = of_iomap(np, 0);
  232. WARN_ON(!twd_base);
  233. skip_errata_init:
  234. omap_wakeupgen_init();
  235. irqchip_init();
  236. }
  237. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  238. static int omap4_twl6030_hsmmc_late_init(struct device *dev)
  239. {
  240. int irq = 0;
  241. struct platform_device *pdev = container_of(dev,
  242. struct platform_device, dev);
  243. struct omap_mmc_platform_data *pdata = dev->platform_data;
  244. /* Setting MMC1 Card detect Irq */
  245. if (pdev->id == 0) {
  246. irq = twl6030_mmc_card_detect_config();
  247. if (irq < 0) {
  248. dev_err(dev, "%s: Error card detect config(%d)\n",
  249. __func__, irq);
  250. return irq;
  251. }
  252. pdata->slots[0].card_detect_irq = irq;
  253. pdata->slots[0].card_detect = twl6030_mmc_card_detect;
  254. }
  255. return 0;
  256. }
  257. static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
  258. {
  259. struct omap_mmc_platform_data *pdata;
  260. /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
  261. if (!dev) {
  262. pr_err("Failed %s\n", __func__);
  263. return;
  264. }
  265. pdata = dev->platform_data;
  266. pdata->init = omap4_twl6030_hsmmc_late_init;
  267. }
  268. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  269. {
  270. struct omap2_hsmmc_info *c;
  271. omap_hsmmc_init(controllers);
  272. for (c = controllers; c->mmc; c++) {
  273. /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
  274. if (!c->pdev)
  275. continue;
  276. omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
  277. }
  278. return 0;
  279. }
  280. #else
  281. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  282. {
  283. return 0;
  284. }
  285. #endif