omap-mpuss-lowpower.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * OMAP MPUSS low power code
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  6. *
  7. * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
  8. * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
  9. * CPU0 and CPU1 LPRM modules.
  10. * CPU0, CPU1 and MPUSS each have there own power domain and
  11. * hence multiple low power combinations of MPUSS are possible.
  12. *
  13. * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
  14. * because the mode is not supported by hw constraints of dormant
  15. * mode. While waking up from the dormant mode, a reset signal
  16. * to the Cortex-A9 processor must be asserted by the external
  17. * power controller.
  18. *
  19. * With architectural inputs and hardware recommendations, only
  20. * below modes are supported from power gain vs latency point of view.
  21. *
  22. * CPU0 CPU1 MPUSS
  23. * ----------------------------------------------
  24. * ON ON ON
  25. * ON(Inactive) OFF ON(Inactive)
  26. * OFF OFF CSWR
  27. * OFF OFF OSWR
  28. * OFF OFF OFF(Device OFF *TBD)
  29. * ----------------------------------------------
  30. *
  31. * Note: CPU0 is the master core and it is the last CPU to go down
  32. * and first to wake-up when MPUSS low power states are excercised
  33. *
  34. *
  35. * This program is free software; you can redistribute it and/or modify
  36. * it under the terms of the GNU General Public License version 2 as
  37. * published by the Free Software Foundation.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/io.h>
  41. #include <linux/errno.h>
  42. #include <linux/linkage.h>
  43. #include <linux/smp.h>
  44. #include <asm/cacheflush.h>
  45. #include <asm/tlbflush.h>
  46. #include <asm/smp_scu.h>
  47. #include <asm/pgalloc.h>
  48. #include <asm/suspend.h>
  49. #include <asm/hardware/cache-l2x0.h>
  50. #include "soc.h"
  51. #include "common.h"
  52. #include "omap44xx.h"
  53. #include "omap4-sar-layout.h"
  54. #include "pm.h"
  55. #include "prcm_mpu44xx.h"
  56. #include "prminst44xx.h"
  57. #include "prcm44xx.h"
  58. #include "prm44xx.h"
  59. #include "prm-regbits-44xx.h"
  60. #ifdef CONFIG_SMP
  61. struct omap4_cpu_pm_info {
  62. struct powerdomain *pwrdm;
  63. void __iomem *scu_sar_addr;
  64. void __iomem *wkup_sar_addr;
  65. void __iomem *l2x0_sar_addr;
  66. void (*secondary_startup)(void);
  67. };
  68. /**
  69. * struct cpu_pm_ops - CPU pm operations
  70. * @finish_suspend: CPU suspend finisher function pointer
  71. * @resume: CPU resume function pointer
  72. * @scu_prepare: CPU Snoop Control program function pointer
  73. *
  74. * Structure holds functions pointer for CPU low power operations like
  75. * suspend, resume and scu programming.
  76. */
  77. struct cpu_pm_ops {
  78. int (*finish_suspend)(unsigned long cpu_state);
  79. void (*resume)(void);
  80. void (*scu_prepare)(unsigned int cpu_id, unsigned int cpu_state);
  81. };
  82. static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info);
  83. static struct powerdomain *mpuss_pd;
  84. static void __iomem *sar_base;
  85. static int default_finish_suspend(unsigned long cpu_state)
  86. {
  87. omap_do_wfi();
  88. return 0;
  89. }
  90. static void dummy_cpu_resume(void)
  91. {}
  92. static void dummy_scu_prepare(unsigned int cpu_id, unsigned int cpu_state)
  93. {}
  94. struct cpu_pm_ops omap_pm_ops = {
  95. .finish_suspend = default_finish_suspend,
  96. .resume = dummy_cpu_resume,
  97. .scu_prepare = dummy_scu_prepare,
  98. };
  99. /*
  100. * Program the wakeup routine address for the CPU0 and CPU1
  101. * used for OFF or DORMANT wakeup.
  102. */
  103. static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr)
  104. {
  105. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  106. __raw_writel(addr, pm_info->wkup_sar_addr);
  107. }
  108. /*
  109. * Store the SCU power status value to scratchpad memory
  110. */
  111. static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state)
  112. {
  113. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  114. u32 scu_pwr_st;
  115. switch (cpu_state) {
  116. case PWRDM_POWER_RET:
  117. scu_pwr_st = SCU_PM_DORMANT;
  118. break;
  119. case PWRDM_POWER_OFF:
  120. scu_pwr_st = SCU_PM_POWEROFF;
  121. break;
  122. case PWRDM_POWER_ON:
  123. case PWRDM_POWER_INACTIVE:
  124. default:
  125. scu_pwr_st = SCU_PM_NORMAL;
  126. break;
  127. }
  128. __raw_writel(scu_pwr_st, pm_info->scu_sar_addr);
  129. }
  130. /* Helper functions for MPUSS OSWR */
  131. static inline void mpuss_clear_prev_logic_pwrst(void)
  132. {
  133. u32 reg;
  134. reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  135. OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
  136. omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION,
  137. OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
  138. }
  139. static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id)
  140. {
  141. u32 reg;
  142. if (cpu_id) {
  143. reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST,
  144. OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET);
  145. omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST,
  146. OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET);
  147. } else {
  148. reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST,
  149. OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET);
  150. omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST,
  151. OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET);
  152. }
  153. }
  154. /*
  155. * Store the CPU cluster state for L2X0 low power operations.
  156. */
  157. static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state)
  158. {
  159. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  160. __raw_writel(save_state, pm_info->l2x0_sar_addr);
  161. }
  162. /*
  163. * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
  164. * in every restore MPUSS OFF path.
  165. */
  166. #ifdef CONFIG_CACHE_L2X0
  167. static void save_l2x0_context(void)
  168. {
  169. u32 val;
  170. void __iomem *l2x0_base = omap4_get_l2cache_base();
  171. if (l2x0_base) {
  172. val = __raw_readl(l2x0_base + L2X0_AUX_CTRL);
  173. __raw_writel(val, sar_base + L2X0_AUXCTRL_OFFSET);
  174. val = __raw_readl(l2x0_base + L2X0_PREFETCH_CTRL);
  175. __raw_writel(val, sar_base + L2X0_PREFETCH_CTRL_OFFSET);
  176. }
  177. }
  178. #else
  179. static void save_l2x0_context(void)
  180. {}
  181. #endif
  182. /**
  183. * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
  184. * The purpose of this function is to manage low power programming
  185. * of OMAP4 MPUSS subsystem
  186. * @cpu : CPU ID
  187. * @power_state: Low power state.
  188. *
  189. * MPUSS states for the context save:
  190. * save_state =
  191. * 0 - Nothing lost and no need to save: MPUSS INACTIVE
  192. * 1 - CPUx L1 and logic lost: MPUSS CSWR
  193. * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
  194. * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
  195. */
  196. int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state)
  197. {
  198. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
  199. unsigned int save_state = 0;
  200. unsigned int wakeup_cpu;
  201. if (omap_rev() == OMAP4430_REV_ES1_0)
  202. return -ENXIO;
  203. switch (power_state) {
  204. case PWRDM_POWER_ON:
  205. case PWRDM_POWER_INACTIVE:
  206. save_state = 0;
  207. break;
  208. case PWRDM_POWER_OFF:
  209. save_state = 1;
  210. break;
  211. case PWRDM_POWER_RET:
  212. default:
  213. /*
  214. * CPUx CSWR is invalid hardware state. Also CPUx OSWR
  215. * doesn't make much scense, since logic is lost and $L1
  216. * needs to be cleaned because of coherency. This makes
  217. * CPUx OSWR equivalent to CPUX OFF and hence not supported
  218. */
  219. WARN_ON(1);
  220. return -ENXIO;
  221. }
  222. pwrdm_pre_transition(NULL);
  223. /*
  224. * Check MPUSS next state and save interrupt controller if needed.
  225. * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
  226. */
  227. mpuss_clear_prev_logic_pwrst();
  228. if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) &&
  229. (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF))
  230. save_state = 2;
  231. cpu_clear_prev_logic_pwrst(cpu);
  232. pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
  233. set_cpu_wakeup_addr(cpu, virt_to_phys(omap_pm_ops.resume));
  234. omap_pm_ops.scu_prepare(cpu, power_state);
  235. l2x0_pwrst_prepare(cpu, save_state);
  236. /*
  237. * Call low level function with targeted low power state.
  238. */
  239. if (save_state)
  240. cpu_suspend(save_state, omap_pm_ops.finish_suspend);
  241. else
  242. omap_pm_ops.finish_suspend(save_state);
  243. /*
  244. * Restore the CPUx power state to ON otherwise CPUx
  245. * power domain can transitions to programmed low power
  246. * state while doing WFI outside the low powe code. On
  247. * secure devices, CPUx does WFI which can result in
  248. * domain transition
  249. */
  250. wakeup_cpu = smp_processor_id();
  251. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  252. pwrdm_post_transition(NULL);
  253. return 0;
  254. }
  255. /**
  256. * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
  257. * @cpu : CPU ID
  258. * @power_state: CPU low power state.
  259. */
  260. int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
  261. {
  262. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
  263. unsigned int cpu_state = 0;
  264. if (omap_rev() == OMAP4430_REV_ES1_0)
  265. return -ENXIO;
  266. if (power_state == PWRDM_POWER_OFF)
  267. cpu_state = 1;
  268. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  269. pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
  270. set_cpu_wakeup_addr(cpu, virt_to_phys(pm_info->secondary_startup));
  271. omap_pm_ops.scu_prepare(cpu, power_state);
  272. /*
  273. * CPU never retuns back if targeted power state is OFF mode.
  274. * CPU ONLINE follows normal CPU ONLINE ptah via
  275. * omap4_secondary_startup().
  276. */
  277. omap_pm_ops.finish_suspend(cpu_state);
  278. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  279. return 0;
  280. }
  281. /*
  282. * Initialise OMAP4 MPUSS
  283. */
  284. int __init omap4_mpuss_init(void)
  285. {
  286. struct omap4_cpu_pm_info *pm_info;
  287. if (omap_rev() == OMAP4430_REV_ES1_0) {
  288. WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
  289. return -ENODEV;
  290. }
  291. sar_base = omap4_get_sar_ram_base();
  292. /* Initilaise per CPU PM information */
  293. pm_info = &per_cpu(omap4_pm_info, 0x0);
  294. pm_info->scu_sar_addr = sar_base + SCU_OFFSET0;
  295. pm_info->wkup_sar_addr = sar_base + CPU0_WAKEUP_NS_PA_ADDR_OFFSET;
  296. pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0;
  297. pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm");
  298. if (!pm_info->pwrdm) {
  299. pr_err("Lookup failed for CPU0 pwrdm\n");
  300. return -ENODEV;
  301. }
  302. /* Clear CPU previous power domain state */
  303. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  304. cpu_clear_prev_logic_pwrst(0);
  305. /* Initialise CPU0 power domain state to ON */
  306. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  307. pm_info = &per_cpu(omap4_pm_info, 0x1);
  308. pm_info->scu_sar_addr = sar_base + SCU_OFFSET1;
  309. pm_info->wkup_sar_addr = sar_base + CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
  310. pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1;
  311. if (cpu_is_omap446x())
  312. pm_info->secondary_startup = omap4460_secondary_startup;
  313. else
  314. pm_info->secondary_startup = omap4_secondary_startup;
  315. pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm");
  316. if (!pm_info->pwrdm) {
  317. pr_err("Lookup failed for CPU1 pwrdm\n");
  318. return -ENODEV;
  319. }
  320. /* Clear CPU previous power domain state */
  321. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  322. cpu_clear_prev_logic_pwrst(1);
  323. /* Initialise CPU1 power domain state to ON */
  324. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  325. mpuss_pd = pwrdm_lookup("mpu_pwrdm");
  326. if (!mpuss_pd) {
  327. pr_err("Failed to lookup MPUSS power domain\n");
  328. return -ENODEV;
  329. }
  330. pwrdm_clear_all_prev_pwrst(mpuss_pd);
  331. mpuss_clear_prev_logic_pwrst();
  332. /* Save device type on scratchpad for low level code to use */
  333. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  334. __raw_writel(1, sar_base + OMAP_TYPE_OFFSET);
  335. else
  336. __raw_writel(0, sar_base + OMAP_TYPE_OFFSET);
  337. save_l2x0_context();
  338. if (cpu_is_omap44xx()) {
  339. omap_pm_ops.finish_suspend = omap4_finish_suspend;
  340. omap_pm_ops.resume = omap4_cpu_resume;
  341. omap_pm_ops.scu_prepare = scu_pwrst_prepare;
  342. }
  343. return 0;
  344. }
  345. #endif