gpmc.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * General-Purpose Memory Controller for OMAP2
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __OMAP2_GPMC_H
  11. #define __OMAP2_GPMC_H
  12. #include <linux/platform_data/mtd-nand-omap2.h>
  13. /* Maximum Number of Chip Selects */
  14. #define GPMC_CS_NUM 8
  15. #define GPMC_CS_CONFIG1 0x00
  16. #define GPMC_CS_CONFIG2 0x04
  17. #define GPMC_CS_CONFIG3 0x08
  18. #define GPMC_CS_CONFIG4 0x0c
  19. #define GPMC_CS_CONFIG5 0x10
  20. #define GPMC_CS_CONFIG6 0x14
  21. #define GPMC_CS_CONFIG7 0x18
  22. #define GPMC_CS_NAND_COMMAND 0x1c
  23. #define GPMC_CS_NAND_ADDRESS 0x20
  24. #define GPMC_CS_NAND_DATA 0x24
  25. /* Control Commands */
  26. #define GPMC_CONFIG_RDY_BSY 0x00000001
  27. #define GPMC_CONFIG_DEV_SIZE 0x00000002
  28. #define GPMC_CONFIG_DEV_TYPE 0x00000003
  29. #define GPMC_SET_IRQ_STATUS 0x00000004
  30. #define GPMC_CONFIG_WP 0x00000005
  31. #define GPMC_ENABLE_IRQ 0x0000000d
  32. /* ECC commands */
  33. #define GPMC_ECC_READ 0 /* Reset Hardware ECC for read */
  34. #define GPMC_ECC_WRITE 1 /* Reset Hardware ECC for write */
  35. #define GPMC_ECC_READSYN 2 /* Reset before syndrom is read back */
  36. #define GPMC_CONFIG1_WRAPBURST_SUPP (1 << 31)
  37. #define GPMC_CONFIG1_READMULTIPLE_SUPP (1 << 30)
  38. #define GPMC_CONFIG1_READTYPE_ASYNC (0 << 29)
  39. #define GPMC_CONFIG1_READTYPE_SYNC (1 << 29)
  40. #define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28)
  41. #define GPMC_CONFIG1_WRITETYPE_ASYNC (0 << 27)
  42. #define GPMC_CONFIG1_WRITETYPE_SYNC (1 << 27)
  43. #define GPMC_CONFIG1_CLKACTIVATIONTIME(val) ((val & 3) << 25)
  44. #define GPMC_CONFIG1_PAGE_LEN(val) ((val & 3) << 23)
  45. #define GPMC_CONFIG1_WAIT_READ_MON (1 << 22)
  46. #define GPMC_CONFIG1_WAIT_WRITE_MON (1 << 21)
  47. #define GPMC_CONFIG1_WAIT_MON_IIME(val) ((val & 3) << 18)
  48. #define GPMC_CONFIG1_WAIT_PIN_SEL(val) ((val & 3) << 16)
  49. #define GPMC_CONFIG1_DEVICESIZE(val) ((val & 3) << 12)
  50. #define GPMC_CONFIG1_DEVICESIZE_16 GPMC_CONFIG1_DEVICESIZE(1)
  51. #define GPMC_CONFIG1_DEVICETYPE(val) ((val & 3) << 10)
  52. #define GPMC_CONFIG1_DEVICETYPE_NOR GPMC_CONFIG1_DEVICETYPE(0)
  53. #define GPMC_CONFIG1_MUXTYPE(val) ((val & 3) << 8)
  54. #define GPMC_CONFIG1_TIME_PARA_GRAN (1 << 4)
  55. #define GPMC_CONFIG1_FCLK_DIV(val) (val & 3)
  56. #define GPMC_CONFIG1_FCLK_DIV2 (GPMC_CONFIG1_FCLK_DIV(1))
  57. #define GPMC_CONFIG1_FCLK_DIV3 (GPMC_CONFIG1_FCLK_DIV(2))
  58. #define GPMC_CONFIG1_FCLK_DIV4 (GPMC_CONFIG1_FCLK_DIV(3))
  59. #define GPMC_CONFIG7_CSVALID (1 << 6)
  60. #define GPMC_DEVICETYPE_NOR 0
  61. #define GPMC_DEVICETYPE_NAND 2
  62. #define GPMC_CONFIG_WRITEPROTECT 0x00000010
  63. #define WR_RD_PIN_MONITORING 0x00600000
  64. #define GPMC_IRQ_FIFOEVENTENABLE 0x01
  65. #define GPMC_IRQ_COUNT_EVENT 0x02
  66. #define GPMC_BURST_4 4 /* 4 word burst */
  67. #define GPMC_BURST_8 8 /* 8 word burst */
  68. #define GPMC_BURST_16 16 /* 16 word burst */
  69. #define GPMC_DEVWIDTH_8BIT 1 /* 8-bit device width */
  70. #define GPMC_DEVWIDTH_16BIT 2 /* 16-bit device width */
  71. #define GPMC_MUX_AAD 1 /* Addr-Addr-Data multiplex */
  72. #define GPMC_MUX_AD 2 /* Addr-Data multiplex */
  73. /* bool type time settings */
  74. struct gpmc_bool_timings {
  75. bool cycle2cyclediffcsen;
  76. bool cycle2cyclesamecsen;
  77. bool we_extra_delay;
  78. bool oe_extra_delay;
  79. bool adv_extra_delay;
  80. bool cs_extra_delay;
  81. bool time_para_granularity;
  82. };
  83. /*
  84. * Note that all values in this struct are in nanoseconds except sync_clk
  85. * (which is in picoseconds), while the register values are in gpmc_fck cycles.
  86. */
  87. struct gpmc_timings {
  88. /* Minimum clock period for synchronous mode (in picoseconds) */
  89. u32 sync_clk;
  90. /* Chip-select signal timings corresponding to GPMC_CS_CONFIG2 */
  91. u32 cs_on; /* Assertion time */
  92. u32 cs_rd_off; /* Read deassertion time */
  93. u32 cs_wr_off; /* Write deassertion time */
  94. /* ADV signal timings corresponding to GPMC_CONFIG3 */
  95. u32 adv_on; /* Assertion time */
  96. u32 adv_rd_off; /* Read deassertion time */
  97. u32 adv_wr_off; /* Write deassertion time */
  98. /* WE signals timings corresponding to GPMC_CONFIG4 */
  99. u32 we_on; /* WE assertion time */
  100. u32 we_off; /* WE deassertion time */
  101. /* OE signals timings corresponding to GPMC_CONFIG4 */
  102. u32 oe_on; /* OE assertion time */
  103. u32 oe_off; /* OE deassertion time */
  104. /* Access time and cycle time timings corresponding to GPMC_CONFIG5 */
  105. u32 page_burst_access; /* Multiple access word delay */
  106. u32 access; /* Start-cycle to first data valid delay */
  107. u32 rd_cycle; /* Total read cycle time */
  108. u32 wr_cycle; /* Total write cycle time */
  109. u32 bus_turnaround;
  110. u32 cycle2cycle_delay;
  111. u32 wait_monitoring;
  112. u32 clk_activation;
  113. /* The following are only on OMAP3430 */
  114. u32 wr_access; /* WRACCESSTIME */
  115. u32 wr_data_mux_bus; /* WRDATAONADMUXBUS */
  116. struct gpmc_bool_timings bool_timings;
  117. };
  118. /* Device timings in picoseconds */
  119. struct gpmc_device_timings {
  120. u32 t_ceasu; /* address setup to CS valid */
  121. u32 t_avdasu; /* address setup to ADV valid */
  122. /* XXX: try to combine t_avdp_r & t_avdp_w. Issue is
  123. * of tusb using these timings even for sync whilst
  124. * ideally for adv_rd/(wr)_off it should have considered
  125. * t_avdh instead. This indirectly necessitates r/w
  126. * variations of t_avdp as it is possible to have one
  127. * sync & other async
  128. */
  129. u32 t_avdp_r; /* ADV low time (what about t_cer ?) */
  130. u32 t_avdp_w;
  131. u32 t_aavdh; /* address hold time */
  132. u32 t_oeasu; /* address setup to OE valid */
  133. u32 t_aa; /* access time from ADV assertion */
  134. u32 t_iaa; /* initial access time */
  135. u32 t_oe; /* access time from OE assertion */
  136. u32 t_ce; /* access time from CS asertion */
  137. u32 t_rd_cycle; /* read cycle time */
  138. u32 t_cez_r; /* read CS deassertion to high Z */
  139. u32 t_cez_w; /* write CS deassertion to high Z */
  140. u32 t_oez; /* OE deassertion to high Z */
  141. u32 t_weasu; /* address setup to WE valid */
  142. u32 t_wpl; /* write assertion time */
  143. u32 t_wph; /* write deassertion time */
  144. u32 t_wr_cycle; /* write cycle time */
  145. u32 clk;
  146. u32 t_bacc; /* burst access valid clock to output delay */
  147. u32 t_ces; /* CS setup time to clk */
  148. u32 t_avds; /* ADV setup time to clk */
  149. u32 t_avdh; /* ADV hold time from clk */
  150. u32 t_ach; /* address hold time from clk */
  151. u32 t_rdyo; /* clk to ready valid */
  152. u32 t_ce_rdyz; /* XXX: description ?, or use t_cez instead */
  153. u32 t_ce_avd; /* CS on to ADV on delay */
  154. /* XXX: check the possibility of combining
  155. * cyc_aavhd_oe & cyc_aavdh_we
  156. */
  157. u8 cyc_aavdh_oe;/* read address hold time in cycles */
  158. u8 cyc_aavdh_we;/* write address hold time in cycles */
  159. u8 cyc_oe; /* access time from OE assertion in cycles */
  160. u8 cyc_wpl; /* write deassertion time in cycles */
  161. u32 cyc_iaa; /* initial access time in cycles */
  162. /* extra delays */
  163. bool ce_xdelay;
  164. bool avd_xdelay;
  165. bool oe_xdelay;
  166. bool we_xdelay;
  167. };
  168. struct gpmc_settings {
  169. bool burst_wrap; /* enables wrap bursting */
  170. bool burst_read; /* enables read page/burst mode */
  171. bool burst_write; /* enables write page/burst mode */
  172. bool device_nand; /* device is NAND */
  173. bool sync_read; /* enables synchronous reads */
  174. bool sync_write; /* enables synchronous writes */
  175. bool wait_on_read; /* monitor wait on reads */
  176. bool wait_on_write; /* monitor wait on writes */
  177. u32 burst_len; /* page/burst length */
  178. u32 device_width; /* device bus width (8 or 16 bit) */
  179. u32 mux_add_data; /* multiplex address & data */
  180. u32 wait_pin; /* wait-pin to be used */
  181. };
  182. extern int gpmc_calc_timings(struct gpmc_timings *gpmc_t,
  183. struct gpmc_settings *gpmc_s,
  184. struct gpmc_device_timings *dev_t);
  185. extern void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs);
  186. extern int gpmc_get_client_irq(unsigned irq_config);
  187. extern unsigned int gpmc_ticks_to_ns(unsigned int ticks);
  188. extern void gpmc_cs_write_reg(int cs, int idx, u32 val);
  189. extern int gpmc_calc_divider(unsigned int sync_clk);
  190. extern int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t);
  191. extern int gpmc_cs_program_settings(int cs, struct gpmc_settings *p);
  192. extern int gpmc_cs_request(int cs, unsigned long size, unsigned long *base);
  193. extern void gpmc_cs_free(int cs);
  194. extern void omap3_gpmc_save_context(void);
  195. extern void omap3_gpmc_restore_context(void);
  196. extern int gpmc_configure(int cmd, int wval);
  197. extern void gpmc_read_settings_dt(struct device_node *np,
  198. struct gpmc_settings *p);
  199. #endif