cm-regbits-54xx.h 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737
  1. /*
  2. * OMAP54xx Clock Management register bits
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Paul Walmsley (paul@pwsan.com)
  7. * Rajendra Nayak (rnayak@ti.com)
  8. * Benoit Cousson (b-cousson@ti.com)
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_54XX_H
  21. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_54XX_H
  22. /* Used by CM_DSP_DYNAMICDEP, CM_L3MAIN1_DYNAMICDEP, CM_MPU_DYNAMICDEP */
  23. #define OMAP54XX_ABE_DYNDEP_SHIFT 3
  24. #define OMAP54XX_ABE_DYNDEP_WIDTH 0x1
  25. #define OMAP54XX_ABE_DYNDEP_MASK (1 << 3)
  26. /*
  27. * Used by CM_C2C_STATICDEP, CM_DMA_STATICDEP, CM_DSP_STATICDEP,
  28. * CM_IPU_STATICDEP, CM_L3INIT_STATICDEP, CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  29. */
  30. #define OMAP54XX_ABE_STATDEP_SHIFT 3
  31. #define OMAP54XX_ABE_STATDEP_WIDTH 0x1
  32. #define OMAP54XX_ABE_STATDEP_MASK (1 << 3)
  33. /*
  34. * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE, CM_AUTOIDLE_DPLL_IVA,
  35. * CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER, CM_AUTOIDLE_DPLL_UNIPRO1,
  36. * CM_AUTOIDLE_DPLL_UNIPRO2, CM_AUTOIDLE_DPLL_USB
  37. */
  38. #define OMAP54XX_AUTO_DPLL_MODE_SHIFT 0
  39. #define OMAP54XX_AUTO_DPLL_MODE_WIDTH 0x3
  40. #define OMAP54XX_AUTO_DPLL_MODE_MASK (0x7 << 0)
  41. /* Used by CM_L3MAIN2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
  42. #define OMAP54XX_C2C_DYNDEP_SHIFT 18
  43. #define OMAP54XX_C2C_DYNDEP_WIDTH 0x1
  44. #define OMAP54XX_C2C_DYNDEP_MASK (1 << 18)
  45. /* Used by CM_MPU_STATICDEP */
  46. #define OMAP54XX_C2C_STATDEP_SHIFT 18
  47. #define OMAP54XX_C2C_STATDEP_WIDTH 0x1
  48. #define OMAP54XX_C2C_STATDEP_MASK (1 << 18)
  49. /* Used by CM_IPU_DYNAMICDEP, CM_L3MAIN2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
  50. #define OMAP54XX_CAM_DYNDEP_SHIFT 9
  51. #define OMAP54XX_CAM_DYNDEP_WIDTH 0x1
  52. #define OMAP54XX_CAM_DYNDEP_MASK (1 << 9)
  53. /*
  54. * Used by CM_DMA_STATICDEP, CM_DSP_STATICDEP, CM_IPU_STATICDEP,
  55. * CM_MPU_STATICDEP
  56. */
  57. #define OMAP54XX_CAM_STATDEP_SHIFT 9
  58. #define OMAP54XX_CAM_STATDEP_WIDTH 0x1
  59. #define OMAP54XX_CAM_STATDEP_MASK (1 << 9)
  60. /* Used by CM_ABE_CLKSTCTRL */
  61. #define OMAP54XX_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
  62. #define OMAP54XX_CLKACTIVITY_ABE_24M_GFCLK_WIDTH 0x1
  63. #define OMAP54XX_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
  64. /* Used by CM_ABE_CLKSTCTRL */
  65. #define OMAP54XX_CLKACTIVITY_ABE_32K_CLK_SHIFT 12
  66. #define OMAP54XX_CLKACTIVITY_ABE_32K_CLK_WIDTH 0x1
  67. #define OMAP54XX_CLKACTIVITY_ABE_32K_CLK_MASK (1 << 12)
  68. /* Used by CM_ABE_CLKSTCTRL */
  69. #define OMAP54XX_CLKACTIVITY_ABE_GICLK_SHIFT 9
  70. #define OMAP54XX_CLKACTIVITY_ABE_GICLK_WIDTH 0x1
  71. #define OMAP54XX_CLKACTIVITY_ABE_GICLK_MASK (1 << 9)
  72. /* Used by CM_WKUPAON_CLKSTCTRL */
  73. #define OMAP54XX_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
  74. #define OMAP54XX_CLKACTIVITY_ABE_LP_CLK_WIDTH 0x1
  75. #define OMAP54XX_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
  76. /* Used by CM_ABE_CLKSTCTRL */
  77. #define OMAP54XX_CLKACTIVITY_ABE_SYS_CLK_SHIFT 11
  78. #define OMAP54XX_CLKACTIVITY_ABE_SYS_CLK_WIDTH 0x1
  79. #define OMAP54XX_CLKACTIVITY_ABE_SYS_CLK_MASK (1 << 11)
  80. /* Used by CM_ABE_CLKSTCTRL */
  81. #define OMAP54XX_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
  82. #define OMAP54XX_CLKACTIVITY_ABE_X2_CLK_WIDTH 0x1
  83. #define OMAP54XX_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
  84. /* Used by CM_DSS_CLKSTCTRL */
  85. #define OMAP54XX_CLKACTIVITY_BB2D_GFCLK_SHIFT 13
  86. #define OMAP54XX_CLKACTIVITY_BB2D_GFCLK_WIDTH 0x1
  87. #define OMAP54XX_CLKACTIVITY_BB2D_GFCLK_MASK (1 << 13)
  88. /* Used by CM_C2C_CLKSTCTRL */
  89. #define OMAP54XX_CLKACTIVITY_C2C_GFCLK_SHIFT 9
  90. #define OMAP54XX_CLKACTIVITY_C2C_GFCLK_WIDTH 0x1
  91. #define OMAP54XX_CLKACTIVITY_C2C_GFCLK_MASK (1 << 9)
  92. /* Used by CM_C2C_CLKSTCTRL */
  93. #define OMAP54XX_CLKACTIVITY_C2C_GICLK_SHIFT 10
  94. #define OMAP54XX_CLKACTIVITY_C2C_GICLK_WIDTH 0x1
  95. #define OMAP54XX_CLKACTIVITY_C2C_GICLK_MASK (1 << 10)
  96. /* Used by CM_C2C_CLKSTCTRL */
  97. #define OMAP54XX_CLKACTIVITY_C2C_L4_GICLK_SHIFT 8
  98. #define OMAP54XX_CLKACTIVITY_C2C_L4_GICLK_WIDTH 0x1
  99. #define OMAP54XX_CLKACTIVITY_C2C_L4_GICLK_MASK (1 << 8)
  100. /* Used by CM_CAM_CLKSTCTRL */
  101. #define OMAP54XX_CLKACTIVITY_CAM_BOOST_GCLK_SHIFT 11
  102. #define OMAP54XX_CLKACTIVITY_CAM_BOOST_GCLK_WIDTH 0x1
  103. #define OMAP54XX_CLKACTIVITY_CAM_BOOST_GCLK_MASK (1 << 11)
  104. /* Used by CM_CAM_CLKSTCTRL */
  105. #define OMAP54XX_CLKACTIVITY_CAM_GCLK_SHIFT 8
  106. #define OMAP54XX_CLKACTIVITY_CAM_GCLK_WIDTH 0x1
  107. #define OMAP54XX_CLKACTIVITY_CAM_GCLK_MASK (1 << 8)
  108. /* Used by CM_CAM_CLKSTCTRL */
  109. #define OMAP54XX_CLKACTIVITY_CAM_L3_GICLK_SHIFT 12
  110. #define OMAP54XX_CLKACTIVITY_CAM_L3_GICLK_WIDTH 0x1
  111. #define OMAP54XX_CLKACTIVITY_CAM_L3_GICLK_MASK (1 << 12)
  112. /* Used by CM_COREAON_CLKSTCTRL */
  113. #define OMAP54XX_CLKACTIVITY_COREAON_32K_GFCLK_SHIFT 12
  114. #define OMAP54XX_CLKACTIVITY_COREAON_32K_GFCLK_WIDTH 0x1
  115. #define OMAP54XX_CLKACTIVITY_COREAON_32K_GFCLK_MASK (1 << 12)
  116. /* Used by CM_COREAON_CLKSTCTRL */
  117. #define OMAP54XX_CLKACTIVITY_COREAON_IO_SRCOMP_GFCLK_SHIFT 14
  118. #define OMAP54XX_CLKACTIVITY_COREAON_IO_SRCOMP_GFCLK_WIDTH 0x1
  119. #define OMAP54XX_CLKACTIVITY_COREAON_IO_SRCOMP_GFCLK_MASK (1 << 14)
  120. /* Used by CM_COREAON_CLKSTCTRL */
  121. #define OMAP54XX_CLKACTIVITY_COREAON_L4_GICLK_SHIFT 8
  122. #define OMAP54XX_CLKACTIVITY_COREAON_L4_GICLK_WIDTH 0x1
  123. #define OMAP54XX_CLKACTIVITY_COREAON_L4_GICLK_MASK (1 << 8)
  124. /* Used by CM_CAM_CLKSTCTRL */
  125. #define OMAP54XX_CLKACTIVITY_CSI_PHY_GFCLK_SHIFT 9
  126. #define OMAP54XX_CLKACTIVITY_CSI_PHY_GFCLK_WIDTH 0x1
  127. #define OMAP54XX_CLKACTIVITY_CSI_PHY_GFCLK_MASK (1 << 9)
  128. /* Used by CM_CUSTEFUSE_CLKSTCTRL */
  129. #define OMAP54XX_CLKACTIVITY_CUSTEFUSE_L4_GICLK_SHIFT 8
  130. #define OMAP54XX_CLKACTIVITY_CUSTEFUSE_L4_GICLK_WIDTH 0x1
  131. #define OMAP54XX_CLKACTIVITY_CUSTEFUSE_L4_GICLK_MASK (1 << 8)
  132. /* Used by CM_CUSTEFUSE_CLKSTCTRL */
  133. #define OMAP54XX_CLKACTIVITY_CUSTEFUSE_SYS_GFCLK_SHIFT 9
  134. #define OMAP54XX_CLKACTIVITY_CUSTEFUSE_SYS_GFCLK_WIDTH 0x1
  135. #define OMAP54XX_CLKACTIVITY_CUSTEFUSE_SYS_GFCLK_MASK (1 << 9)
  136. /* Used by CM_EMIF_CLKSTCTRL */
  137. #define OMAP54XX_CLKACTIVITY_DLL_GCLK_SHIFT 9
  138. #define OMAP54XX_CLKACTIVITY_DLL_GCLK_WIDTH 0x1
  139. #define OMAP54XX_CLKACTIVITY_DLL_GCLK_MASK (1 << 9)
  140. /* Used by CM_DMA_CLKSTCTRL */
  141. #define OMAP54XX_CLKACTIVITY_DMA_L3_GICLK_SHIFT 8
  142. #define OMAP54XX_CLKACTIVITY_DMA_L3_GICLK_WIDTH 0x1
  143. #define OMAP54XX_CLKACTIVITY_DMA_L3_GICLK_MASK (1 << 8)
  144. /* Used by CM_DSP_CLKSTCTRL */
  145. #define OMAP54XX_CLKACTIVITY_DSP_GCLK_SHIFT 8
  146. #define OMAP54XX_CLKACTIVITY_DSP_GCLK_WIDTH 0x1
  147. #define OMAP54XX_CLKACTIVITY_DSP_GCLK_MASK (1 << 8)
  148. /* Used by CM_DSS_CLKSTCTRL */
  149. #define OMAP54XX_CLKACTIVITY_DSS_GFCLK_SHIFT 9
  150. #define OMAP54XX_CLKACTIVITY_DSS_GFCLK_WIDTH 0x1
  151. #define OMAP54XX_CLKACTIVITY_DSS_GFCLK_MASK (1 << 9)
  152. /* Used by CM_DSS_CLKSTCTRL */
  153. #define OMAP54XX_CLKACTIVITY_DSS_L3_GICLK_SHIFT 8
  154. #define OMAP54XX_CLKACTIVITY_DSS_L3_GICLK_WIDTH 0x1
  155. #define OMAP54XX_CLKACTIVITY_DSS_L3_GICLK_MASK (1 << 8)
  156. /* Used by CM_DSS_CLKSTCTRL */
  157. #define OMAP54XX_CLKACTIVITY_DSS_SYS_GFCLK_SHIFT 10
  158. #define OMAP54XX_CLKACTIVITY_DSS_SYS_GFCLK_WIDTH 0x1
  159. #define OMAP54XX_CLKACTIVITY_DSS_SYS_GFCLK_MASK (1 << 10)
  160. /* Used by CM_EMIF_CLKSTCTRL */
  161. #define OMAP54XX_CLKACTIVITY_EMIF_L3_GICLK_SHIFT 8
  162. #define OMAP54XX_CLKACTIVITY_EMIF_L3_GICLK_WIDTH 0x1
  163. #define OMAP54XX_CLKACTIVITY_EMIF_L3_GICLK_MASK (1 << 8)
  164. /* Used by CM_EMIF_CLKSTCTRL */
  165. #define OMAP54XX_CLKACTIVITY_EMIF_LL_GCLK_SHIFT 11
  166. #define OMAP54XX_CLKACTIVITY_EMIF_LL_GCLK_WIDTH 0x1
  167. #define OMAP54XX_CLKACTIVITY_EMIF_LL_GCLK_MASK (1 << 11)
  168. /* Used by CM_EMIF_CLKSTCTRL */
  169. #define OMAP54XX_CLKACTIVITY_EMIF_PHY_GCLK_SHIFT 10
  170. #define OMAP54XX_CLKACTIVITY_EMIF_PHY_GCLK_WIDTH 0x1
  171. #define OMAP54XX_CLKACTIVITY_EMIF_PHY_GCLK_MASK (1 << 10)
  172. /* Used by CM_EMU_CLKSTCTRL */
  173. #define OMAP54XX_CLKACTIVITY_EMU_SYS_GCLK_SHIFT 8
  174. #define OMAP54XX_CLKACTIVITY_EMU_SYS_GCLK_WIDTH 0x1
  175. #define OMAP54XX_CLKACTIVITY_EMU_SYS_GCLK_MASK (1 << 8)
  176. /* Used by CM_CAM_CLKSTCTRL */
  177. #define OMAP54XX_CLKACTIVITY_FDIF_GCLK_SHIFT 10
  178. #define OMAP54XX_CLKACTIVITY_FDIF_GCLK_WIDTH 0x1
  179. #define OMAP54XX_CLKACTIVITY_FDIF_GCLK_MASK (1 << 10)
  180. /* Used by CM_ABE_CLKSTCTRL */
  181. #define OMAP54XX_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
  182. #define OMAP54XX_CLKACTIVITY_FUNC_24M_GFCLK_WIDTH 0x1
  183. #define OMAP54XX_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
  184. /* Used by CM_GPU_CLKSTCTRL */
  185. #define OMAP54XX_CLKACTIVITY_GPU_CORE_GCLK_SHIFT 9
  186. #define OMAP54XX_CLKACTIVITY_GPU_CORE_GCLK_WIDTH 0x1
  187. #define OMAP54XX_CLKACTIVITY_GPU_CORE_GCLK_MASK (1 << 9)
  188. /* Used by CM_GPU_CLKSTCTRL */
  189. #define OMAP54XX_CLKACTIVITY_GPU_HYD_GCLK_SHIFT 10
  190. #define OMAP54XX_CLKACTIVITY_GPU_HYD_GCLK_WIDTH 0x1
  191. #define OMAP54XX_CLKACTIVITY_GPU_HYD_GCLK_MASK (1 << 10)
  192. /* Used by CM_GPU_CLKSTCTRL */
  193. #define OMAP54XX_CLKACTIVITY_GPU_SYS_GCLK_SHIFT 8
  194. #define OMAP54XX_CLKACTIVITY_GPU_SYS_GCLK_WIDTH 0x1
  195. #define OMAP54XX_CLKACTIVITY_GPU_SYS_GCLK_MASK (1 << 8)
  196. /* Used by CM_DSS_CLKSTCTRL */
  197. #define OMAP54XX_CLKACTIVITY_HDMI_CEC_GFCLK_SHIFT 12
  198. #define OMAP54XX_CLKACTIVITY_HDMI_CEC_GFCLK_WIDTH 0x1
  199. #define OMAP54XX_CLKACTIVITY_HDMI_CEC_GFCLK_MASK (1 << 12)
  200. /* Used by CM_DSS_CLKSTCTRL */
  201. #define OMAP54XX_CLKACTIVITY_HDMI_PHY_GFCLK_SHIFT 11
  202. #define OMAP54XX_CLKACTIVITY_HDMI_PHY_GFCLK_WIDTH 0x1
  203. #define OMAP54XX_CLKACTIVITY_HDMI_PHY_GFCLK_MASK (1 << 11)
  204. /* Used by CM_L3INIT_CLKSTCTRL */
  205. #define OMAP54XX_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
  206. #define OMAP54XX_CLKACTIVITY_HSIC_P1_480M_GFCLK_WIDTH 0x1
  207. #define OMAP54XX_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
  208. /* Used by CM_L3INIT_CLKSTCTRL */
  209. #define OMAP54XX_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
  210. #define OMAP54XX_CLKACTIVITY_HSIC_P1_GFCLK_WIDTH 0x1
  211. #define OMAP54XX_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
  212. /* Used by CM_L3INIT_CLKSTCTRL */
  213. #define OMAP54XX_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
  214. #define OMAP54XX_CLKACTIVITY_HSIC_P2_480M_GFCLK_WIDTH 0x1
  215. #define OMAP54XX_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
  216. /* Used by CM_L3INIT_CLKSTCTRL */
  217. #define OMAP54XX_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
  218. #define OMAP54XX_CLKACTIVITY_HSIC_P2_GFCLK_WIDTH 0x1
  219. #define OMAP54XX_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
  220. /* Used by CM_L3INIT_CLKSTCTRL */
  221. #define OMAP54XX_CLKACTIVITY_HSIC_P3_480M_GFCLK_SHIFT 6
  222. #define OMAP54XX_CLKACTIVITY_HSIC_P3_480M_GFCLK_WIDTH 0x1
  223. #define OMAP54XX_CLKACTIVITY_HSIC_P3_480M_GFCLK_MASK (1 << 6)
  224. /* Used by CM_L3INIT_CLKSTCTRL */
  225. #define OMAP54XX_CLKACTIVITY_HSIC_P3_GFCLK_SHIFT 7
  226. #define OMAP54XX_CLKACTIVITY_HSIC_P3_GFCLK_WIDTH 0x1
  227. #define OMAP54XX_CLKACTIVITY_HSIC_P3_GFCLK_MASK (1 << 7)
  228. /* Used by CM_L3INIT_CLKSTCTRL */
  229. #define OMAP54XX_CLKACTIVITY_HSI_GFCLK_SHIFT 16
  230. #define OMAP54XX_CLKACTIVITY_HSI_GFCLK_WIDTH 0x1
  231. #define OMAP54XX_CLKACTIVITY_HSI_GFCLK_MASK (1 << 16)
  232. /* Used by CM_IPU_CLKSTCTRL */
  233. #define OMAP54XX_CLKACTIVITY_IPU_GCLK_SHIFT 8
  234. #define OMAP54XX_CLKACTIVITY_IPU_GCLK_WIDTH 0x1
  235. #define OMAP54XX_CLKACTIVITY_IPU_GCLK_MASK (1 << 8)
  236. /* Used by CM_IVA_CLKSTCTRL */
  237. #define OMAP54XX_CLKACTIVITY_IVA_GCLK_SHIFT 8
  238. #define OMAP54XX_CLKACTIVITY_IVA_GCLK_WIDTH 0x1
  239. #define OMAP54XX_CLKACTIVITY_IVA_GCLK_MASK (1 << 8)
  240. /* Used by CM_L3INIT_CLKSTCTRL */
  241. #define OMAP54XX_CLKACTIVITY_L3INIT_48M_GFCLK_SHIFT 12
  242. #define OMAP54XX_CLKACTIVITY_L3INIT_48M_GFCLK_WIDTH 0x1
  243. #define OMAP54XX_CLKACTIVITY_L3INIT_48M_GFCLK_MASK (1 << 12)
  244. /* Used by CM_L3INIT_CLKSTCTRL */
  245. #define OMAP54XX_CLKACTIVITY_L3INIT_60M_P1_GFCLK_SHIFT 28
  246. #define OMAP54XX_CLKACTIVITY_L3INIT_60M_P1_GFCLK_WIDTH 0x1
  247. #define OMAP54XX_CLKACTIVITY_L3INIT_60M_P1_GFCLK_MASK (1 << 28)
  248. /* Used by CM_L3INIT_CLKSTCTRL */
  249. #define OMAP54XX_CLKACTIVITY_L3INIT_60M_P2_GFCLK_SHIFT 29
  250. #define OMAP54XX_CLKACTIVITY_L3INIT_60M_P2_GFCLK_WIDTH 0x1
  251. #define OMAP54XX_CLKACTIVITY_L3INIT_60M_P2_GFCLK_MASK (1 << 29)
  252. /* Used by CM_L3INIT_CLKSTCTRL */
  253. #define OMAP54XX_CLKACTIVITY_L3INIT_L3_GICLK_SHIFT 8
  254. #define OMAP54XX_CLKACTIVITY_L3INIT_L3_GICLK_WIDTH 0x1
  255. #define OMAP54XX_CLKACTIVITY_L3INIT_L3_GICLK_MASK (1 << 8)
  256. /* Used by CM_L3INIT_CLKSTCTRL */
  257. #define OMAP54XX_CLKACTIVITY_L3INIT_L4_GICLK_SHIFT 9
  258. #define OMAP54XX_CLKACTIVITY_L3INIT_L4_GICLK_WIDTH 0x1
  259. #define OMAP54XX_CLKACTIVITY_L3INIT_L4_GICLK_MASK (1 << 9)
  260. /* Used by CM_L3INIT_CLKSTCTRL */
  261. #define OMAP54XX_CLKACTIVITY_L3INIT_USB_OTG_SS_LFPS_TX_GFCLK_SHIFT 11
  262. #define OMAP54XX_CLKACTIVITY_L3INIT_USB_OTG_SS_LFPS_TX_GFCLK_WIDTH 0x1
  263. #define OMAP54XX_CLKACTIVITY_L3INIT_USB_OTG_SS_LFPS_TX_GFCLK_MASK (1 << 11)
  264. /* Used by CM_L3INSTR_CLKSTCTRL */
  265. #define OMAP54XX_CLKACTIVITY_L3INSTR_DLL_AGING_GCLK_SHIFT 9
  266. #define OMAP54XX_CLKACTIVITY_L3INSTR_DLL_AGING_GCLK_WIDTH 0x1
  267. #define OMAP54XX_CLKACTIVITY_L3INSTR_DLL_AGING_GCLK_MASK (1 << 9)
  268. /* Used by CM_L3INSTR_CLKSTCTRL */
  269. #define OMAP54XX_CLKACTIVITY_L3INSTR_L3_GICLK_SHIFT 8
  270. #define OMAP54XX_CLKACTIVITY_L3INSTR_L3_GICLK_WIDTH 0x1
  271. #define OMAP54XX_CLKACTIVITY_L3INSTR_L3_GICLK_MASK (1 << 8)
  272. /* Used by CM_L3INSTR_CLKSTCTRL */
  273. #define OMAP54XX_CLKACTIVITY_L3INSTR_TS_GCLK_SHIFT 10
  274. #define OMAP54XX_CLKACTIVITY_L3INSTR_TS_GCLK_WIDTH 0x1
  275. #define OMAP54XX_CLKACTIVITY_L3INSTR_TS_GCLK_MASK (1 << 10)
  276. /* Used by CM_L3MAIN1_CLKSTCTRL */
  277. #define OMAP54XX_CLKACTIVITY_L3MAIN1_L3_GICLK_SHIFT 8
  278. #define OMAP54XX_CLKACTIVITY_L3MAIN1_L3_GICLK_WIDTH 0x1
  279. #define OMAP54XX_CLKACTIVITY_L3MAIN1_L3_GICLK_MASK (1 << 8)
  280. /* Used by CM_L3MAIN2_CLKSTCTRL */
  281. #define OMAP54XX_CLKACTIVITY_L3MAIN2_L3_GICLK_SHIFT 8
  282. #define OMAP54XX_CLKACTIVITY_L3MAIN2_L3_GICLK_WIDTH 0x1
  283. #define OMAP54XX_CLKACTIVITY_L3MAIN2_L3_GICLK_MASK (1 << 8)
  284. /* Used by CM_L4CFG_CLKSTCTRL */
  285. #define OMAP54XX_CLKACTIVITY_L4CFG_L4_GICLK_SHIFT 8
  286. #define OMAP54XX_CLKACTIVITY_L4CFG_L4_GICLK_WIDTH 0x1
  287. #define OMAP54XX_CLKACTIVITY_L4CFG_L4_GICLK_MASK (1 << 8)
  288. /* Used by CM_L4PER_CLKSTCTRL */
  289. #define OMAP54XX_CLKACTIVITY_L4PER_L4_GICLK_SHIFT 8
  290. #define OMAP54XX_CLKACTIVITY_L4PER_L4_GICLK_WIDTH 0x1
  291. #define OMAP54XX_CLKACTIVITY_L4PER_L4_GICLK_MASK (1 << 8)
  292. /* Used by CM_L4SEC_CLKSTCTRL */
  293. #define OMAP54XX_CLKACTIVITY_L4SEC_L3_GICLK_SHIFT 8
  294. #define OMAP54XX_CLKACTIVITY_L4SEC_L3_GICLK_WIDTH 0x1
  295. #define OMAP54XX_CLKACTIVITY_L4SEC_L3_GICLK_MASK (1 << 8)
  296. /* Used by CM_L4SEC_CLKSTCTRL */
  297. #define OMAP54XX_CLKACTIVITY_L4SEC_L4_GICLK_SHIFT 9
  298. #define OMAP54XX_CLKACTIVITY_L4SEC_L4_GICLK_WIDTH 0x1
  299. #define OMAP54XX_CLKACTIVITY_L4SEC_L4_GICLK_MASK (1 << 9)
  300. /* Used by CM_MIPIEXT_CLKSTCTRL */
  301. #define OMAP54XX_CLKACTIVITY_MIPIEXT_L3_GICLK_SHIFT 8
  302. #define OMAP54XX_CLKACTIVITY_MIPIEXT_L3_GICLK_WIDTH 0x1
  303. #define OMAP54XX_CLKACTIVITY_MIPIEXT_L3_GICLK_MASK (1 << 8)
  304. /* Used by CM_MIPIEXT_CLKSTCTRL */
  305. #define OMAP54XX_CLKACTIVITY_MIPIEXT_PHY_REF_GFCLK_SHIFT 11
  306. #define OMAP54XX_CLKACTIVITY_MIPIEXT_PHY_REF_GFCLK_WIDTH 0x1
  307. #define OMAP54XX_CLKACTIVITY_MIPIEXT_PHY_REF_GFCLK_MASK (1 << 11)
  308. /* Used by CM_L3INIT_CLKSTCTRL */
  309. #define OMAP54XX_CLKACTIVITY_MMC1_32K_GFCLK_SHIFT 2
  310. #define OMAP54XX_CLKACTIVITY_MMC1_32K_GFCLK_WIDTH 0x1
  311. #define OMAP54XX_CLKACTIVITY_MMC1_32K_GFCLK_MASK (1 << 2)
  312. /* Used by CM_L3INIT_CLKSTCTRL */
  313. #define OMAP54XX_CLKACTIVITY_MMC1_GFCLK_SHIFT 17
  314. #define OMAP54XX_CLKACTIVITY_MMC1_GFCLK_WIDTH 0x1
  315. #define OMAP54XX_CLKACTIVITY_MMC1_GFCLK_MASK (1 << 17)
  316. /* Used by CM_L3INIT_CLKSTCTRL */
  317. #define OMAP54XX_CLKACTIVITY_MMC2_GFCLK_SHIFT 18
  318. #define OMAP54XX_CLKACTIVITY_MMC2_GFCLK_WIDTH 0x1
  319. #define OMAP54XX_CLKACTIVITY_MMC2_GFCLK_MASK (1 << 18)
  320. /* Used by CM_MPU_CLKSTCTRL */
  321. #define OMAP54XX_CLKACTIVITY_MPU_GCLK_SHIFT 8
  322. #define OMAP54XX_CLKACTIVITY_MPU_GCLK_WIDTH 0x1
  323. #define OMAP54XX_CLKACTIVITY_MPU_GCLK_MASK (1 << 8)
  324. /* Used by CM_ABE_CLKSTCTRL */
  325. #define OMAP54XX_CLKACTIVITY_PAD_CLKS_SHIFT 14
  326. #define OMAP54XX_CLKACTIVITY_PAD_CLKS_WIDTH 0x1
  327. #define OMAP54XX_CLKACTIVITY_PAD_CLKS_MASK (1 << 14)
  328. /* Used by CM_ABE_CLKSTCTRL */
  329. #define OMAP54XX_CLKACTIVITY_PAD_SLIMBUS1_CLK_SHIFT 15
  330. #define OMAP54XX_CLKACTIVITY_PAD_SLIMBUS1_CLK_WIDTH 0x1
  331. #define OMAP54XX_CLKACTIVITY_PAD_SLIMBUS1_CLK_MASK (1 << 15)
  332. /* Used by CM_L3INIT_CLKSTCTRL */
  333. #define OMAP54XX_CLKACTIVITY_PAD_XCLK60MHSP1_SHIFT 3
  334. #define OMAP54XX_CLKACTIVITY_PAD_XCLK60MHSP1_WIDTH 0x1
  335. #define OMAP54XX_CLKACTIVITY_PAD_XCLK60MHSP1_MASK (1 << 3)
  336. /* Used by CM_L3INIT_CLKSTCTRL */
  337. #define OMAP54XX_CLKACTIVITY_PAD_XCLK60MHSP2_SHIFT 4
  338. #define OMAP54XX_CLKACTIVITY_PAD_XCLK60MHSP2_WIDTH 0x1
  339. #define OMAP54XX_CLKACTIVITY_PAD_XCLK60MHSP2_MASK (1 << 4)
  340. /* Used by CM_L4PER_CLKSTCTRL */
  341. #define OMAP54XX_CLKACTIVITY_PER_12M_GFCLK_SHIFT 15
  342. #define OMAP54XX_CLKACTIVITY_PER_12M_GFCLK_WIDTH 0x1
  343. #define OMAP54XX_CLKACTIVITY_PER_12M_GFCLK_MASK (1 << 15)
  344. /* Used by CM_L4PER_CLKSTCTRL */
  345. #define OMAP54XX_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
  346. #define OMAP54XX_CLKACTIVITY_PER_32K_GFCLK_WIDTH 0x1
  347. #define OMAP54XX_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
  348. /* Used by CM_L4PER_CLKSTCTRL */
  349. #define OMAP54XX_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
  350. #define OMAP54XX_CLKACTIVITY_PER_48M_GFCLK_WIDTH 0x1
  351. #define OMAP54XX_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
  352. /* Used by CM_L4PER_CLKSTCTRL */
  353. #define OMAP54XX_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
  354. #define OMAP54XX_CLKACTIVITY_PER_96M_GFCLK_WIDTH 0x1
  355. #define OMAP54XX_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
  356. /* Used by CM_L3INIT_CLKSTCTRL */
  357. #define OMAP54XX_CLKACTIVITY_SATA_REF_GFCLK_SHIFT 19
  358. #define OMAP54XX_CLKACTIVITY_SATA_REF_GFCLK_WIDTH 0x1
  359. #define OMAP54XX_CLKACTIVITY_SATA_REF_GFCLK_MASK (1 << 19)
  360. /* Used by CM_COREAON_CLKSTCTRL */
  361. #define OMAP54XX_CLKACTIVITY_SR_CORE_SYS_GFCLK_SHIFT 11
  362. #define OMAP54XX_CLKACTIVITY_SR_CORE_SYS_GFCLK_WIDTH 0x1
  363. #define OMAP54XX_CLKACTIVITY_SR_CORE_SYS_GFCLK_MASK (1 << 11)
  364. /* Used by CM_COREAON_CLKSTCTRL */
  365. #define OMAP54XX_CLKACTIVITY_SR_MM_SYS_GFCLK_SHIFT 10
  366. #define OMAP54XX_CLKACTIVITY_SR_MM_SYS_GFCLK_WIDTH 0x1
  367. #define OMAP54XX_CLKACTIVITY_SR_MM_SYS_GFCLK_MASK (1 << 10)
  368. /* Used by CM_COREAON_CLKSTCTRL */
  369. #define OMAP54XX_CLKACTIVITY_SR_MPU_SYS_GFCLK_SHIFT 9
  370. #define OMAP54XX_CLKACTIVITY_SR_MPU_SYS_GFCLK_WIDTH 0x1
  371. #define OMAP54XX_CLKACTIVITY_SR_MPU_SYS_GFCLK_MASK (1 << 9)
  372. /* Used by CM_WKUPAON_CLKSTCTRL */
  373. #define OMAP54XX_CLKACTIVITY_SYS_CLK_SHIFT 8
  374. #define OMAP54XX_CLKACTIVITY_SYS_CLK_WIDTH 0x1
  375. #define OMAP54XX_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
  376. /* Used by CM_WKUPAON_CLKSTCTRL */
  377. #define OMAP54XX_CLKACTIVITY_SYS_CLK_ALL_SHIFT 15
  378. #define OMAP54XX_CLKACTIVITY_SYS_CLK_ALL_WIDTH 0x1
  379. #define OMAP54XX_CLKACTIVITY_SYS_CLK_ALL_MASK (1 << 15)
  380. /* Used by CM_WKUPAON_CLKSTCTRL */
  381. #define OMAP54XX_CLKACTIVITY_SYS_CLK_FUNC_SHIFT 14
  382. #define OMAP54XX_CLKACTIVITY_SYS_CLK_FUNC_WIDTH 0x1
  383. #define OMAP54XX_CLKACTIVITY_SYS_CLK_FUNC_MASK (1 << 14)
  384. /* Used by CM_L4PER_CLKSTCTRL */
  385. #define OMAP54XX_CLKACTIVITY_TIMER10_GFCLK_SHIFT 9
  386. #define OMAP54XX_CLKACTIVITY_TIMER10_GFCLK_WIDTH 0x1
  387. #define OMAP54XX_CLKACTIVITY_TIMER10_GFCLK_MASK (1 << 9)
  388. /* Used by CM_L4PER_CLKSTCTRL */
  389. #define OMAP54XX_CLKACTIVITY_TIMER11_GFCLK_SHIFT 10
  390. #define OMAP54XX_CLKACTIVITY_TIMER11_GFCLK_WIDTH 0x1
  391. #define OMAP54XX_CLKACTIVITY_TIMER11_GFCLK_MASK (1 << 10)
  392. /* Used by CM_L4PER_CLKSTCTRL */
  393. #define OMAP54XX_CLKACTIVITY_TIMER2_GFCLK_SHIFT 11
  394. #define OMAP54XX_CLKACTIVITY_TIMER2_GFCLK_WIDTH 0x1
  395. #define OMAP54XX_CLKACTIVITY_TIMER2_GFCLK_MASK (1 << 11)
  396. /* Used by CM_L4PER_CLKSTCTRL */
  397. #define OMAP54XX_CLKACTIVITY_TIMER3_GFCLK_SHIFT 12
  398. #define OMAP54XX_CLKACTIVITY_TIMER3_GFCLK_WIDTH 0x1
  399. #define OMAP54XX_CLKACTIVITY_TIMER3_GFCLK_MASK (1 << 12)
  400. /* Used by CM_L4PER_CLKSTCTRL */
  401. #define OMAP54XX_CLKACTIVITY_TIMER4_GFCLK_SHIFT 13
  402. #define OMAP54XX_CLKACTIVITY_TIMER4_GFCLK_WIDTH 0x1
  403. #define OMAP54XX_CLKACTIVITY_TIMER4_GFCLK_MASK (1 << 13)
  404. /* Used by CM_L4PER_CLKSTCTRL */
  405. #define OMAP54XX_CLKACTIVITY_TIMER9_GFCLK_SHIFT 14
  406. #define OMAP54XX_CLKACTIVITY_TIMER9_GFCLK_WIDTH 0x1
  407. #define OMAP54XX_CLKACTIVITY_TIMER9_GFCLK_MASK (1 << 14)
  408. /* Used by CM_L3INIT_CLKSTCTRL */
  409. #define OMAP54XX_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
  410. #define OMAP54XX_CLKACTIVITY_TLL_CH0_GFCLK_WIDTH 0x1
  411. #define OMAP54XX_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
  412. /* Used by CM_L3INIT_CLKSTCTRL */
  413. #define OMAP54XX_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
  414. #define OMAP54XX_CLKACTIVITY_TLL_CH1_GFCLK_WIDTH 0x1
  415. #define OMAP54XX_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
  416. /* Used by CM_L3INIT_CLKSTCTRL */
  417. #define OMAP54XX_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
  418. #define OMAP54XX_CLKACTIVITY_TLL_CH2_GFCLK_WIDTH 0x1
  419. #define OMAP54XX_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
  420. /* Used by CM_MIPIEXT_CLKSTCTRL */
  421. #define OMAP54XX_CLKACTIVITY_UNIPRO1_DPLL_CLK_SHIFT 10
  422. #define OMAP54XX_CLKACTIVITY_UNIPRO1_DPLL_CLK_WIDTH 0x1
  423. #define OMAP54XX_CLKACTIVITY_UNIPRO1_DPLL_CLK_MASK (1 << 10)
  424. /* Used by CM_MIPIEXT_CLKSTCTRL */
  425. #define OMAP54XX_CLKACTIVITY_UNIPRO1_PHY_GFCLK_SHIFT 13
  426. #define OMAP54XX_CLKACTIVITY_UNIPRO1_PHY_GFCLK_WIDTH 0x1
  427. #define OMAP54XX_CLKACTIVITY_UNIPRO1_PHY_GFCLK_MASK (1 << 13)
  428. /* Used by CM_MIPIEXT_CLKSTCTRL */
  429. #define OMAP54XX_CLKACTIVITY_UNIPRO1_TXPHY_LS_GFCLK_SHIFT 12
  430. #define OMAP54XX_CLKACTIVITY_UNIPRO1_TXPHY_LS_GFCLK_WIDTH 0x1
  431. #define OMAP54XX_CLKACTIVITY_UNIPRO1_TXPHY_LS_GFCLK_MASK (1 << 12)
  432. /* Used by CM_L3INIT_CLKSTCTRL */
  433. #define OMAP54XX_CLKACTIVITY_UNIPRO2_DPLL_CLK_SHIFT 10
  434. #define OMAP54XX_CLKACTIVITY_UNIPRO2_DPLL_CLK_WIDTH 0x1
  435. #define OMAP54XX_CLKACTIVITY_UNIPRO2_DPLL_CLK_MASK (1 << 10)
  436. /* Used by CM_L3INIT_CLKSTCTRL */
  437. #define OMAP54XX_CLKACTIVITY_UNIPRO2_PHY_GFCLK_SHIFT 13
  438. #define OMAP54XX_CLKACTIVITY_UNIPRO2_PHY_GFCLK_WIDTH 0x1
  439. #define OMAP54XX_CLKACTIVITY_UNIPRO2_PHY_GFCLK_MASK (1 << 13)
  440. /* Used by CM_L3INIT_CLKSTCTRL */
  441. #define OMAP54XX_CLKACTIVITY_UNIPRO2_PHY_REF_GFCLK_SHIFT 5
  442. #define OMAP54XX_CLKACTIVITY_UNIPRO2_PHY_REF_GFCLK_WIDTH 0x1
  443. #define OMAP54XX_CLKACTIVITY_UNIPRO2_PHY_REF_GFCLK_MASK (1 << 5)
  444. /* Used by CM_L3INIT_CLKSTCTRL */
  445. #define OMAP54XX_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
  446. #define OMAP54XX_CLKACTIVITY_USB_DPLL_CLK_WIDTH 0x1
  447. #define OMAP54XX_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
  448. /* Used by CM_L3INIT_CLKSTCTRL */
  449. #define OMAP54XX_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
  450. #define OMAP54XX_CLKACTIVITY_USB_DPLL_HS_CLK_WIDTH 0x1
  451. #define OMAP54XX_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
  452. /* Used by CM_L3INIT_CLKSTCTRL */
  453. #define OMAP54XX_CLKACTIVITY_USB_OTG_SS_REF_CLK_SHIFT 31
  454. #define OMAP54XX_CLKACTIVITY_USB_OTG_SS_REF_CLK_WIDTH 0x1
  455. #define OMAP54XX_CLKACTIVITY_USB_OTG_SS_REF_CLK_MASK (1 << 31)
  456. /* Used by CM_L3INIT_CLKSTCTRL */
  457. #define OMAP54XX_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
  458. #define OMAP54XX_CLKACTIVITY_UTMI_P3_GFCLK_WIDTH 0x1
  459. #define OMAP54XX_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
  460. /* Used by CM_L3INIT_CLKSTCTRL */
  461. #define OMAP54XX_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
  462. #define OMAP54XX_CLKACTIVITY_UTMI_ROOT_GFCLK_WIDTH 0x1
  463. #define OMAP54XX_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
  464. /* Used by CM_WKUPAON_CLKSTCTRL */
  465. #define OMAP54XX_CLKACTIVITY_WKUPAON_32K_GFCLK_SHIFT 11
  466. #define OMAP54XX_CLKACTIVITY_WKUPAON_32K_GFCLK_WIDTH 0x1
  467. #define OMAP54XX_CLKACTIVITY_WKUPAON_32K_GFCLK_MASK (1 << 11)
  468. /* Used by CM_WKUPAON_CLKSTCTRL */
  469. #define OMAP54XX_CLKACTIVITY_WKUPAON_GICLK_SHIFT 12
  470. #define OMAP54XX_CLKACTIVITY_WKUPAON_GICLK_WIDTH 0x1
  471. #define OMAP54XX_CLKACTIVITY_WKUPAON_GICLK_MASK (1 << 12)
  472. /* Used by CM_WKUPAON_CLKSTCTRL */
  473. #define OMAP54XX_CLKACTIVITY_WKUPAON_IO_SRCOMP_GFCLK_SHIFT 13
  474. #define OMAP54XX_CLKACTIVITY_WKUPAON_IO_SRCOMP_GFCLK_WIDTH 0x1
  475. #define OMAP54XX_CLKACTIVITY_WKUPAON_IO_SRCOMP_GFCLK_MASK (1 << 13)
  476. /* Used by CM_COREAON_IO_SRCOMP_CLKCTRL, CM_WKUPAON_IO_SRCOMP_CLKCTRL */
  477. #define OMAP54XX_CLKEN_SRCOMP_FCLK_SHIFT 8
  478. #define OMAP54XX_CLKEN_SRCOMP_FCLK_WIDTH 0x1
  479. #define OMAP54XX_CLKEN_SRCOMP_FCLK_MASK (1 << 8)
  480. /*
  481. * Used by CM_ABE_TIMER5_CLKCTRL, CM_ABE_TIMER6_CLKCTRL, CM_ABE_TIMER7_CLKCTRL,
  482. * CM_ABE_TIMER8_CLKCTRL, CM_L3INIT_HSI_CLKCTRL, CM_L4PER_TIMER10_CLKCTRL,
  483. * CM_L4PER_TIMER11_CLKCTRL, CM_L4PER_TIMER2_CLKCTRL, CM_L4PER_TIMER3_CLKCTRL,
  484. * CM_L4PER_TIMER4_CLKCTRL, CM_L4PER_TIMER9_CLKCTRL, CM_WKUPAON_TIMER1_CLKCTRL
  485. */
  486. #define OMAP54XX_CLKSEL_SHIFT 24
  487. #define OMAP54XX_CLKSEL_WIDTH 0x1
  488. #define OMAP54XX_CLKSEL_MASK (1 << 24)
  489. /*
  490. * Renamed from CLKSEL Used by CM_CLKSEL_ABE_DSS_SYS, CM_CLKSEL_ABE_PLL_REF,
  491. * CM_CLKSEL_USB_60MHZ, CM_CLKSEL_WKUPAON
  492. */
  493. #define OMAP54XX_CLKSEL_0_0_SHIFT 0
  494. #define OMAP54XX_CLKSEL_0_0_WIDTH 0x1
  495. #define OMAP54XX_CLKSEL_0_0_MASK (1 << 0)
  496. /* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
  497. #define OMAP54XX_CLKSEL_0_1_SHIFT 0
  498. #define OMAP54XX_CLKSEL_0_1_WIDTH 0x2
  499. #define OMAP54XX_CLKSEL_0_1_MASK (0x3 << 0)
  500. /* Renamed from CLKSEL Used by CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL */
  501. #define OMAP54XX_CLKSEL_24_25_SHIFT 24
  502. #define OMAP54XX_CLKSEL_24_25_WIDTH 0x2
  503. #define OMAP54XX_CLKSEL_24_25_MASK (0x3 << 24)
  504. /* Used by CM_MPU_MPU_CLKCTRL */
  505. #define OMAP54XX_CLKSEL_ABE_DIV_MODE_SHIFT 26
  506. #define OMAP54XX_CLKSEL_ABE_DIV_MODE_WIDTH 0x1
  507. #define OMAP54XX_CLKSEL_ABE_DIV_MODE_MASK (1 << 26)
  508. /* Used by CM_ABE_AESS_CLKCTRL */
  509. #define OMAP54XX_CLKSEL_AESS_FCLK_SHIFT 24
  510. #define OMAP54XX_CLKSEL_AESS_FCLK_WIDTH 0x1
  511. #define OMAP54XX_CLKSEL_AESS_FCLK_MASK (1 << 24)
  512. /* Used by CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL */
  513. #define OMAP54XX_CLKSEL_DIV_SHIFT 25
  514. #define OMAP54XX_CLKSEL_DIV_WIDTH 0x1
  515. #define OMAP54XX_CLKSEL_DIV_MASK (1 << 25)
  516. /* Used by CM_MPU_MPU_CLKCTRL */
  517. #define OMAP54XX_CLKSEL_EMIF_DIV_MODE_SHIFT 24
  518. #define OMAP54XX_CLKSEL_EMIF_DIV_MODE_WIDTH 0x2
  519. #define OMAP54XX_CLKSEL_EMIF_DIV_MODE_MASK (0x3 << 24)
  520. /* Used by CM_CAM_FDIF_CLKCTRL */
  521. #define OMAP54XX_CLKSEL_FCLK_SHIFT 24
  522. #define OMAP54XX_CLKSEL_FCLK_WIDTH 0x1
  523. #define OMAP54XX_CLKSEL_FCLK_MASK (1 << 24)
  524. /* Used by CM_GPU_GPU_CLKCTRL */
  525. #define OMAP54XX_CLKSEL_GPU_CORE_GCLK_SHIFT 24
  526. #define OMAP54XX_CLKSEL_GPU_CORE_GCLK_WIDTH 0x1
  527. #define OMAP54XX_CLKSEL_GPU_CORE_GCLK_MASK (1 << 24)
  528. /* Used by CM_GPU_GPU_CLKCTRL */
  529. #define OMAP54XX_CLKSEL_GPU_HYD_GCLK_SHIFT 25
  530. #define OMAP54XX_CLKSEL_GPU_HYD_GCLK_WIDTH 0x1
  531. #define OMAP54XX_CLKSEL_GPU_HYD_GCLK_MASK (1 << 25)
  532. /* Used by CM_GPU_GPU_CLKCTRL */
  533. #define OMAP54XX_CLKSEL_GPU_SYS_CLK_SHIFT 26
  534. #define OMAP54XX_CLKSEL_GPU_SYS_CLK_WIDTH 0x1
  535. #define OMAP54XX_CLKSEL_GPU_SYS_CLK_MASK (1 << 26)
  536. /*
  537. * Used by CM_ABE_DMIC_CLKCTRL, CM_ABE_MCASP_CLKCTRL, CM_ABE_MCBSP1_CLKCTRL,
  538. * CM_ABE_MCBSP2_CLKCTRL, CM_ABE_MCBSP3_CLKCTRL
  539. */
  540. #define OMAP54XX_CLKSEL_INTERNAL_SOURCE_SHIFT 26
  541. #define OMAP54XX_CLKSEL_INTERNAL_SOURCE_WIDTH 0x2
  542. #define OMAP54XX_CLKSEL_INTERNAL_SOURCE_MASK (0x3 << 26)
  543. /* Used by CM_CLKSEL_CORE */
  544. #define OMAP54XX_CLKSEL_L3_SHIFT 4
  545. #define OMAP54XX_CLKSEL_L3_WIDTH 0x1
  546. #define OMAP54XX_CLKSEL_L3_MASK (1 << 4)
  547. /* Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2 */
  548. #define OMAP54XX_CLKSEL_L3_1_1_SHIFT 1
  549. #define OMAP54XX_CLKSEL_L3_1_1_WIDTH 0x1
  550. #define OMAP54XX_CLKSEL_L3_1_1_MASK (1 << 1)
  551. /* Used by CM_CLKSEL_CORE */
  552. #define OMAP54XX_CLKSEL_L4_SHIFT 8
  553. #define OMAP54XX_CLKSEL_L4_WIDTH 0x1
  554. #define OMAP54XX_CLKSEL_L4_MASK (1 << 8)
  555. /* Used by CM_EMIF_EMIF1_CLKCTRL */
  556. #define OMAP54XX_CLKSEL_LL_SHIFT 24
  557. #define OMAP54XX_CLKSEL_LL_WIDTH 0x1
  558. #define OMAP54XX_CLKSEL_LL_MASK (1 << 24)
  559. /* Used by CM_CLKSEL_ABE */
  560. #define OMAP54XX_CLKSEL_OPP_SHIFT 0
  561. #define OMAP54XX_CLKSEL_OPP_WIDTH 0x2
  562. #define OMAP54XX_CLKSEL_OPP_MASK (0x3 << 0)
  563. /* Renamed from CLKSEL_OPP Used by CM_L3INIT_UNIPRO2_CLKCTRL */
  564. #define OMAP54XX_CLKSEL_OPP_24_24_SHIFT 24
  565. #define OMAP54XX_CLKSEL_OPP_24_24_WIDTH 0x1
  566. #define OMAP54XX_CLKSEL_OPP_24_24_MASK (1 << 24)
  567. /*
  568. * Used by CM_ABE_DMIC_CLKCTRL, CM_ABE_MCASP_CLKCTRL, CM_ABE_MCBSP1_CLKCTRL,
  569. * CM_ABE_MCBSP2_CLKCTRL, CM_ABE_MCBSP3_CLKCTRL
  570. */
  571. #define OMAP54XX_CLKSEL_SOURCE_SHIFT 24
  572. #define OMAP54XX_CLKSEL_SOURCE_WIDTH 0x2
  573. #define OMAP54XX_CLKSEL_SOURCE_MASK (0x3 << 24)
  574. /*
  575. * Renamed from CLKSEL_SOURCE Used by CM_L3INIT_MMC1_CLKCTRL,
  576. * CM_L3INIT_MMC2_CLKCTRL
  577. */
  578. #define OMAP54XX_CLKSEL_SOURCE_L3INIT_MMC1_SHIFT 24
  579. #define OMAP54XX_CLKSEL_SOURCE_L3INIT_MMC1_WIDTH 0x1
  580. #define OMAP54XX_CLKSEL_SOURCE_L3INIT_MMC1_MASK (1 << 24)
  581. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  582. #define OMAP54XX_CLKSEL_UTMI_P1_SHIFT 24
  583. #define OMAP54XX_CLKSEL_UTMI_P1_WIDTH 0x1
  584. #define OMAP54XX_CLKSEL_UTMI_P1_MASK (1 << 24)
  585. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  586. #define OMAP54XX_CLKSEL_UTMI_P2_SHIFT 25
  587. #define OMAP54XX_CLKSEL_UTMI_P2_WIDTH 0x1
  588. #define OMAP54XX_CLKSEL_UTMI_P2_MASK (1 << 25)
  589. /*
  590. * Used by CM_DIV_H11_DPLL_CORE, CM_DIV_H11_DPLL_IVA, CM_DIV_H11_DPLL_PER,
  591. * CM_DIV_H12_DPLL_CORE, CM_DIV_H12_DPLL_IVA, CM_DIV_H12_DPLL_PER,
  592. * CM_DIV_H13_DPLL_CORE, CM_DIV_H13_DPLL_PER, CM_DIV_H14_DPLL_CORE,
  593. * CM_DIV_H14_DPLL_PER, CM_DIV_H21_DPLL_CORE, CM_DIV_H22_DPLL_CORE,
  594. * CM_DIV_H23_DPLL_CORE, CM_DIV_H24_DPLL_CORE, CM_DIV_M2_DPLL_ABE,
  595. * CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER,
  596. * CM_DIV_M2_DPLL_UNIPRO1, CM_DIV_M2_DPLL_UNIPRO2, CM_DIV_M2_DPLL_USB,
  597. * CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER
  598. */
  599. #define OMAP54XX_CLKST_SHIFT 9
  600. #define OMAP54XX_CLKST_WIDTH 0x1
  601. #define OMAP54XX_CLKST_MASK (1 << 9)
  602. /*
  603. * Used by CM_ABE_CLKSTCTRL, CM_C2C_CLKSTCTRL, CM_CAM_CLKSTCTRL,
  604. * CM_COREAON_CLKSTCTRL, CM_CUSTEFUSE_CLKSTCTRL, CM_DMA_CLKSTCTRL,
  605. * CM_DSP_CLKSTCTRL, CM_DSS_CLKSTCTRL, CM_EMIF_CLKSTCTRL, CM_EMU_CLKSTCTRL,
  606. * CM_GPU_CLKSTCTRL, CM_IPU_CLKSTCTRL, CM_IVA_CLKSTCTRL, CM_L3INIT_CLKSTCTRL,
  607. * CM_L3INSTR_CLKSTCTRL, CM_L3MAIN1_CLKSTCTRL, CM_L3MAIN2_CLKSTCTRL,
  608. * CM_L4CFG_CLKSTCTRL, CM_L4PER_CLKSTCTRL, CM_L4SEC_CLKSTCTRL,
  609. * CM_MIPIEXT_CLKSTCTRL, CM_MPU_CLKSTCTRL, CM_WKUPAON_CLKSTCTRL
  610. */
  611. #define OMAP54XX_CLKTRCTRL_SHIFT 0
  612. #define OMAP54XX_CLKTRCTRL_WIDTH 0x2
  613. #define OMAP54XX_CLKTRCTRL_MASK (0x3 << 0)
  614. /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER */
  615. #define OMAP54XX_CLKX2ST_SHIFT 11
  616. #define OMAP54XX_CLKX2ST_WIDTH 0x1
  617. #define OMAP54XX_CLKX2ST_MASK (1 << 11)
  618. /* Used by CM_L4CFG_DYNAMICDEP */
  619. #define OMAP54XX_COREAON_DYNDEP_SHIFT 16
  620. #define OMAP54XX_COREAON_DYNDEP_WIDTH 0x1
  621. #define OMAP54XX_COREAON_DYNDEP_MASK (1 << 16)
  622. /* Used by CM_DSP_STATICDEP, CM_IPU_STATICDEP, CM_MPU_STATICDEP */
  623. #define OMAP54XX_COREAON_STATDEP_SHIFT 16
  624. #define OMAP54XX_COREAON_STATDEP_WIDTH 0x1
  625. #define OMAP54XX_COREAON_STATDEP_MASK (1 << 16)
  626. /* Used by CM_L4CFG_DYNAMICDEP */
  627. #define OMAP54XX_CUSTEFUSE_DYNDEP_SHIFT 17
  628. #define OMAP54XX_CUSTEFUSE_DYNDEP_WIDTH 0x1
  629. #define OMAP54XX_CUSTEFUSE_DYNDEP_MASK (1 << 17)
  630. /* Used by CM_DSP_STATICDEP, CM_IPU_STATICDEP, CM_MPU_STATICDEP */
  631. #define OMAP54XX_CUSTEFUSE_STATDEP_SHIFT 17
  632. #define OMAP54XX_CUSTEFUSE_STATDEP_WIDTH 0x1
  633. #define OMAP54XX_CUSTEFUSE_STATDEP_MASK (1 << 17)
  634. /* Used by REVISION_CM_CORE, REVISION_CM_CORE_AON */
  635. #define OMAP54XX_CUSTOM_SHIFT 6
  636. #define OMAP54XX_CUSTOM_WIDTH 0x2
  637. #define OMAP54XX_CUSTOM_MASK (0x3 << 6)
  638. /*
  639. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_IVA,
  640. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO1,
  641. * CM_CLKSEL_DPLL_UNIPRO2, CM_CLKSEL_DPLL_USB
  642. */
  643. #define OMAP54XX_DCC_EN_SHIFT 22
  644. #define OMAP54XX_DCC_EN_WIDTH 0x1
  645. #define OMAP54XX_DCC_EN_MASK (1 << 22)
  646. /*
  647. * Used by CM_CORE_AON_DEBUG_CM_CORE_AON_FD_TRANS,
  648. * CM_CORE_AON_DEBUG_DSS_FD_TRANS, CM_CORE_AON_DEBUG_EMIF_FD_TRANS,
  649. * CM_CORE_AON_DEBUG_L4SEC_FD_TRANS
  650. */
  651. #define OMAP54XX_CM_DEBUG_OUT_SHIFT 0
  652. #define OMAP54XX_CM_DEBUG_OUT_WIDTH 0xd
  653. #define OMAP54XX_CM_DEBUG_OUT_MASK (0x1fff << 0)
  654. /*
  655. * Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_ABE_FD_TRANS,
  656. * CM_CORE_AON_DEBUG_L3INIT_FD_TRANS, CM_CORE_AON_DEBUG_L4PER_FD_TRANS
  657. */
  658. #define OMAP54XX_DEBUG_OUT_0_31_SHIFT 0
  659. #define OMAP54XX_DEBUG_OUT_0_31_WIDTH 0x20
  660. #define OMAP54XX_DEBUG_OUT_0_31_MASK (0xffffffff << 0)
  661. /*
  662. * Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_C2C_FD_TRANS,
  663. * CM_CORE_AON_DEBUG_COREAON_FD_TRANS, CM_CORE_AON_DEBUG_L4CFG_FD_TRANS
  664. */
  665. #define OMAP54XX_DEBUG_OUT_0_8_SHIFT 0
  666. #define OMAP54XX_DEBUG_OUT_0_8_WIDTH 0x9
  667. #define OMAP54XX_DEBUG_OUT_0_8_MASK (0x1ff << 0)
  668. /*
  669. * Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_CUSTEFUSE_FD_TRANS,
  670. * CM_CORE_AON_DEBUG_DMA_FD_TRANS, CM_CORE_AON_DEBUG_L3MAIN1_FD_TRANS
  671. */
  672. #define OMAP54XX_DEBUG_OUT_0_4_SHIFT 0
  673. #define OMAP54XX_DEBUG_OUT_0_4_WIDTH 0x5
  674. #define OMAP54XX_DEBUG_OUT_0_4_MASK (0x1f << 0)
  675. /*
  676. * Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_DSP_FD_TRANS,
  677. * CM_CORE_AON_DEBUG_IPU_FD_TRANS, CM_CORE_AON_DEBUG_MPU_FD_TRANS
  678. */
  679. #define OMAP54XX_DEBUG_OUT_0_5_SHIFT 0
  680. #define OMAP54XX_DEBUG_OUT_0_5_WIDTH 0x6
  681. #define OMAP54XX_DEBUG_OUT_0_5_MASK (0x3f << 0)
  682. /*
  683. * Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_CAM_FD_TRANS,
  684. * CM_CORE_AON_DEBUG_MIPIEXT_FD_TRANS
  685. */
  686. #define OMAP54XX_DEBUG_OUT_0_10_SHIFT 0
  687. #define OMAP54XX_DEBUG_OUT_0_10_WIDTH 0xb
  688. #define OMAP54XX_DEBUG_OUT_0_10_MASK (0x7ff << 0)
  689. /*
  690. * Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_IVA_FD_TRANS,
  691. * CM_CORE_AON_DEBUG_L3MAIN2_FD_TRANS
  692. */
  693. #define OMAP54XX_DEBUG_OUT_0_6_SHIFT 0
  694. #define OMAP54XX_DEBUG_OUT_0_6_WIDTH 0x7
  695. #define OMAP54XX_DEBUG_OUT_0_6_MASK (0x7f << 0)
  696. /* Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_ABE_FD_TRANS2 */
  697. #define OMAP54XX_DEBUG_OUT_0_19_SHIFT 0
  698. #define OMAP54XX_DEBUG_OUT_0_19_WIDTH 0x14
  699. #define OMAP54XX_DEBUG_OUT_0_19_MASK (0xfffff << 0)
  700. /* Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_GPU_FD_TRANS */
  701. #define OMAP54XX_DEBUG_OUT_0_9_SHIFT 0
  702. #define OMAP54XX_DEBUG_OUT_0_9_WIDTH 0xa
  703. #define OMAP54XX_DEBUG_OUT_0_9_MASK (0x3ff << 0)
  704. /* Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_L3INIT_FD_TRANS2 */
  705. #define OMAP54XX_DEBUG_OUT_0_26_SHIFT 0
  706. #define OMAP54XX_DEBUG_OUT_0_26_WIDTH 0x1b
  707. #define OMAP54XX_DEBUG_OUT_0_26_MASK (0x7ffffff << 0)
  708. /* Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_L3INSTR_FD_TRANS */
  709. #define OMAP54XX_DEBUG_OUT_0_13_SHIFT 0
  710. #define OMAP54XX_DEBUG_OUT_0_13_WIDTH 0xe
  711. #define OMAP54XX_DEBUG_OUT_0_13_MASK (0x3fff << 0)
  712. /* Renamed from DEBUG_OUT Used by CM_CORE_AON_DEBUG_L4PER_FD_TRANS2 */
  713. #define OMAP54XX_DEBUG_OUT_0_21_SHIFT 0
  714. #define OMAP54XX_DEBUG_OUT_0_21_WIDTH 0x16
  715. #define OMAP54XX_DEBUG_OUT_0_21_MASK (0x3fffff << 0)
  716. /*
  717. * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
  718. * CM_SSC_DELTAMSTEP_DPLL_IVA, CM_SSC_DELTAMSTEP_DPLL_MPU,
  719. * CM_SSC_DELTAMSTEP_DPLL_PER
  720. */
  721. #define OMAP54XX_DELTAMSTEP_SHIFT 0
  722. #define OMAP54XX_DELTAMSTEP_WIDTH 0x14
  723. #define OMAP54XX_DELTAMSTEP_MASK (0xfffff << 0)
  724. /*
  725. * Renamed from DELTAMSTEP Used by CM_SSC_DELTAMSTEP_DPLL_UNIPRO1,
  726. * CM_SSC_DELTAMSTEP_DPLL_UNIPRO2, CM_SSC_DELTAMSTEP_DPLL_USB
  727. */
  728. #define OMAP54XX_DELTAMSTEP_0_20_SHIFT 0
  729. #define OMAP54XX_DELTAMSTEP_0_20_WIDTH 0x15
  730. #define OMAP54XX_DELTAMSTEP_0_20_MASK (0x1fffff << 0)
  731. /*
  732. * Used by CM_DIV_H11_DPLL_CORE, CM_DIV_H11_DPLL_IVA, CM_DIV_H11_DPLL_PER,
  733. * CM_DIV_H12_DPLL_CORE, CM_DIV_H12_DPLL_IVA, CM_DIV_H12_DPLL_PER,
  734. * CM_DIV_H13_DPLL_CORE, CM_DIV_H13_DPLL_PER, CM_DIV_H14_DPLL_CORE,
  735. * CM_DIV_H14_DPLL_PER, CM_DIV_H21_DPLL_CORE, CM_DIV_H22_DPLL_CORE,
  736. * CM_DIV_H23_DPLL_CORE, CM_DIV_H24_DPLL_CORE
  737. */
  738. #define OMAP54XX_DIVHS_SHIFT 0
  739. #define OMAP54XX_DIVHS_WIDTH 0x6
  740. #define OMAP54XX_DIVHS_MASK (0x3f << 0)
  741. /*
  742. * Renamed from DIVHS Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  743. * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M3_DPLL_ABE,
  744. * CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER
  745. */
  746. #define OMAP54XX_DIVHS_0_4_SHIFT 0
  747. #define OMAP54XX_DIVHS_0_4_WIDTH 0x5
  748. #define OMAP54XX_DIVHS_0_4_MASK (0x1f << 0)
  749. /*
  750. * Renamed from DIVHS Used by CM_DIV_M2_DPLL_UNIPRO1, CM_DIV_M2_DPLL_UNIPRO2,
  751. * CM_DIV_M2_DPLL_USB
  752. */
  753. #define OMAP54XX_DIVHS_0_6_SHIFT 0
  754. #define OMAP54XX_DIVHS_0_6_WIDTH 0x7
  755. #define OMAP54XX_DIVHS_0_6_MASK (0x7f << 0)
  756. /* Used by CM_DLL_CTRL */
  757. #define OMAP54XX_DLL_OVERRIDE_SHIFT 0
  758. #define OMAP54XX_DLL_OVERRIDE_WIDTH 0x1
  759. #define OMAP54XX_DLL_OVERRIDE_MASK (1 << 0)
  760. /* Renamed from DLL_OVERRIDE Used by CM_SHADOW_FREQ_CONFIG1 */
  761. #define OMAP54XX_DLL_OVERRIDE_2_2_SHIFT 2
  762. #define OMAP54XX_DLL_OVERRIDE_2_2_WIDTH 0x1
  763. #define OMAP54XX_DLL_OVERRIDE_2_2_MASK (1 << 2)
  764. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  765. #define OMAP54XX_DLL_RESET_SHIFT 3
  766. #define OMAP54XX_DLL_RESET_WIDTH 0x1
  767. #define OMAP54XX_DLL_RESET_MASK (1 << 3)
  768. /*
  769. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_IVA,
  770. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO1,
  771. * CM_CLKSEL_DPLL_UNIPRO2, CM_CLKSEL_DPLL_USB
  772. */
  773. #define OMAP54XX_DPLL_BYP_CLKSEL_SHIFT 23
  774. #define OMAP54XX_DPLL_BYP_CLKSEL_WIDTH 0x1
  775. #define OMAP54XX_DPLL_BYP_CLKSEL_MASK (1 << 23)
  776. /* Used by CM_CLKSEL_DPLL_CORE */
  777. #define OMAP54XX_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
  778. #define OMAP54XX_DPLL_CLKOUTHIF_CLKSEL_WIDTH 0x1
  779. #define OMAP54XX_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
  780. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  781. #define OMAP54XX_DPLL_CORE_DPLL_EN_SHIFT 8
  782. #define OMAP54XX_DPLL_CORE_DPLL_EN_WIDTH 0x3
  783. #define OMAP54XX_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
  784. /* Used by CM_SHADOW_FREQ_CONFIG2 */
  785. #define OMAP54XX_DPLL_CORE_H12_DIV_SHIFT 2
  786. #define OMAP54XX_DPLL_CORE_H12_DIV_WIDTH 0x6
  787. #define OMAP54XX_DPLL_CORE_H12_DIV_MASK (0x3f << 2)
  788. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  789. #define OMAP54XX_DPLL_CORE_M2_DIV_SHIFT 11
  790. #define OMAP54XX_DPLL_CORE_M2_DIV_WIDTH 0x5
  791. #define OMAP54XX_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
  792. /*
  793. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_IVA,
  794. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER
  795. */
  796. #define OMAP54XX_DPLL_DIV_SHIFT 0
  797. #define OMAP54XX_DPLL_DIV_WIDTH 0x7
  798. #define OMAP54XX_DPLL_DIV_MASK (0x7f << 0)
  799. /*
  800. * Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_UNIPRO1,
  801. * CM_CLKSEL_DPLL_UNIPRO2, CM_CLKSEL_DPLL_USB
  802. */
  803. #define OMAP54XX_DPLL_DIV_0_7_SHIFT 0
  804. #define OMAP54XX_DPLL_DIV_0_7_WIDTH 0x8
  805. #define OMAP54XX_DPLL_DIV_0_7_MASK (0xff << 0)
  806. /*
  807. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_IVA,
  808. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  809. */
  810. #define OMAP54XX_DPLL_DRIFTGUARD_EN_SHIFT 8
  811. #define OMAP54XX_DPLL_DRIFTGUARD_EN_WIDTH 0x1
  812. #define OMAP54XX_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  813. /*
  814. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_IVA,
  815. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO1,
  816. * CM_CLKMODE_DPLL_UNIPRO2, CM_CLKMODE_DPLL_USB
  817. */
  818. #define OMAP54XX_DPLL_EN_SHIFT 0
  819. #define OMAP54XX_DPLL_EN_WIDTH 0x3
  820. #define OMAP54XX_DPLL_EN_MASK (0x7 << 0)
  821. /*
  822. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_IVA,
  823. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  824. */
  825. #define OMAP54XX_DPLL_LPMODE_EN_SHIFT 10
  826. #define OMAP54XX_DPLL_LPMODE_EN_WIDTH 0x1
  827. #define OMAP54XX_DPLL_LPMODE_EN_MASK (1 << 10)
  828. /*
  829. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_IVA,
  830. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER
  831. */
  832. #define OMAP54XX_DPLL_MULT_SHIFT 8
  833. #define OMAP54XX_DPLL_MULT_WIDTH 0xb
  834. #define OMAP54XX_DPLL_MULT_MASK (0x7ff << 8)
  835. /*
  836. * Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_UNIPRO1,
  837. * CM_CLKSEL_DPLL_UNIPRO2, CM_CLKSEL_DPLL_USB
  838. */
  839. #define OMAP54XX_DPLL_MULT_UNIPRO1_SHIFT 8
  840. #define OMAP54XX_DPLL_MULT_UNIPRO1_WIDTH 0xc
  841. #define OMAP54XX_DPLL_MULT_UNIPRO1_MASK (0xfff << 8)
  842. /*
  843. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_IVA,
  844. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  845. */
  846. #define OMAP54XX_DPLL_REGM4XEN_SHIFT 11
  847. #define OMAP54XX_DPLL_REGM4XEN_WIDTH 0x1
  848. #define OMAP54XX_DPLL_REGM4XEN_MASK (1 << 11)
  849. /* Used by CM_CLKSEL_DPLL_UNIPRO1, CM_CLKSEL_DPLL_UNIPRO2, CM_CLKSEL_DPLL_USB */
  850. #define OMAP54XX_DPLL_SD_DIV_SHIFT 24
  851. #define OMAP54XX_DPLL_SD_DIV_WIDTH 0x8
  852. #define OMAP54XX_DPLL_SD_DIV_MASK (0xff << 24)
  853. /* Used by CM_CLKSEL_DPLL_UNIPRO1, CM_CLKSEL_DPLL_UNIPRO2, CM_CLKSEL_DPLL_USB */
  854. #define OMAP54XX_DPLL_SELFREQDCO_SHIFT 21
  855. #define OMAP54XX_DPLL_SELFREQDCO_WIDTH 0x1
  856. #define OMAP54XX_DPLL_SELFREQDCO_MASK (1 << 21)
  857. /*
  858. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_IVA,
  859. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO1,
  860. * CM_CLKMODE_DPLL_UNIPRO2, CM_CLKMODE_DPLL_USB
  861. */
  862. #define OMAP54XX_DPLL_SSC_ACK_SHIFT 13
  863. #define OMAP54XX_DPLL_SSC_ACK_WIDTH 0x1
  864. #define OMAP54XX_DPLL_SSC_ACK_MASK (1 << 13)
  865. /*
  866. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_IVA,
  867. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO1,
  868. * CM_CLKMODE_DPLL_UNIPRO2, CM_CLKMODE_DPLL_USB
  869. */
  870. #define OMAP54XX_DPLL_SSC_DOWNSPREAD_SHIFT 14
  871. #define OMAP54XX_DPLL_SSC_DOWNSPREAD_WIDTH 0x1
  872. #define OMAP54XX_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
  873. /*
  874. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_IVA,
  875. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO1,
  876. * CM_CLKMODE_DPLL_UNIPRO2, CM_CLKMODE_DPLL_USB
  877. */
  878. #define OMAP54XX_DPLL_SSC_EN_SHIFT 12
  879. #define OMAP54XX_DPLL_SSC_EN_WIDTH 0x1
  880. #define OMAP54XX_DPLL_SSC_EN_MASK (1 << 12)
  881. /* Used by CM_L4CFG_DYNAMICDEP */
  882. #define OMAP54XX_DSP_DYNDEP_SHIFT 1
  883. #define OMAP54XX_DSP_DYNDEP_WIDTH 0x1
  884. #define OMAP54XX_DSP_DYNDEP_MASK (1 << 1)
  885. /* Used by CM_IPU_STATICDEP, CM_MPU_STATICDEP */
  886. #define OMAP54XX_DSP_STATDEP_SHIFT 1
  887. #define OMAP54XX_DSP_STATDEP_WIDTH 0x1
  888. #define OMAP54XX_DSP_STATDEP_MASK (1 << 1)
  889. /* Used by CM_L3MAIN2_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
  890. #define OMAP54XX_DSS_DYNDEP_SHIFT 8
  891. #define OMAP54XX_DSS_DYNDEP_WIDTH 0x1
  892. #define OMAP54XX_DSS_DYNDEP_MASK (1 << 8)
  893. /* Used by CM_DMA_STATICDEP, CM_IPU_STATICDEP, CM_MPU_STATICDEP */
  894. #define OMAP54XX_DSS_STATDEP_SHIFT 8
  895. #define OMAP54XX_DSS_STATDEP_WIDTH 0x1
  896. #define OMAP54XX_DSS_STATDEP_MASK (1 << 8)
  897. /*
  898. * Used by CM_C2C_DYNAMICDEP, CM_L3MAIN1_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
  899. * CM_MIPIEXT_DYNAMICDEP, CM_MPU_DYNAMICDEP
  900. */
  901. #define OMAP54XX_EMIF_DYNDEP_SHIFT 4
  902. #define OMAP54XX_EMIF_DYNDEP_WIDTH 0x1
  903. #define OMAP54XX_EMIF_DYNDEP_MASK (1 << 4)
  904. /*
  905. * Used by CM_C2C_STATICDEP, CM_CAM_STATICDEP, CM_DMA_STATICDEP,
  906. * CM_DSP_STATICDEP, CM_DSS_STATICDEP, CM_GPU_STATICDEP, CM_IPU_STATICDEP,
  907. * CM_IVA_STATICDEP, CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP,
  908. * CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  909. */
  910. #define OMAP54XX_EMIF_STATDEP_SHIFT 4
  911. #define OMAP54XX_EMIF_STATDEP_WIDTH 0x1
  912. #define OMAP54XX_EMIF_STATDEP_MASK (1 << 4)
  913. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  914. #define OMAP54XX_FREQ_UPDATE_SHIFT 0
  915. #define OMAP54XX_FREQ_UPDATE_WIDTH 0x1
  916. #define OMAP54XX_FREQ_UPDATE_MASK (1 << 0)
  917. /* Used by REVISION_CM_CORE, REVISION_CM_CORE_AON */
  918. #define OMAP54XX_FUNC_SHIFT 16
  919. #define OMAP54XX_FUNC_WIDTH 0xc
  920. #define OMAP54XX_FUNC_MASK (0xfff << 16)
  921. /* Used by CM_SHADOW_FREQ_CONFIG2 */
  922. #define OMAP54XX_GPMC_FREQ_UPDATE_SHIFT 0
  923. #define OMAP54XX_GPMC_FREQ_UPDATE_WIDTH 0x1
  924. #define OMAP54XX_GPMC_FREQ_UPDATE_MASK (1 << 0)
  925. /* Used by CM_L3MAIN2_DYNAMICDEP */
  926. #define OMAP54XX_GPU_DYNDEP_SHIFT 10
  927. #define OMAP54XX_GPU_DYNDEP_WIDTH 0x1
  928. #define OMAP54XX_GPU_DYNDEP_MASK (1 << 10)
  929. /* Used by CM_IPU_STATICDEP, CM_MPU_STATICDEP */
  930. #define OMAP54XX_GPU_STATDEP_SHIFT 10
  931. #define OMAP54XX_GPU_STATDEP_WIDTH 0x1
  932. #define OMAP54XX_GPU_STATDEP_MASK (1 << 10)
  933. /*
  934. * Used by CM_ABE_AESS_CLKCTRL, CM_ABE_DMIC_CLKCTRL, CM_ABE_L4_ABE_CLKCTRL,
  935. * CM_ABE_MCASP_CLKCTRL, CM_ABE_MCBSP1_CLKCTRL, CM_ABE_MCBSP2_CLKCTRL,
  936. * CM_ABE_MCBSP3_CLKCTRL, CM_ABE_MCPDM_CLKCTRL, CM_ABE_SLIMBUS1_CLKCTRL,
  937. * CM_ABE_TIMER5_CLKCTRL, CM_ABE_TIMER6_CLKCTRL, CM_ABE_TIMER7_CLKCTRL,
  938. * CM_ABE_TIMER8_CLKCTRL, CM_ABE_WD_TIMER3_CLKCTRL, CM_C2C_C2C_CLKCTRL,
  939. * CM_C2C_C2C_OCP_FW_CLKCTRL, CM_C2C_MODEM_ICR_CLKCTRL, CM_CAM_CAL_CLKCTRL,
  940. * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CM_CORE_AON_PROFILING_CLKCTRL,
  941. * CM_CM_CORE_PROFILING_CLKCTRL, CM_COREAON_SMARTREFLEX_CORE_CLKCTRL,
  942. * CM_COREAON_SMARTREFLEX_MM_CLKCTRL, CM_COREAON_SMARTREFLEX_MPU_CLKCTRL,
  943. * CM_CUSTEFUSE_EFUSE_CTRL_CUST_CLKCTRL, CM_DMA_DMA_SYSTEM_CLKCTRL,
  944. * CM_DSP_DSP_CLKCTRL, CM_DSS_BB2D_CLKCTRL, CM_DSS_DSS_CLKCTRL,
  945. * CM_EMIF_DMM_CLKCTRL, CM_EMIF_EMIF1_CLKCTRL, CM_EMIF_EMIF2_CLKCTRL,
  946. * CM_EMIF_EMIF_OCP_FW_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL,
  947. * CM_EMU_MPU_EMU_DBG_CLKCTRL, CM_GPU_GPU_CLKCTRL, CM_IPU_IPU_CLKCTRL,
  948. * CM_IVA_IVA_CLKCTRL, CM_IVA_SL2_CLKCTRL, CM_L3INIT_HSI_CLKCTRL,
  949. * CM_L3INIT_IEEE1500_2_OCP_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
  950. * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MPHY_UNIPRO2_CLKCTRL,
  951. * CM_L3INIT_OCP2SCP1_CLKCTRL, CM_L3INIT_OCP2SCP3_CLKCTRL,
  952. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_UNIPRO2_CLKCTRL,
  953. * CM_L3INIT_USB_HOST_HS_CLKCTRL, CM_L3INIT_USB_OTG_SS_CLKCTRL,
  954. * CM_L3INIT_USB_TLL_HS_CLKCTRL, CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL,
  955. * CM_L3INSTR_DLL_AGING_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL,
  956. * CM_L3INSTR_L3_MAIN_3_CLKCTRL, CM_L3INSTR_OCP_WP_NOC_CLKCTRL,
  957. * CM_L3MAIN1_L3_MAIN_1_CLKCTRL, CM_L3MAIN2_GPMC_CLKCTRL,
  958. * CM_L3MAIN2_L3_MAIN_2_CLKCTRL, CM_L3MAIN2_OCMC_RAM_CLKCTRL,
  959. * CM_L4CFG_L4_CFG_CLKCTRL, CM_L4CFG_MAILBOX_CLKCTRL,
  960. * CM_L4CFG_OCP2SCP2_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL,
  961. * CM_L4CFG_SPINLOCK_CLKCTRL, CM_L4PER_ELM_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL,
  962. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL,
  963. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO7_CLKCTRL, CM_L4PER_GPIO8_CLKCTRL,
  964. * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL,
  965. * CM_L4PER_I2C3_CLKCTRL, CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL,
  966. * CM_L4PER_L4_PER_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL,
  967. * CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MMC3_CLKCTRL,
  968. * CM_L4PER_MMC4_CLKCTRL, CM_L4PER_MMC5_CLKCTRL, CM_L4PER_TIMER10_CLKCTRL,
  969. * CM_L4PER_TIMER11_CLKCTRL, CM_L4PER_TIMER2_CLKCTRL, CM_L4PER_TIMER3_CLKCTRL,
  970. * CM_L4PER_TIMER4_CLKCTRL, CM_L4PER_TIMER9_CLKCTRL, CM_L4PER_UART1_CLKCTRL,
  971. * CM_L4PER_UART2_CLKCTRL, CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL,
  972. * CM_L4PER_UART5_CLKCTRL, CM_L4PER_UART6_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
  973. * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  974. * CM_L4SEC_DMA_CRYPTO_CLKCTRL, CM_L4SEC_FPKA_CLKCTRL, CM_L4SEC_RNG_CLKCTRL,
  975. * CM_L4SEC_SHA2MD5_CLKCTRL, CM_MIPIEXT_LLI_CLKCTRL,
  976. * CM_MIPIEXT_LLI_OCP_FW_CLKCTRL, CM_MIPIEXT_MPHY_CLKCTRL, CM_MPU_MPU_CLKCTRL,
  977. * CM_MPU_MPU_MPU_DBG_CLKCTRL, CM_WKUPAON_COUNTER_32K_CLKCTRL,
  978. * CM_WKUPAON_GPIO1_CLKCTRL, CM_WKUPAON_KBD_CLKCTRL,
  979. * CM_WKUPAON_L4_WKUP_CLKCTRL, CM_WKUPAON_SAR_RAM_CLKCTRL,
  980. * CM_WKUPAON_TIMER12_CLKCTRL, CM_WKUPAON_TIMER1_CLKCTRL,
  981. * CM_WKUPAON_WD_TIMER1_CLKCTRL, CM_WKUPAON_WD_TIMER2_CLKCTRL
  982. */
  983. #define OMAP54XX_IDLEST_SHIFT 16
  984. #define OMAP54XX_IDLEST_WIDTH 0x2
  985. #define OMAP54XX_IDLEST_MASK (0x3 << 16)
  986. /* Used by CM_L3MAIN2_DYNAMICDEP */
  987. #define OMAP54XX_IPU_DYNDEP_SHIFT 0
  988. #define OMAP54XX_IPU_DYNDEP_WIDTH 0x1
  989. #define OMAP54XX_IPU_DYNDEP_MASK (1 << 0)
  990. /* Used by CM_DMA_STATICDEP, CM_MPU_STATICDEP */
  991. #define OMAP54XX_IPU_STATDEP_SHIFT 0
  992. #define OMAP54XX_IPU_STATDEP_WIDTH 0x1
  993. #define OMAP54XX_IPU_STATDEP_MASK (1 << 0)
  994. /* Used by CM_DSP_DYNAMICDEP, CM_L3MAIN2_DYNAMICDEP */
  995. #define OMAP54XX_IVA_DYNDEP_SHIFT 2
  996. #define OMAP54XX_IVA_DYNDEP_WIDTH 0x1
  997. #define OMAP54XX_IVA_DYNDEP_MASK (1 << 2)
  998. /*
  999. * Used by CM_C2C_STATICDEP, CM_CAM_STATICDEP, CM_DMA_STATICDEP,
  1000. * CM_DSP_STATICDEP, CM_DSS_STATICDEP, CM_GPU_STATICDEP, CM_IPU_STATICDEP,
  1001. * CM_L3INIT_STATICDEP, CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  1002. */
  1003. #define OMAP54XX_IVA_STATDEP_SHIFT 2
  1004. #define OMAP54XX_IVA_STATDEP_WIDTH 0x1
  1005. #define OMAP54XX_IVA_STATDEP_MASK (1 << 2)
  1006. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
  1007. #define OMAP54XX_L3INIT_DYNDEP_SHIFT 7
  1008. #define OMAP54XX_L3INIT_DYNDEP_WIDTH 0x1
  1009. #define OMAP54XX_L3INIT_DYNDEP_MASK (1 << 7)
  1010. /*
  1011. * Used by CM_C2C_STATICDEP, CM_DMA_STATICDEP, CM_DSP_STATICDEP,
  1012. * CM_IPU_STATICDEP, CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  1013. */
  1014. #define OMAP54XX_L3INIT_STATDEP_SHIFT 7
  1015. #define OMAP54XX_L3INIT_STATDEP_WIDTH 0x1
  1016. #define OMAP54XX_L3INIT_STATDEP_MASK (1 << 7)
  1017. /*
  1018. * Used by CM_DSP_DYNAMICDEP, CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP,
  1019. * CM_L3MAIN2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP, CM_MPU_DYNAMICDEP
  1020. */
  1021. #define OMAP54XX_L3MAIN1_DYNDEP_SHIFT 5
  1022. #define OMAP54XX_L3MAIN1_DYNDEP_WIDTH 0x1
  1023. #define OMAP54XX_L3MAIN1_DYNDEP_MASK (1 << 5)
  1024. /*
  1025. * Used by CM_C2C_STATICDEP, CM_CAM_STATICDEP, CM_DMA_STATICDEP,
  1026. * CM_DSP_STATICDEP, CM_DSS_STATICDEP, CM_GPU_STATICDEP, CM_IPU_STATICDEP,
  1027. * CM_IVA_STATICDEP, CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP,
  1028. * CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  1029. */
  1030. #define OMAP54XX_L3MAIN1_STATDEP_SHIFT 5
  1031. #define OMAP54XX_L3MAIN1_STATDEP_WIDTH 0x1
  1032. #define OMAP54XX_L3MAIN1_STATDEP_MASK (1 << 5)
  1033. /*
  1034. * Used by CM_C2C_DYNAMICDEP, CM_CAM_DYNAMICDEP, CM_DMA_DYNAMICDEP,
  1035. * CM_DSS_DYNAMICDEP, CM_EMU_DYNAMICDEP, CM_GPU_DYNAMICDEP, CM_IPU_DYNAMICDEP,
  1036. * CM_IVA_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3MAIN1_DYNAMICDEP,
  1037. * CM_L4CFG_DYNAMICDEP, CM_L4SEC_DYNAMICDEP, CM_MIPIEXT_DYNAMICDEP
  1038. */
  1039. #define OMAP54XX_L3MAIN2_DYNDEP_SHIFT 6
  1040. #define OMAP54XX_L3MAIN2_DYNDEP_WIDTH 0x1
  1041. #define OMAP54XX_L3MAIN2_DYNDEP_MASK (1 << 6)
  1042. /*
  1043. * Used by CM_C2C_STATICDEP, CM_CAM_STATICDEP, CM_DMA_STATICDEP,
  1044. * CM_DSP_STATICDEP, CM_DSS_STATICDEP, CM_GPU_STATICDEP, CM_IPU_STATICDEP,
  1045. * CM_IVA_STATICDEP, CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP,
  1046. * CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  1047. */
  1048. #define OMAP54XX_L3MAIN2_STATDEP_SHIFT 6
  1049. #define OMAP54XX_L3MAIN2_STATDEP_WIDTH 0x1
  1050. #define OMAP54XX_L3MAIN2_STATDEP_MASK (1 << 6)
  1051. /* Used by CM_L3MAIN1_DYNAMICDEP */
  1052. #define OMAP54XX_L4CFG_DYNDEP_SHIFT 12
  1053. #define OMAP54XX_L4CFG_DYNDEP_WIDTH 0x1
  1054. #define OMAP54XX_L4CFG_DYNDEP_MASK (1 << 12)
  1055. /*
  1056. * Used by CM_C2C_STATICDEP, CM_DMA_STATICDEP, CM_DSP_STATICDEP,
  1057. * CM_IPU_STATICDEP, CM_L3INIT_STATICDEP, CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  1058. */
  1059. #define OMAP54XX_L4CFG_STATDEP_SHIFT 12
  1060. #define OMAP54XX_L4CFG_STATDEP_WIDTH 0x1
  1061. #define OMAP54XX_L4CFG_STATDEP_MASK (1 << 12)
  1062. /* Used by CM_L3MAIN2_DYNAMICDEP */
  1063. #define OMAP54XX_L4PER_DYNDEP_SHIFT 13
  1064. #define OMAP54XX_L4PER_DYNDEP_WIDTH 0x1
  1065. #define OMAP54XX_L4PER_DYNDEP_MASK (1 << 13)
  1066. /*
  1067. * Used by CM_C2C_STATICDEP, CM_DMA_STATICDEP, CM_DSP_STATICDEP,
  1068. * CM_IPU_STATICDEP, CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP,
  1069. * CM_MIPIEXT_STATICDEP, CM_MPU_STATICDEP
  1070. */
  1071. #define OMAP54XX_L4PER_STATDEP_SHIFT 13
  1072. #define OMAP54XX_L4PER_STATDEP_WIDTH 0x1
  1073. #define OMAP54XX_L4PER_STATDEP_MASK (1 << 13)
  1074. /* Used by CM_L3MAIN2_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
  1075. #define OMAP54XX_L4SEC_DYNDEP_SHIFT 14
  1076. #define OMAP54XX_L4SEC_DYNDEP_WIDTH 0x1
  1077. #define OMAP54XX_L4SEC_DYNDEP_MASK (1 << 14)
  1078. /*
  1079. * Used by CM_DMA_STATICDEP, CM_IPU_STATICDEP, CM_L3INIT_STATICDEP,
  1080. * CM_MPU_STATICDEP
  1081. */
  1082. #define OMAP54XX_L4SEC_STATDEP_SHIFT 14
  1083. #define OMAP54XX_L4SEC_STATDEP_WIDTH 0x1
  1084. #define OMAP54XX_L4SEC_STATDEP_MASK (1 << 14)
  1085. /* Used by CM_L3MAIN2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
  1086. #define OMAP54XX_MIPIEXT_DYNDEP_SHIFT 21
  1087. #define OMAP54XX_MIPIEXT_DYNDEP_WIDTH 0x1
  1088. #define OMAP54XX_MIPIEXT_DYNDEP_MASK (1 << 21)
  1089. /* Used by CM_MPU_STATICDEP */
  1090. #define OMAP54XX_MIPIEXT_STATDEP_SHIFT 21
  1091. #define OMAP54XX_MIPIEXT_STATDEP_WIDTH 0x1
  1092. #define OMAP54XX_MIPIEXT_STATDEP_MASK (1 << 21)
  1093. /*
  1094. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  1095. * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
  1096. * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO1,
  1097. * CM_SSC_MODFREQDIV_DPLL_UNIPRO2, CM_SSC_MODFREQDIV_DPLL_USB
  1098. */
  1099. #define OMAP54XX_MODFREQDIV_EXPONENT_SHIFT 8
  1100. #define OMAP54XX_MODFREQDIV_EXPONENT_WIDTH 0x3
  1101. #define OMAP54XX_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
  1102. /*
  1103. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  1104. * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
  1105. * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO1,
  1106. * CM_SSC_MODFREQDIV_DPLL_UNIPRO2, CM_SSC_MODFREQDIV_DPLL_USB
  1107. */
  1108. #define OMAP54XX_MODFREQDIV_MANTISSA_SHIFT 0
  1109. #define OMAP54XX_MODFREQDIV_MANTISSA_WIDTH 0x7
  1110. #define OMAP54XX_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
  1111. /*
  1112. * Used by CM_ABE_AESS_CLKCTRL, CM_ABE_DMIC_CLKCTRL, CM_ABE_L4_ABE_CLKCTRL,
  1113. * CM_ABE_MCASP_CLKCTRL, CM_ABE_MCBSP1_CLKCTRL, CM_ABE_MCBSP2_CLKCTRL,
  1114. * CM_ABE_MCBSP3_CLKCTRL, CM_ABE_MCPDM_CLKCTRL, CM_ABE_SLIMBUS1_CLKCTRL,
  1115. * CM_ABE_TIMER5_CLKCTRL, CM_ABE_TIMER6_CLKCTRL, CM_ABE_TIMER7_CLKCTRL,
  1116. * CM_ABE_TIMER8_CLKCTRL, CM_ABE_WD_TIMER3_CLKCTRL, CM_C2C_C2C_CLKCTRL,
  1117. * CM_C2C_C2C_OCP_FW_CLKCTRL, CM_C2C_MODEM_ICR_CLKCTRL, CM_CAM_CAL_CLKCTRL,
  1118. * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CM_CORE_AON_PROFILING_CLKCTRL,
  1119. * CM_CM_CORE_PROFILING_CLKCTRL, CM_COREAON_SMARTREFLEX_CORE_CLKCTRL,
  1120. * CM_COREAON_SMARTREFLEX_MM_CLKCTRL, CM_COREAON_SMARTREFLEX_MPU_CLKCTRL,
  1121. * CM_CUSTEFUSE_EFUSE_CTRL_CUST_CLKCTRL, CM_DMA_DMA_SYSTEM_CLKCTRL,
  1122. * CM_DSP_DSP_CLKCTRL, CM_DSS_BB2D_CLKCTRL, CM_DSS_DSS_CLKCTRL,
  1123. * CM_EMIF_DMM_CLKCTRL, CM_EMIF_EMIF1_CLKCTRL, CM_EMIF_EMIF2_CLKCTRL,
  1124. * CM_EMIF_EMIF_OCP_FW_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL,
  1125. * CM_EMU_MPU_EMU_DBG_CLKCTRL, CM_GPU_GPU_CLKCTRL, CM_IPU_IPU_CLKCTRL,
  1126. * CM_IVA_IVA_CLKCTRL, CM_IVA_SL2_CLKCTRL, CM_L3INIT_HSI_CLKCTRL,
  1127. * CM_L3INIT_IEEE1500_2_OCP_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
  1128. * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MPHY_UNIPRO2_CLKCTRL,
  1129. * CM_L3INIT_OCP2SCP1_CLKCTRL, CM_L3INIT_OCP2SCP3_CLKCTRL,
  1130. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_UNIPRO2_CLKCTRL,
  1131. * CM_L3INIT_USB_HOST_HS_CLKCTRL, CM_L3INIT_USB_OTG_SS_CLKCTRL,
  1132. * CM_L3INIT_USB_TLL_HS_CLKCTRL, CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL,
  1133. * CM_L3INSTR_DLL_AGING_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL,
  1134. * CM_L3INSTR_L3_MAIN_3_CLKCTRL, CM_L3INSTR_OCP_WP_NOC_CLKCTRL,
  1135. * CM_L3MAIN1_L3_MAIN_1_CLKCTRL, CM_L3MAIN2_GPMC_CLKCTRL,
  1136. * CM_L3MAIN2_L3_MAIN_2_CLKCTRL, CM_L3MAIN2_OCMC_RAM_CLKCTRL,
  1137. * CM_L4CFG_L4_CFG_CLKCTRL, CM_L4CFG_MAILBOX_CLKCTRL,
  1138. * CM_L4CFG_OCP2SCP2_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL,
  1139. * CM_L4CFG_SPINLOCK_CLKCTRL, CM_L4PER_ELM_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL,
  1140. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL,
  1141. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO7_CLKCTRL, CM_L4PER_GPIO8_CLKCTRL,
  1142. * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL,
  1143. * CM_L4PER_I2C3_CLKCTRL, CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL,
  1144. * CM_L4PER_L4_PER_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL,
  1145. * CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MMC3_CLKCTRL,
  1146. * CM_L4PER_MMC4_CLKCTRL, CM_L4PER_MMC5_CLKCTRL, CM_L4PER_TIMER10_CLKCTRL,
  1147. * CM_L4PER_TIMER11_CLKCTRL, CM_L4PER_TIMER2_CLKCTRL, CM_L4PER_TIMER3_CLKCTRL,
  1148. * CM_L4PER_TIMER4_CLKCTRL, CM_L4PER_TIMER9_CLKCTRL, CM_L4PER_UART1_CLKCTRL,
  1149. * CM_L4PER_UART2_CLKCTRL, CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL,
  1150. * CM_L4PER_UART5_CLKCTRL, CM_L4PER_UART6_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
  1151. * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  1152. * CM_L4SEC_DMA_CRYPTO_CLKCTRL, CM_L4SEC_FPKA_CLKCTRL, CM_L4SEC_RNG_CLKCTRL,
  1153. * CM_L4SEC_SHA2MD5_CLKCTRL, CM_MIPIEXT_LLI_CLKCTRL,
  1154. * CM_MIPIEXT_LLI_OCP_FW_CLKCTRL, CM_MIPIEXT_MPHY_CLKCTRL, CM_MPU_MPU_CLKCTRL,
  1155. * CM_MPU_MPU_MPU_DBG_CLKCTRL, CM_WKUPAON_COUNTER_32K_CLKCTRL,
  1156. * CM_WKUPAON_GPIO1_CLKCTRL, CM_WKUPAON_KBD_CLKCTRL,
  1157. * CM_WKUPAON_L4_WKUP_CLKCTRL, CM_WKUPAON_SAR_RAM_CLKCTRL,
  1158. * CM_WKUPAON_TIMER12_CLKCTRL, CM_WKUPAON_TIMER1_CLKCTRL,
  1159. * CM_WKUPAON_WD_TIMER1_CLKCTRL, CM_WKUPAON_WD_TIMER2_CLKCTRL
  1160. */
  1161. #define OMAP54XX_MODULEMODE_SHIFT 0
  1162. #define OMAP54XX_MODULEMODE_WIDTH 0x2
  1163. #define OMAP54XX_MODULEMODE_MASK (0x3 << 0)
  1164. /* Used by CM_L4CFG_DYNAMICDEP */
  1165. #define OMAP54XX_MPU_DYNDEP_SHIFT 19
  1166. #define OMAP54XX_MPU_DYNDEP_WIDTH 0x1
  1167. #define OMAP54XX_MPU_DYNDEP_MASK (1 << 19)
  1168. /* Used by CM_DSS_DSS_CLKCTRL */
  1169. #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_SHIFT 11
  1170. #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_WIDTH 0x1
  1171. #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_MASK (1 << 11)
  1172. /* Renamed from OPTFCLKEN_32KHZ_CLK Used by CM_L3INIT_MMC1_CLKCTRL */
  1173. #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_8_8_SHIFT 8
  1174. #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_8_8_WIDTH 0x1
  1175. #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_8_8_MASK (1 << 8)
  1176. /* Used by CM_DSS_DSS_CLKCTRL */
  1177. #define OMAP54XX_OPTFCLKEN_48MHZ_CLK_SHIFT 9
  1178. #define OMAP54XX_OPTFCLKEN_48MHZ_CLK_WIDTH 0x1
  1179. #define OMAP54XX_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
  1180. /* Used by CM_COREAON_USB_PHY_CORE_CLKCTRL */
  1181. #define OMAP54XX_OPTFCLKEN_CLK32K_SHIFT 8
  1182. #define OMAP54XX_OPTFCLKEN_CLK32K_WIDTH 0x1
  1183. #define OMAP54XX_OPTFCLKEN_CLK32K_MASK (1 << 8)
  1184. /* Used by CM_CAM_ISS_CLKCTRL */
  1185. #define OMAP54XX_OPTFCLKEN_CTRLCLK_SHIFT 8
  1186. #define OMAP54XX_OPTFCLKEN_CTRLCLK_WIDTH 0x1
  1187. #define OMAP54XX_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
  1188. /*
  1189. * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL,
  1190. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL,
  1191. * CM_L4PER_GPIO7_CLKCTRL, CM_L4PER_GPIO8_CLKCTRL, CM_WKUPAON_GPIO1_CLKCTRL
  1192. */
  1193. #define OMAP54XX_OPTFCLKEN_DBCLK_SHIFT 8
  1194. #define OMAP54XX_OPTFCLKEN_DBCLK_WIDTH 0x1
  1195. #define OMAP54XX_OPTFCLKEN_DBCLK_MASK (1 << 8)
  1196. /* Used by CM_EMIF_EMIF_DLL_CLKCTRL */
  1197. #define OMAP54XX_OPTFCLKEN_DLL_CLK_SHIFT 8
  1198. #define OMAP54XX_OPTFCLKEN_DLL_CLK_WIDTH 0x1
  1199. #define OMAP54XX_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
  1200. /* Used by CM_DSS_DSS_CLKCTRL */
  1201. #define OMAP54XX_OPTFCLKEN_DSSCLK_SHIFT 8
  1202. #define OMAP54XX_OPTFCLKEN_DSSCLK_WIDTH 0x1
  1203. #define OMAP54XX_OPTFCLKEN_DSSCLK_MASK (1 << 8)
  1204. /* Used by CM_ABE_SLIMBUS1_CLKCTRL */
  1205. #define OMAP54XX_OPTFCLKEN_FCLK0_SHIFT 8
  1206. #define OMAP54XX_OPTFCLKEN_FCLK0_WIDTH 0x1
  1207. #define OMAP54XX_OPTFCLKEN_FCLK0_MASK (1 << 8)
  1208. /* Used by CM_ABE_SLIMBUS1_CLKCTRL */
  1209. #define OMAP54XX_OPTFCLKEN_FCLK1_SHIFT 9
  1210. #define OMAP54XX_OPTFCLKEN_FCLK1_WIDTH 0x1
  1211. #define OMAP54XX_OPTFCLKEN_FCLK1_MASK (1 << 9)
  1212. /* Used by CM_ABE_SLIMBUS1_CLKCTRL */
  1213. #define OMAP54XX_OPTFCLKEN_FCLK2_SHIFT 10
  1214. #define OMAP54XX_OPTFCLKEN_FCLK2_WIDTH 0x1
  1215. #define OMAP54XX_OPTFCLKEN_FCLK2_MASK (1 << 10)
  1216. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1217. #define OMAP54XX_OPTFCLKEN_FUNC48M_CLK_SHIFT 15
  1218. #define OMAP54XX_OPTFCLKEN_FUNC48M_CLK_WIDTH 0x1
  1219. #define OMAP54XX_OPTFCLKEN_FUNC48M_CLK_MASK (1 << 15)
  1220. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1221. #define OMAP54XX_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
  1222. #define OMAP54XX_OPTFCLKEN_HSIC480M_P1_CLK_WIDTH 0x1
  1223. #define OMAP54XX_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
  1224. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1225. #define OMAP54XX_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
  1226. #define OMAP54XX_OPTFCLKEN_HSIC480M_P2_CLK_WIDTH 0x1
  1227. #define OMAP54XX_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
  1228. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1229. #define OMAP54XX_OPTFCLKEN_HSIC480M_P3_CLK_SHIFT 7
  1230. #define OMAP54XX_OPTFCLKEN_HSIC480M_P3_CLK_WIDTH 0x1
  1231. #define OMAP54XX_OPTFCLKEN_HSIC480M_P3_CLK_MASK (1 << 7)
  1232. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1233. #define OMAP54XX_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
  1234. #define OMAP54XX_OPTFCLKEN_HSIC60M_P1_CLK_WIDTH 0x1
  1235. #define OMAP54XX_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
  1236. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1237. #define OMAP54XX_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
  1238. #define OMAP54XX_OPTFCLKEN_HSIC60M_P2_CLK_WIDTH 0x1
  1239. #define OMAP54XX_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
  1240. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1241. #define OMAP54XX_OPTFCLKEN_HSIC60M_P3_CLK_SHIFT 6
  1242. #define OMAP54XX_OPTFCLKEN_HSIC60M_P3_CLK_WIDTH 0x1
  1243. #define OMAP54XX_OPTFCLKEN_HSIC60M_P3_CLK_MASK (1 << 6)
  1244. /* Used by CM_L3INIT_USB_OTG_SS_CLKCTRL */
  1245. #define OMAP54XX_OPTFCLKEN_REFCLK960M_SHIFT 8
  1246. #define OMAP54XX_OPTFCLKEN_REFCLK960M_WIDTH 0x1
  1247. #define OMAP54XX_OPTFCLKEN_REFCLK960M_MASK (1 << 8)
  1248. /* Used by CM_L3INIT_SATA_CLKCTRL */
  1249. #define OMAP54XX_OPTFCLKEN_REF_CLK_SHIFT 8
  1250. #define OMAP54XX_OPTFCLKEN_REF_CLK_WIDTH 0x1
  1251. #define OMAP54XX_OPTFCLKEN_REF_CLK_MASK (1 << 8)
  1252. /* Used by CM_WKUPAON_SCRM_CLKCTRL */
  1253. #define OMAP54XX_OPTFCLKEN_SCRM_CORE_SHIFT 8
  1254. #define OMAP54XX_OPTFCLKEN_SCRM_CORE_WIDTH 0x1
  1255. #define OMAP54XX_OPTFCLKEN_SCRM_CORE_MASK (1 << 8)
  1256. /* Used by CM_WKUPAON_SCRM_CLKCTRL */
  1257. #define OMAP54XX_OPTFCLKEN_SCRM_PER_SHIFT 9
  1258. #define OMAP54XX_OPTFCLKEN_SCRM_PER_WIDTH 0x1
  1259. #define OMAP54XX_OPTFCLKEN_SCRM_PER_MASK (1 << 9)
  1260. /* Used by CM_ABE_SLIMBUS1_CLKCTRL */
  1261. #define OMAP54XX_OPTFCLKEN_SLIMBUS_CLK_SHIFT 11
  1262. #define OMAP54XX_OPTFCLKEN_SLIMBUS_CLK_WIDTH 0x1
  1263. #define OMAP54XX_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 11)
  1264. /* Used by CM_DSS_DSS_CLKCTRL */
  1265. #define OMAP54XX_OPTFCLKEN_SYS_CLK_SHIFT 10
  1266. #define OMAP54XX_OPTFCLKEN_SYS_CLK_WIDTH 0x1
  1267. #define OMAP54XX_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
  1268. /* Used by CM_MIPIEXT_LLI_CLKCTRL */
  1269. #define OMAP54XX_OPTFCLKEN_TXPHY_CLK_SHIFT 8
  1270. #define OMAP54XX_OPTFCLKEN_TXPHY_CLK_WIDTH 0x1
  1271. #define OMAP54XX_OPTFCLKEN_TXPHY_CLK_MASK (1 << 8)
  1272. /* Used by CM_MIPIEXT_LLI_CLKCTRL */
  1273. #define OMAP54XX_OPTFCLKEN_TXPHY_LS_CLK_SHIFT 9
  1274. #define OMAP54XX_OPTFCLKEN_TXPHY_LS_CLK_WIDTH 0x1
  1275. #define OMAP54XX_OPTFCLKEN_TXPHY_LS_CLK_MASK (1 << 9)
  1276. /* Used by CM_L3INIT_USB_TLL_HS_CLKCTRL */
  1277. #define OMAP54XX_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
  1278. #define OMAP54XX_OPTFCLKEN_USB_CH0_CLK_WIDTH 0x1
  1279. #define OMAP54XX_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
  1280. /* Used by CM_L3INIT_USB_TLL_HS_CLKCTRL */
  1281. #define OMAP54XX_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
  1282. #define OMAP54XX_OPTFCLKEN_USB_CH1_CLK_WIDTH 0x1
  1283. #define OMAP54XX_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
  1284. /* Used by CM_L3INIT_USB_TLL_HS_CLKCTRL */
  1285. #define OMAP54XX_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
  1286. #define OMAP54XX_OPTFCLKEN_USB_CH2_CLK_WIDTH 0x1
  1287. #define OMAP54XX_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
  1288. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1289. #define OMAP54XX_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
  1290. #define OMAP54XX_OPTFCLKEN_UTMI_P1_CLK_WIDTH 0x1
  1291. #define OMAP54XX_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
  1292. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1293. #define OMAP54XX_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
  1294. #define OMAP54XX_OPTFCLKEN_UTMI_P2_CLK_WIDTH 0x1
  1295. #define OMAP54XX_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
  1296. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL */
  1297. #define OMAP54XX_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
  1298. #define OMAP54XX_OPTFCLKEN_UTMI_P3_CLK_WIDTH 0x1
  1299. #define OMAP54XX_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
  1300. /* Used by CM_CORE_AON_DEBUG_OUT, CM_CORE_DEBUG_OUT */
  1301. #define OMAP54XX_OUTPUT_SHIFT 0
  1302. #define OMAP54XX_OUTPUT_WIDTH 0x20
  1303. #define OMAP54XX_OUTPUT_MASK (0xffffffff << 0)
  1304. /* Used by CM_CLKSEL_ABE */
  1305. #define OMAP54XX_PAD_CLKS_GATE_SHIFT 8
  1306. #define OMAP54XX_PAD_CLKS_GATE_WIDTH 0x1
  1307. #define OMAP54XX_PAD_CLKS_GATE_MASK (1 << 8)
  1308. /* Used by CM_RESTORE_ST */
  1309. #define OMAP54XX_PHASE1_COMPLETED_SHIFT 0
  1310. #define OMAP54XX_PHASE1_COMPLETED_WIDTH 0x1
  1311. #define OMAP54XX_PHASE1_COMPLETED_MASK (1 << 0)
  1312. /* Used by CM_RESTORE_ST */
  1313. #define OMAP54XX_PHASE2A_COMPLETED_SHIFT 1
  1314. #define OMAP54XX_PHASE2A_COMPLETED_WIDTH 0x1
  1315. #define OMAP54XX_PHASE2A_COMPLETED_MASK (1 << 1)
  1316. /* Used by CM_RESTORE_ST */
  1317. #define OMAP54XX_PHASE2B_COMPLETED_SHIFT 2
  1318. #define OMAP54XX_PHASE2B_COMPLETED_WIDTH 0x1
  1319. #define OMAP54XX_PHASE2B_COMPLETED_MASK (1 << 2)
  1320. /* Used by CM_DYN_DEP_PRESCAL */
  1321. #define OMAP54XX_PRESCAL_SHIFT 0
  1322. #define OMAP54XX_PRESCAL_WIDTH 0x6
  1323. #define OMAP54XX_PRESCAL_MASK (0x3f << 0)
  1324. /* Used by REVISION_CM_CORE, REVISION_CM_CORE_AON */
  1325. #define OMAP54XX_R_RTL_SHIFT 11
  1326. #define OMAP54XX_R_RTL_WIDTH 0x5
  1327. #define OMAP54XX_R_RTL_MASK (0x1f << 11)
  1328. /* Used by CM_L3INIT_USB_HOST_HS_CLKCTRL, CM_L3INIT_USB_TLL_HS_CLKCTRL */
  1329. #define OMAP54XX_SAR_MODE_SHIFT 4
  1330. #define OMAP54XX_SAR_MODE_WIDTH 0x1
  1331. #define OMAP54XX_SAR_MODE_MASK (1 << 4)
  1332. /* Used by REVISION_CM_CORE, REVISION_CM_CORE_AON */
  1333. #define OMAP54XX_SCHEME_SHIFT 30
  1334. #define OMAP54XX_SCHEME_WIDTH 0x2
  1335. #define OMAP54XX_SCHEME_MASK (0x3 << 30)
  1336. /* Used by CM_L4CFG_DYNAMICDEP */
  1337. #define OMAP54XX_SDMA_DYNDEP_SHIFT 11
  1338. #define OMAP54XX_SDMA_DYNDEP_WIDTH 0x1
  1339. #define OMAP54XX_SDMA_DYNDEP_MASK (1 << 11)
  1340. /* Used by CM_IPU_STATICDEP, CM_MPU_STATICDEP */
  1341. #define OMAP54XX_SDMA_STATDEP_SHIFT 11
  1342. #define OMAP54XX_SDMA_STATDEP_WIDTH 0x1
  1343. #define OMAP54XX_SDMA_STATDEP_MASK (1 << 11)
  1344. /* Used by CM_CORE_AON_DEBUG_CFG */
  1345. #define OMAP54XX_SEL0_SHIFT 0
  1346. #define OMAP54XX_SEL0_WIDTH 0x7
  1347. #define OMAP54XX_SEL0_MASK (0x7f << 0)
  1348. /* Renamed from SEL0 Used by CM_CORE_DEBUG_CFG */
  1349. #define OMAP54XX_SEL0_0_7_SHIFT 0
  1350. #define OMAP54XX_SEL0_0_7_WIDTH 0x8
  1351. #define OMAP54XX_SEL0_0_7_MASK (0xff << 0)
  1352. /* Used by CM_CORE_AON_DEBUG_CFG */
  1353. #define OMAP54XX_SEL1_SHIFT 8
  1354. #define OMAP54XX_SEL1_WIDTH 0x7
  1355. #define OMAP54XX_SEL1_MASK (0x7f << 8)
  1356. /* Renamed from SEL1 Used by CM_CORE_DEBUG_CFG */
  1357. #define OMAP54XX_SEL1_CORE_DEBUG_CFG_SHIFT 8
  1358. #define OMAP54XX_SEL1_CORE_DEBUG_CFG_WIDTH 0x8
  1359. #define OMAP54XX_SEL1_CORE_DEBUG_CFG_MASK (0xff << 8)
  1360. /* Used by CM_CORE_AON_DEBUG_CFG */
  1361. #define OMAP54XX_SEL2_SHIFT 16
  1362. #define OMAP54XX_SEL2_WIDTH 0x7
  1363. #define OMAP54XX_SEL2_MASK (0x7f << 16)
  1364. /* Renamed from SEL2 Used by CM_CORE_DEBUG_CFG */
  1365. #define OMAP54XX_SEL2_CORE_DEBUG_CFG_SHIFT 16
  1366. #define OMAP54XX_SEL2_CORE_DEBUG_CFG_WIDTH 0x8
  1367. #define OMAP54XX_SEL2_CORE_DEBUG_CFG_MASK (0xff << 16)
  1368. /* Used by CM_CORE_AON_DEBUG_CFG */
  1369. #define OMAP54XX_SEL3_SHIFT 24
  1370. #define OMAP54XX_SEL3_WIDTH 0x7
  1371. #define OMAP54XX_SEL3_MASK (0x7f << 24)
  1372. /* Renamed from SEL3 Used by CM_CORE_DEBUG_CFG */
  1373. #define OMAP54XX_SEL3_CORE_DEBUG_CFG_SHIFT 24
  1374. #define OMAP54XX_SEL3_CORE_DEBUG_CFG_WIDTH 0x8
  1375. #define OMAP54XX_SEL3_CORE_DEBUG_CFG_MASK (0xff << 24)
  1376. /* Used by CM_CLKSEL_ABE */
  1377. #define OMAP54XX_SLIMBUS1_CLK_GATE_SHIFT 10
  1378. #define OMAP54XX_SLIMBUS1_CLK_GATE_WIDTH 0x1
  1379. #define OMAP54XX_SLIMBUS1_CLK_GATE_MASK (1 << 10)
  1380. /*
  1381. * Used by CM_ABE_AESS_CLKCTRL, CM_C2C_C2C_CLKCTRL, CM_CAM_FDIF_CLKCTRL,
  1382. * CM_CAM_ISS_CLKCTRL, CM_DMA_DMA_SYSTEM_CLKCTRL, CM_DSP_DSP_CLKCTRL,
  1383. * CM_DSS_BB2D_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL,
  1384. * CM_GPU_GPU_CLKCTRL, CM_IPU_IPU_CLKCTRL, CM_IVA_IVA_CLKCTRL,
  1385. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_IEEE1500_2_OCP_CLKCTRL,
  1386. * CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_SATA_CLKCTRL,
  1387. * CM_L3INIT_UNIPRO2_CLKCTRL, CM_L3INIT_USB_HOST_HS_CLKCTRL,
  1388. * CM_L3INIT_USB_OTG_SS_CLKCTRL, CM_L4SEC_DMA_CRYPTO_CLKCTRL,
  1389. * CM_MIPIEXT_LLI_CLKCTRL, CM_MPU_MPU_CLKCTRL
  1390. */
  1391. #define OMAP54XX_STBYST_SHIFT 18
  1392. #define OMAP54XX_STBYST_WIDTH 0x1
  1393. #define OMAP54XX_STBYST_MASK (1 << 18)
  1394. /*
  1395. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_IVA,
  1396. * CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER, CM_IDLEST_DPLL_UNIPRO1,
  1397. * CM_IDLEST_DPLL_UNIPRO2, CM_IDLEST_DPLL_USB
  1398. */
  1399. #define OMAP54XX_ST_DPLL_CLK_SHIFT 0
  1400. #define OMAP54XX_ST_DPLL_CLK_WIDTH 0x1
  1401. #define OMAP54XX_ST_DPLL_CLK_MASK (1 << 0)
  1402. /*
  1403. * Used by CM_CLKDCOLDO_DPLL_UNIPRO1, CM_CLKDCOLDO_DPLL_UNIPRO2,
  1404. * CM_CLKDCOLDO_DPLL_USB
  1405. */
  1406. #define OMAP54XX_ST_DPLL_CLKDCOLDO_SHIFT 9
  1407. #define OMAP54XX_ST_DPLL_CLKDCOLDO_WIDTH 0x1
  1408. #define OMAP54XX_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
  1409. /*
  1410. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_IVA,
  1411. * CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER, CM_IDLEST_DPLL_UNIPRO1,
  1412. * CM_IDLEST_DPLL_UNIPRO2, CM_IDLEST_DPLL_USB
  1413. */
  1414. #define OMAP54XX_ST_DPLL_INIT_SHIFT 4
  1415. #define OMAP54XX_ST_DPLL_INIT_WIDTH 0x1
  1416. #define OMAP54XX_ST_DPLL_INIT_MASK (1 << 4)
  1417. /*
  1418. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_IVA,
  1419. * CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER, CM_IDLEST_DPLL_UNIPRO1,
  1420. * CM_IDLEST_DPLL_UNIPRO2, CM_IDLEST_DPLL_USB
  1421. */
  1422. #define OMAP54XX_ST_DPLL_MODE_SHIFT 1
  1423. #define OMAP54XX_ST_DPLL_MODE_WIDTH 0x3
  1424. #define OMAP54XX_ST_DPLL_MODE_MASK (0x7 << 1)
  1425. /* Used by CM_CLKSEL_SYS */
  1426. #define OMAP54XX_SYS_CLKSEL_SHIFT 0
  1427. #define OMAP54XX_SYS_CLKSEL_WIDTH 0x3
  1428. #define OMAP54XX_SYS_CLKSEL_MASK (0x7 << 0)
  1429. /*
  1430. * Used by CM_C2C_DYNAMICDEP, CM_DSP_DYNAMICDEP, CM_EMU_DYNAMICDEP,
  1431. * CM_IPU_DYNAMICDEP, CM_L3MAIN1_DYNAMICDEP, CM_L3MAIN2_DYNAMICDEP,
  1432. * CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP, CM_MIPIEXT_DYNAMICDEP,
  1433. * CM_MPU_DYNAMICDEP
  1434. */
  1435. #define OMAP54XX_WINDOWSIZE_SHIFT 24
  1436. #define OMAP54XX_WINDOWSIZE_WIDTH 0x4
  1437. #define OMAP54XX_WINDOWSIZE_MASK (0xf << 24)
  1438. /* Used by CM_L3MAIN1_DYNAMICDEP */
  1439. #define OMAP54XX_WKUPAON_DYNDEP_SHIFT 15
  1440. #define OMAP54XX_WKUPAON_DYNDEP_WIDTH 0x1
  1441. #define OMAP54XX_WKUPAON_DYNDEP_MASK (1 << 15)
  1442. /*
  1443. * Used by CM_DMA_STATICDEP, CM_DSP_STATICDEP, CM_IPU_STATICDEP,
  1444. * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP
  1445. */
  1446. #define OMAP54XX_WKUPAON_STATDEP_SHIFT 15
  1447. #define OMAP54XX_WKUPAON_STATDEP_WIDTH 0x1
  1448. #define OMAP54XX_WKUPAON_STATDEP_MASK (1 << 15)
  1449. /* Used by REVISION_CM_CORE, REVISION_CM_CORE_AON */
  1450. #define OMAP54XX_X_MAJOR_SHIFT 8
  1451. #define OMAP54XX_X_MAJOR_WIDTH 0x3
  1452. #define OMAP54XX_X_MAJOR_MASK (0x7 << 8)
  1453. /* Used by REVISION_CM_CORE, REVISION_CM_CORE_AON */
  1454. #define OMAP54XX_Y_MINOR_SHIFT 0
  1455. #define OMAP54XX_Y_MINOR_WIDTH 0x6
  1456. #define OMAP54XX_Y_MINOR_MASK (0x3f << 0)
  1457. #endif