anatop.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/regmap.h>
  17. #include "common.h"
  18. #define REG_SET 0x4
  19. #define REG_CLR 0x8
  20. #define ANADIG_REG_2P5 0x130
  21. #define ANADIG_REG_CORE 0x140
  22. #define ANADIG_ANA_MISC0 0x150
  23. #define ANADIG_USB1_CHRG_DETECT 0x1b0
  24. #define ANADIG_USB2_CHRG_DETECT 0x210
  25. #define ANADIG_DIGPROG 0x260
  26. #define BM_ANADIG_REG_2P5_ENABLE_WEAK_LINREG 0x40000
  27. #define BM_ANADIG_REG_CORE_FET_ODRIVE 0x20000000
  28. #define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG 0x1000
  29. #define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B 0x80000
  30. #define BM_ANADIG_USB_CHRG_DETECT_EN_B 0x100000
  31. static struct regmap *anatop;
  32. static void imx_anatop_enable_weak2p5(bool enable)
  33. {
  34. u32 reg, val;
  35. regmap_read(anatop, ANADIG_ANA_MISC0, &val);
  36. /* can only be enabled when stop_mode_config is clear. */
  37. reg = ANADIG_REG_2P5;
  38. reg += (enable && (val & BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG) == 0) ?
  39. REG_SET : REG_CLR;
  40. regmap_write(anatop, reg, BM_ANADIG_REG_2P5_ENABLE_WEAK_LINREG);
  41. }
  42. static void imx_anatop_enable_fet_odrive(bool enable)
  43. {
  44. regmap_write(anatop, ANADIG_REG_CORE + (enable ? REG_SET : REG_CLR),
  45. BM_ANADIG_REG_CORE_FET_ODRIVE);
  46. }
  47. void imx_anatop_pre_suspend(void)
  48. {
  49. imx_anatop_enable_weak2p5(true);
  50. imx_anatop_enable_fet_odrive(true);
  51. }
  52. void imx_anatop_post_resume(void)
  53. {
  54. imx_anatop_enable_fet_odrive(false);
  55. imx_anatop_enable_weak2p5(false);
  56. }
  57. void imx_anatop_usb_chrg_detect_disable(void)
  58. {
  59. regmap_write(anatop, ANADIG_USB1_CHRG_DETECT,
  60. BM_ANADIG_USB_CHRG_DETECT_EN_B
  61. | BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  62. regmap_write(anatop, ANADIG_USB2_CHRG_DETECT,
  63. BM_ANADIG_USB_CHRG_DETECT_EN_B |
  64. BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  65. }
  66. u32 imx_anatop_get_digprog(void)
  67. {
  68. struct device_node *np;
  69. void __iomem *anatop_base;
  70. static u32 digprog;
  71. if (digprog)
  72. return digprog;
  73. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
  74. anatop_base = of_iomap(np, 0);
  75. WARN_ON(!anatop_base);
  76. digprog = readl_relaxed(anatop_base + ANADIG_DIGPROG);
  77. return digprog;
  78. }
  79. void __init imx_anatop_init(void)
  80. {
  81. anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
  82. if (IS_ERR(anatop)) {
  83. pr_err("%s: failed to find imx6q-anatop regmap!\n", __func__);
  84. return;
  85. }
  86. }