common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * arch/arm/mach-dove/common.c
  3. *
  4. * Core functions for Marvell Dove 88AP510 System On Chip
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/dma-mapping.h>
  12. #include <linux/init.h>
  13. #include <linux/of.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/platform_data/dma-mv_xor.h>
  16. #include <linux/platform_data/usb-ehci-orion.h>
  17. #include <linux/platform_device.h>
  18. #include <asm/hardware/cache-tauros2.h>
  19. #include <asm/mach/arch.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/mach/time.h>
  22. #include <mach/bridge-regs.h>
  23. #include <mach/pm.h>
  24. #include <plat/common.h>
  25. #include <plat/irq.h>
  26. #include <plat/time.h>
  27. #include "common.h"
  28. /*****************************************************************************
  29. * I/O Address Mapping
  30. ****************************************************************************/
  31. static struct map_desc dove_io_desc[] __initdata = {
  32. {
  33. .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
  34. .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
  35. .length = DOVE_SB_REGS_SIZE,
  36. .type = MT_DEVICE,
  37. }, {
  38. .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
  39. .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
  40. .length = DOVE_NB_REGS_SIZE,
  41. .type = MT_DEVICE,
  42. },
  43. };
  44. void __init dove_map_io(void)
  45. {
  46. iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
  47. }
  48. /*****************************************************************************
  49. * CLK tree
  50. ****************************************************************************/
  51. static int dove_tclk;
  52. static DEFINE_SPINLOCK(gating_lock);
  53. static struct clk *tclk;
  54. static struct clk __init *dove_register_gate(const char *name,
  55. const char *parent, u8 bit_idx)
  56. {
  57. return clk_register_gate(NULL, name, parent, 0,
  58. (void __iomem *)CLOCK_GATING_CONTROL,
  59. bit_idx, 0, &gating_lock);
  60. }
  61. static void __init dove_clk_init(void)
  62. {
  63. struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
  64. struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
  65. struct clk *xor0, *xor1, *ge, *gephy;
  66. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  67. dove_tclk);
  68. usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
  69. usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
  70. sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
  71. pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
  72. pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
  73. sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
  74. sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
  75. nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
  76. camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
  77. i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
  78. i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
  79. crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
  80. ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
  81. pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
  82. xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
  83. xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
  84. gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
  85. ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
  86. orion_clkdev_add(NULL, "orion_spi.0", tclk);
  87. orion_clkdev_add(NULL, "orion_spi.1", tclk);
  88. orion_clkdev_add(NULL, "orion_wdt", tclk);
  89. orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
  90. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  91. orion_clkdev_add(NULL, "orion-ehci.1", usb1);
  92. orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
  93. orion_clkdev_add(NULL, "sata_mv.0", sata);
  94. orion_clkdev_add("0", "pcie", pex0);
  95. orion_clkdev_add("1", "pcie", pex1);
  96. orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
  97. orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
  98. orion_clkdev_add(NULL, "orion_nand", nand);
  99. orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
  100. orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
  101. orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
  102. orion_clkdev_add(NULL, "mv_crypto", crypto);
  103. orion_clkdev_add(NULL, "dove-ac97", ac97);
  104. orion_clkdev_add(NULL, "dove-pdma", pdma);
  105. orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
  106. orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
  107. }
  108. /*****************************************************************************
  109. * EHCI0
  110. ****************************************************************************/
  111. void __init dove_ehci0_init(void)
  112. {
  113. orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
  114. }
  115. /*****************************************************************************
  116. * EHCI1
  117. ****************************************************************************/
  118. void __init dove_ehci1_init(void)
  119. {
  120. orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
  121. }
  122. /*****************************************************************************
  123. * GE00
  124. ****************************************************************************/
  125. void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  126. {
  127. orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
  128. IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
  129. 1600);
  130. }
  131. /*****************************************************************************
  132. * SoC RTC
  133. ****************************************************************************/
  134. void __init dove_rtc_init(void)
  135. {
  136. orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
  137. }
  138. /*****************************************************************************
  139. * SATA
  140. ****************************************************************************/
  141. void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
  142. {
  143. orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
  144. }
  145. /*****************************************************************************
  146. * UART0
  147. ****************************************************************************/
  148. void __init dove_uart0_init(void)
  149. {
  150. orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
  151. IRQ_DOVE_UART_0, tclk);
  152. }
  153. /*****************************************************************************
  154. * UART1
  155. ****************************************************************************/
  156. void __init dove_uart1_init(void)
  157. {
  158. orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
  159. IRQ_DOVE_UART_1, tclk);
  160. }
  161. /*****************************************************************************
  162. * UART2
  163. ****************************************************************************/
  164. void __init dove_uart2_init(void)
  165. {
  166. orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
  167. IRQ_DOVE_UART_2, tclk);
  168. }
  169. /*****************************************************************************
  170. * UART3
  171. ****************************************************************************/
  172. void __init dove_uart3_init(void)
  173. {
  174. orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
  175. IRQ_DOVE_UART_3, tclk);
  176. }
  177. /*****************************************************************************
  178. * SPI
  179. ****************************************************************************/
  180. void __init dove_spi0_init(void)
  181. {
  182. orion_spi_init(DOVE_SPI0_PHYS_BASE);
  183. }
  184. void __init dove_spi1_init(void)
  185. {
  186. orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
  187. }
  188. /*****************************************************************************
  189. * I2C
  190. ****************************************************************************/
  191. void __init dove_i2c_init(void)
  192. {
  193. orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
  194. }
  195. /*****************************************************************************
  196. * Time handling
  197. ****************************************************************************/
  198. void __init dove_init_early(void)
  199. {
  200. orion_time_set_base(TIMER_VIRT_BASE);
  201. mvebu_mbus_init("marvell,dove-mbus",
  202. BRIDGE_WINS_BASE, BRIDGE_WINS_SZ,
  203. DOVE_MC_WINS_BASE, DOVE_MC_WINS_SZ);
  204. }
  205. static int __init dove_find_tclk(void)
  206. {
  207. return 166666667;
  208. }
  209. void __init dove_timer_init(void)
  210. {
  211. dove_tclk = dove_find_tclk();
  212. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  213. IRQ_DOVE_BRIDGE, dove_tclk);
  214. }
  215. /*****************************************************************************
  216. * Cryptographic Engines and Security Accelerator (CESA)
  217. ****************************************************************************/
  218. void __init dove_crypto_init(void)
  219. {
  220. orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
  221. DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
  222. }
  223. /*****************************************************************************
  224. * XOR 0
  225. ****************************************************************************/
  226. void __init dove_xor0_init(void)
  227. {
  228. orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
  229. IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
  230. }
  231. /*****************************************************************************
  232. * XOR 1
  233. ****************************************************************************/
  234. void __init dove_xor1_init(void)
  235. {
  236. orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
  237. IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
  238. }
  239. /*****************************************************************************
  240. * SDIO
  241. ****************************************************************************/
  242. static u64 sdio_dmamask = DMA_BIT_MASK(32);
  243. static struct resource dove_sdio0_resources[] = {
  244. {
  245. .start = DOVE_SDIO0_PHYS_BASE,
  246. .end = DOVE_SDIO0_PHYS_BASE + 0xff,
  247. .flags = IORESOURCE_MEM,
  248. }, {
  249. .start = IRQ_DOVE_SDIO0,
  250. .end = IRQ_DOVE_SDIO0,
  251. .flags = IORESOURCE_IRQ,
  252. },
  253. };
  254. static struct platform_device dove_sdio0 = {
  255. .name = "sdhci-dove",
  256. .id = 0,
  257. .dev = {
  258. .dma_mask = &sdio_dmamask,
  259. .coherent_dma_mask = DMA_BIT_MASK(32),
  260. },
  261. .resource = dove_sdio0_resources,
  262. .num_resources = ARRAY_SIZE(dove_sdio0_resources),
  263. };
  264. void __init dove_sdio0_init(void)
  265. {
  266. platform_device_register(&dove_sdio0);
  267. }
  268. static struct resource dove_sdio1_resources[] = {
  269. {
  270. .start = DOVE_SDIO1_PHYS_BASE,
  271. .end = DOVE_SDIO1_PHYS_BASE + 0xff,
  272. .flags = IORESOURCE_MEM,
  273. }, {
  274. .start = IRQ_DOVE_SDIO1,
  275. .end = IRQ_DOVE_SDIO1,
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. };
  279. static struct platform_device dove_sdio1 = {
  280. .name = "sdhci-dove",
  281. .id = 1,
  282. .dev = {
  283. .dma_mask = &sdio_dmamask,
  284. .coherent_dma_mask = DMA_BIT_MASK(32),
  285. },
  286. .resource = dove_sdio1_resources,
  287. .num_resources = ARRAY_SIZE(dove_sdio1_resources),
  288. };
  289. void __init dove_sdio1_init(void)
  290. {
  291. platform_device_register(&dove_sdio1);
  292. }
  293. void __init dove_setup_cpu_wins(void)
  294. {
  295. /*
  296. * The PCIe windows will no longer be statically allocated
  297. * here once Dove is migrated to the pci-mvebu driver.
  298. */
  299. mvebu_mbus_add_window_remap_flags("pcie0.0",
  300. DOVE_PCIE0_IO_PHYS_BASE,
  301. DOVE_PCIE0_IO_SIZE,
  302. DOVE_PCIE0_IO_BUS_BASE,
  303. MVEBU_MBUS_PCI_IO);
  304. mvebu_mbus_add_window_remap_flags("pcie1.0",
  305. DOVE_PCIE1_IO_PHYS_BASE,
  306. DOVE_PCIE1_IO_SIZE,
  307. DOVE_PCIE1_IO_BUS_BASE,
  308. MVEBU_MBUS_PCI_IO);
  309. mvebu_mbus_add_window_remap_flags("pcie0.0",
  310. DOVE_PCIE0_MEM_PHYS_BASE,
  311. DOVE_PCIE0_MEM_SIZE,
  312. MVEBU_MBUS_NO_REMAP,
  313. MVEBU_MBUS_PCI_MEM);
  314. mvebu_mbus_add_window_remap_flags("pcie1.0",
  315. DOVE_PCIE1_MEM_PHYS_BASE,
  316. DOVE_PCIE1_MEM_SIZE,
  317. MVEBU_MBUS_NO_REMAP,
  318. MVEBU_MBUS_PCI_MEM);
  319. mvebu_mbus_add_window("cesa", DOVE_CESA_PHYS_BASE,
  320. DOVE_CESA_SIZE);
  321. mvebu_mbus_add_window("bootrom", DOVE_BOOTROM_PHYS_BASE,
  322. DOVE_BOOTROM_SIZE);
  323. mvebu_mbus_add_window("scratchpad", DOVE_SCRATCHPAD_PHYS_BASE,
  324. DOVE_SCRATCHPAD_SIZE);
  325. }
  326. void __init dove_init(void)
  327. {
  328. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  329. (dove_tclk + 499999) / 1000000);
  330. #ifdef CONFIG_CACHE_TAUROS2
  331. tauros2_init(0);
  332. #endif
  333. dove_setup_cpu_wins();
  334. /* Setup root of clk tree */
  335. dove_clk_init();
  336. /* internal devices that every board has */
  337. dove_rtc_init();
  338. dove_xor0_init();
  339. dove_xor1_init();
  340. }
  341. void dove_restart(enum reboot_mode mode, const char *cmd)
  342. {
  343. /*
  344. * Enable soft reset to assert RSTOUTn.
  345. */
  346. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  347. /*
  348. * Assert soft reset.
  349. */
  350. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  351. while (1)
  352. ;
  353. }