da850.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/gpio.h>
  15. #include <linux/init.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/cpufreq.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <asm/mach/map.h>
  21. #include <mach/psc.h>
  22. #include <mach/irqs.h>
  23. #include <mach/cputype.h>
  24. #include <mach/common.h>
  25. #include <mach/time.h>
  26. #include <mach/da8xx.h>
  27. #include <mach/cpufreq.h>
  28. #include <mach/pm.h>
  29. #include <mach/gpio-davinci.h>
  30. #include "clock.h"
  31. #include "mux.h"
  32. /* SoC specific clock flags */
  33. #define DA850_CLK_ASYNC3 BIT(16)
  34. #define DA850_PLL1_BASE 0x01e1a000
  35. #define DA850_TIMER64P2_BASE 0x01f0c000
  36. #define DA850_TIMER64P3_BASE 0x01f0d000
  37. #define DA850_REF_FREQ 24000000
  38. #define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
  39. #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
  40. #define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
  41. static int da850_set_armrate(struct clk *clk, unsigned long rate);
  42. static int da850_round_armrate(struct clk *clk, unsigned long rate);
  43. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
  44. static struct pll_data pll0_data = {
  45. .num = 1,
  46. .phys_base = DA8XX_PLL0_BASE,
  47. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  48. };
  49. static struct clk ref_clk = {
  50. .name = "ref_clk",
  51. .rate = DA850_REF_FREQ,
  52. .set_rate = davinci_simple_set_rate,
  53. };
  54. static struct clk pll0_clk = {
  55. .name = "pll0",
  56. .parent = &ref_clk,
  57. .pll_data = &pll0_data,
  58. .flags = CLK_PLL,
  59. .set_rate = da850_set_pll0rate,
  60. };
  61. static struct clk pll0_aux_clk = {
  62. .name = "pll0_aux_clk",
  63. .parent = &pll0_clk,
  64. .flags = CLK_PLL | PRE_PLL,
  65. };
  66. static struct clk pll0_sysclk1 = {
  67. .name = "pll0_sysclk1",
  68. .parent = &pll0_clk,
  69. .flags = CLK_PLL,
  70. .div_reg = PLLDIV1,
  71. };
  72. static struct clk pll0_sysclk2 = {
  73. .name = "pll0_sysclk2",
  74. .parent = &pll0_clk,
  75. .flags = CLK_PLL,
  76. .div_reg = PLLDIV2,
  77. };
  78. static struct clk pll0_sysclk3 = {
  79. .name = "pll0_sysclk3",
  80. .parent = &pll0_clk,
  81. .flags = CLK_PLL,
  82. .div_reg = PLLDIV3,
  83. .set_rate = davinci_set_sysclk_rate,
  84. .maxrate = 100000000,
  85. };
  86. static struct clk pll0_sysclk4 = {
  87. .name = "pll0_sysclk4",
  88. .parent = &pll0_clk,
  89. .flags = CLK_PLL,
  90. .div_reg = PLLDIV4,
  91. };
  92. static struct clk pll0_sysclk5 = {
  93. .name = "pll0_sysclk5",
  94. .parent = &pll0_clk,
  95. .flags = CLK_PLL,
  96. .div_reg = PLLDIV5,
  97. };
  98. static struct clk pll0_sysclk6 = {
  99. .name = "pll0_sysclk6",
  100. .parent = &pll0_clk,
  101. .flags = CLK_PLL,
  102. .div_reg = PLLDIV6,
  103. };
  104. static struct clk pll0_sysclk7 = {
  105. .name = "pll0_sysclk7",
  106. .parent = &pll0_clk,
  107. .flags = CLK_PLL,
  108. .div_reg = PLLDIV7,
  109. };
  110. static struct pll_data pll1_data = {
  111. .num = 2,
  112. .phys_base = DA850_PLL1_BASE,
  113. .flags = PLL_HAS_POSTDIV,
  114. };
  115. static struct clk pll1_clk = {
  116. .name = "pll1",
  117. .parent = &ref_clk,
  118. .pll_data = &pll1_data,
  119. .flags = CLK_PLL,
  120. };
  121. static struct clk pll1_aux_clk = {
  122. .name = "pll1_aux_clk",
  123. .parent = &pll1_clk,
  124. .flags = CLK_PLL | PRE_PLL,
  125. };
  126. static struct clk pll1_sysclk2 = {
  127. .name = "pll1_sysclk2",
  128. .parent = &pll1_clk,
  129. .flags = CLK_PLL,
  130. .div_reg = PLLDIV2,
  131. };
  132. static struct clk pll1_sysclk3 = {
  133. .name = "pll1_sysclk3",
  134. .parent = &pll1_clk,
  135. .flags = CLK_PLL,
  136. .div_reg = PLLDIV3,
  137. };
  138. static struct clk i2c0_clk = {
  139. .name = "i2c0",
  140. .parent = &pll0_aux_clk,
  141. };
  142. static struct clk timerp64_0_clk = {
  143. .name = "timer0",
  144. .parent = &pll0_aux_clk,
  145. };
  146. static struct clk timerp64_1_clk = {
  147. .name = "timer1",
  148. .parent = &pll0_aux_clk,
  149. };
  150. static struct clk arm_rom_clk = {
  151. .name = "arm_rom",
  152. .parent = &pll0_sysclk2,
  153. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  154. .flags = ALWAYS_ENABLED,
  155. };
  156. static struct clk tpcc0_clk = {
  157. .name = "tpcc0",
  158. .parent = &pll0_sysclk2,
  159. .lpsc = DA8XX_LPSC0_TPCC,
  160. .flags = ALWAYS_ENABLED | CLK_PSC,
  161. };
  162. static struct clk tptc0_clk = {
  163. .name = "tptc0",
  164. .parent = &pll0_sysclk2,
  165. .lpsc = DA8XX_LPSC0_TPTC0,
  166. .flags = ALWAYS_ENABLED,
  167. };
  168. static struct clk tptc1_clk = {
  169. .name = "tptc1",
  170. .parent = &pll0_sysclk2,
  171. .lpsc = DA8XX_LPSC0_TPTC1,
  172. .flags = ALWAYS_ENABLED,
  173. };
  174. static struct clk tpcc1_clk = {
  175. .name = "tpcc1",
  176. .parent = &pll0_sysclk2,
  177. .lpsc = DA850_LPSC1_TPCC1,
  178. .gpsc = 1,
  179. .flags = CLK_PSC | ALWAYS_ENABLED,
  180. };
  181. static struct clk tptc2_clk = {
  182. .name = "tptc2",
  183. .parent = &pll0_sysclk2,
  184. .lpsc = DA850_LPSC1_TPTC2,
  185. .gpsc = 1,
  186. .flags = ALWAYS_ENABLED,
  187. };
  188. static struct clk pruss_clk = {
  189. .name = "pruss",
  190. .parent = &pll0_sysclk2,
  191. .lpsc = DA8XX_LPSC0_PRUSS,
  192. };
  193. static struct clk uart0_clk = {
  194. .name = "uart0",
  195. .parent = &pll0_sysclk2,
  196. .lpsc = DA8XX_LPSC0_UART0,
  197. };
  198. static struct clk uart1_clk = {
  199. .name = "uart1",
  200. .parent = &pll0_sysclk2,
  201. .lpsc = DA8XX_LPSC1_UART1,
  202. .gpsc = 1,
  203. .flags = DA850_CLK_ASYNC3,
  204. };
  205. static struct clk uart2_clk = {
  206. .name = "uart2",
  207. .parent = &pll0_sysclk2,
  208. .lpsc = DA8XX_LPSC1_UART2,
  209. .gpsc = 1,
  210. .flags = DA850_CLK_ASYNC3,
  211. };
  212. static struct clk aintc_clk = {
  213. .name = "aintc",
  214. .parent = &pll0_sysclk4,
  215. .lpsc = DA8XX_LPSC0_AINTC,
  216. .flags = ALWAYS_ENABLED,
  217. };
  218. static struct clk gpio_clk = {
  219. .name = "gpio",
  220. .parent = &pll0_sysclk4,
  221. .lpsc = DA8XX_LPSC1_GPIO,
  222. .gpsc = 1,
  223. };
  224. static struct clk i2c1_clk = {
  225. .name = "i2c1",
  226. .parent = &pll0_sysclk4,
  227. .lpsc = DA8XX_LPSC1_I2C,
  228. .gpsc = 1,
  229. };
  230. static struct clk emif3_clk = {
  231. .name = "emif3",
  232. .parent = &pll0_sysclk5,
  233. .lpsc = DA8XX_LPSC1_EMIF3C,
  234. .gpsc = 1,
  235. .flags = ALWAYS_ENABLED,
  236. };
  237. static struct clk arm_clk = {
  238. .name = "arm",
  239. .parent = &pll0_sysclk6,
  240. .lpsc = DA8XX_LPSC0_ARM,
  241. .flags = ALWAYS_ENABLED,
  242. .set_rate = da850_set_armrate,
  243. .round_rate = da850_round_armrate,
  244. };
  245. static struct clk rmii_clk = {
  246. .name = "rmii",
  247. .parent = &pll0_sysclk7,
  248. };
  249. static struct clk emac_clk = {
  250. .name = "emac",
  251. .parent = &pll0_sysclk4,
  252. .lpsc = DA8XX_LPSC1_CPGMAC,
  253. .gpsc = 1,
  254. };
  255. static struct clk mcasp_clk = {
  256. .name = "mcasp",
  257. .parent = &pll0_sysclk2,
  258. .lpsc = DA8XX_LPSC1_McASP0,
  259. .gpsc = 1,
  260. .flags = DA850_CLK_ASYNC3,
  261. };
  262. static struct clk lcdc_clk = {
  263. .name = "lcdc",
  264. .parent = &pll0_sysclk2,
  265. .lpsc = DA8XX_LPSC1_LCDC,
  266. .gpsc = 1,
  267. };
  268. static struct clk mmcsd0_clk = {
  269. .name = "mmcsd0",
  270. .parent = &pll0_sysclk2,
  271. .lpsc = DA8XX_LPSC0_MMC_SD,
  272. };
  273. static struct clk mmcsd1_clk = {
  274. .name = "mmcsd1",
  275. .parent = &pll0_sysclk2,
  276. .lpsc = DA850_LPSC1_MMC_SD1,
  277. .gpsc = 1,
  278. };
  279. static struct clk aemif_clk = {
  280. .name = "aemif",
  281. .parent = &pll0_sysclk3,
  282. .lpsc = DA8XX_LPSC0_EMIF25,
  283. .flags = ALWAYS_ENABLED,
  284. };
  285. static struct clk usb11_clk = {
  286. .name = "usb11",
  287. .parent = &pll0_sysclk4,
  288. .lpsc = DA8XX_LPSC1_USB11,
  289. .gpsc = 1,
  290. };
  291. static struct clk usb20_clk = {
  292. .name = "usb20",
  293. .parent = &pll0_sysclk2,
  294. .lpsc = DA8XX_LPSC1_USB20,
  295. .gpsc = 1,
  296. };
  297. static struct clk spi0_clk = {
  298. .name = "spi0",
  299. .parent = &pll0_sysclk2,
  300. .lpsc = DA8XX_LPSC0_SPI0,
  301. };
  302. static struct clk spi1_clk = {
  303. .name = "spi1",
  304. .parent = &pll0_sysclk2,
  305. .lpsc = DA8XX_LPSC1_SPI1,
  306. .gpsc = 1,
  307. .flags = DA850_CLK_ASYNC3,
  308. };
  309. static struct clk vpif_clk = {
  310. .name = "vpif",
  311. .parent = &pll0_sysclk2,
  312. .lpsc = DA850_LPSC1_VPIF,
  313. .gpsc = 1,
  314. };
  315. static struct clk sata_clk = {
  316. .name = "sata",
  317. .parent = &pll0_sysclk2,
  318. .lpsc = DA850_LPSC1_SATA,
  319. .gpsc = 1,
  320. .flags = PSC_FORCE,
  321. };
  322. static struct clk dsp_clk = {
  323. .name = "dsp",
  324. .parent = &pll0_sysclk1,
  325. .domain = DAVINCI_GPSC_DSPDOMAIN,
  326. .lpsc = DA8XX_LPSC0_GEM,
  327. .flags = PSC_LRST | PSC_FORCE,
  328. };
  329. static struct clk ehrpwm_clk = {
  330. .name = "ehrpwm",
  331. .parent = &pll0_sysclk2,
  332. .lpsc = DA8XX_LPSC1_PWM,
  333. .gpsc = 1,
  334. .flags = DA850_CLK_ASYNC3,
  335. };
  336. #define DA8XX_EHRPWM_TBCLKSYNC BIT(12)
  337. static void ehrpwm_tblck_enable(struct clk *clk)
  338. {
  339. u32 val;
  340. val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  341. val |= DA8XX_EHRPWM_TBCLKSYNC;
  342. writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  343. }
  344. static void ehrpwm_tblck_disable(struct clk *clk)
  345. {
  346. u32 val;
  347. val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  348. val &= ~DA8XX_EHRPWM_TBCLKSYNC;
  349. writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  350. }
  351. static struct clk ehrpwm_tbclk = {
  352. .name = "ehrpwm_tbclk",
  353. .parent = &ehrpwm_clk,
  354. .clk_enable = ehrpwm_tblck_enable,
  355. .clk_disable = ehrpwm_tblck_disable,
  356. };
  357. static struct clk ecap_clk = {
  358. .name = "ecap",
  359. .parent = &pll0_sysclk2,
  360. .lpsc = DA8XX_LPSC1_ECAP,
  361. .gpsc = 1,
  362. .flags = DA850_CLK_ASYNC3,
  363. };
  364. static struct clk_lookup da850_clks[] = {
  365. CLK(NULL, "ref", &ref_clk),
  366. CLK(NULL, "pll0", &pll0_clk),
  367. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  368. CLK(NULL, "pll0_sysclk1", &pll0_sysclk1),
  369. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  370. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  371. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  372. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  373. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  374. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  375. CLK(NULL, "pll1", &pll1_clk),
  376. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  377. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  378. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  379. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  380. CLK(NULL, "timer0", &timerp64_0_clk),
  381. CLK("watchdog", NULL, &timerp64_1_clk),
  382. CLK(NULL, "arm_rom", &arm_rom_clk),
  383. CLK(NULL, "tpcc0", &tpcc0_clk),
  384. CLK(NULL, "tptc0", &tptc0_clk),
  385. CLK(NULL, "tptc1", &tptc1_clk),
  386. CLK(NULL, "tpcc1", &tpcc1_clk),
  387. CLK(NULL, "tptc2", &tptc2_clk),
  388. CLK("pruss_uio", "pruss", &pruss_clk),
  389. CLK(NULL, "uart0", &uart0_clk),
  390. CLK(NULL, "uart1", &uart1_clk),
  391. CLK(NULL, "uart2", &uart2_clk),
  392. CLK(NULL, "aintc", &aintc_clk),
  393. CLK(NULL, "gpio", &gpio_clk),
  394. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  395. CLK(NULL, "emif3", &emif3_clk),
  396. CLK(NULL, "arm", &arm_clk),
  397. CLK(NULL, "rmii", &rmii_clk),
  398. CLK("davinci_emac.1", NULL, &emac_clk),
  399. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  400. CLK("da8xx_lcdc.0", "fck", &lcdc_clk),
  401. CLK("da830-mmc.0", NULL, &mmcsd0_clk),
  402. CLK("da830-mmc.1", NULL, &mmcsd1_clk),
  403. CLK(NULL, "aemif", &aemif_clk),
  404. CLK(NULL, "usb11", &usb11_clk),
  405. CLK(NULL, "usb20", &usb20_clk),
  406. CLK("spi_davinci.0", NULL, &spi0_clk),
  407. CLK("spi_davinci.1", NULL, &spi1_clk),
  408. CLK("vpif", NULL, &vpif_clk),
  409. CLK("ahci", NULL, &sata_clk),
  410. CLK("davinci-rproc.0", NULL, &dsp_clk),
  411. CLK("ehrpwm", "fck", &ehrpwm_clk),
  412. CLK("ehrpwm", "tbclk", &ehrpwm_tbclk),
  413. CLK("ecap", "fck", &ecap_clk),
  414. CLK(NULL, NULL, NULL),
  415. };
  416. /*
  417. * Device specific mux setup
  418. *
  419. * soc description mux mode mode mux dbg
  420. * reg offset mask mode
  421. */
  422. static const struct mux_config da850_pins[] = {
  423. #ifdef CONFIG_DAVINCI_MUX
  424. /* UART0 function */
  425. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  426. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  427. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  428. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  429. /* UART1 function */
  430. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  431. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  432. /* UART2 function */
  433. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  434. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  435. /* I2C1 function */
  436. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  437. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  438. /* I2C0 function */
  439. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  440. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  441. /* EMAC function */
  442. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  443. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  444. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  445. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  446. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  447. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  448. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  449. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  450. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  451. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  452. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  453. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  454. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  455. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  456. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  457. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  458. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  459. MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
  460. MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
  461. MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
  462. MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
  463. MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
  464. MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
  465. MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
  466. MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
  467. /* McASP function */
  468. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  469. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  470. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  471. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  472. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  473. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  474. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  475. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  476. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  477. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  478. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  479. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  480. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  481. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  482. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  483. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  484. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  485. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  486. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  487. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  488. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  489. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  490. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  491. /* LCD function */
  492. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  493. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  494. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  495. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  496. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  497. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  498. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  499. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  500. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  501. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  502. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  503. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  504. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  505. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  506. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  507. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  508. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  509. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  510. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  511. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  512. /* MMC/SD0 function */
  513. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  514. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  515. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  516. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  517. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  518. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  519. /* MMC/SD1 function */
  520. MUX_CFG(DA850, MMCSD1_DAT_0, 18, 8, 15, 2, false)
  521. MUX_CFG(DA850, MMCSD1_DAT_1, 19, 16, 15, 2, false)
  522. MUX_CFG(DA850, MMCSD1_DAT_2, 19, 12, 15, 2, false)
  523. MUX_CFG(DA850, MMCSD1_DAT_3, 19, 8, 15, 2, false)
  524. MUX_CFG(DA850, MMCSD1_CLK, 18, 12, 15, 2, false)
  525. MUX_CFG(DA850, MMCSD1_CMD, 18, 16, 15, 2, false)
  526. /* EMIF2.5/EMIFA function */
  527. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  528. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  529. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  530. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  531. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  532. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  533. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  534. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  535. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  536. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  537. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  538. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  539. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  540. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  541. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  542. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  543. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  544. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  545. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  546. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  547. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  548. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  549. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  550. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  551. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  552. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  553. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  554. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  555. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  556. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  557. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  558. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  559. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  560. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  561. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  562. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  563. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  564. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  565. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  566. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  567. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  568. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  569. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  570. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  571. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  572. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  573. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  574. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  575. /* GPIO function */
  576. MUX_CFG(DA850, GPIO2_4, 6, 12, 15, 8, false)
  577. MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
  578. MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
  579. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  580. MUX_CFG(DA850, GPIO3_12, 7, 12, 15, 8, false)
  581. MUX_CFG(DA850, GPIO3_13, 7, 8, 15, 8, false)
  582. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  583. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  584. MUX_CFG(DA850, GPIO6_9, 13, 24, 15, 8, false)
  585. MUX_CFG(DA850, GPIO6_10, 13, 20, 15, 8, false)
  586. MUX_CFG(DA850, GPIO6_13, 13, 8, 15, 8, false)
  587. MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
  588. /* VPIF Capture */
  589. MUX_CFG(DA850, VPIF_DIN0, 15, 4, 15, 1, false)
  590. MUX_CFG(DA850, VPIF_DIN1, 15, 0, 15, 1, false)
  591. MUX_CFG(DA850, VPIF_DIN2, 14, 28, 15, 1, false)
  592. MUX_CFG(DA850, VPIF_DIN3, 14, 24, 15, 1, false)
  593. MUX_CFG(DA850, VPIF_DIN4, 14, 20, 15, 1, false)
  594. MUX_CFG(DA850, VPIF_DIN5, 14, 16, 15, 1, false)
  595. MUX_CFG(DA850, VPIF_DIN6, 14, 12, 15, 1, false)
  596. MUX_CFG(DA850, VPIF_DIN7, 14, 8, 15, 1, false)
  597. MUX_CFG(DA850, VPIF_DIN8, 16, 4, 15, 1, false)
  598. MUX_CFG(DA850, VPIF_DIN9, 16, 0, 15, 1, false)
  599. MUX_CFG(DA850, VPIF_DIN10, 15, 28, 15, 1, false)
  600. MUX_CFG(DA850, VPIF_DIN11, 15, 24, 15, 1, false)
  601. MUX_CFG(DA850, VPIF_DIN12, 15, 20, 15, 1, false)
  602. MUX_CFG(DA850, VPIF_DIN13, 15, 16, 15, 1, false)
  603. MUX_CFG(DA850, VPIF_DIN14, 15, 12, 15, 1, false)
  604. MUX_CFG(DA850, VPIF_DIN15, 15, 8, 15, 1, false)
  605. MUX_CFG(DA850, VPIF_CLKIN0, 14, 0, 15, 1, false)
  606. MUX_CFG(DA850, VPIF_CLKIN1, 14, 4, 15, 1, false)
  607. MUX_CFG(DA850, VPIF_CLKIN2, 19, 8, 15, 1, false)
  608. MUX_CFG(DA850, VPIF_CLKIN3, 19, 16, 15, 1, false)
  609. /* VPIF Display */
  610. MUX_CFG(DA850, VPIF_DOUT0, 17, 4, 15, 1, false)
  611. MUX_CFG(DA850, VPIF_DOUT1, 17, 0, 15, 1, false)
  612. MUX_CFG(DA850, VPIF_DOUT2, 16, 28, 15, 1, false)
  613. MUX_CFG(DA850, VPIF_DOUT3, 16, 24, 15, 1, false)
  614. MUX_CFG(DA850, VPIF_DOUT4, 16, 20, 15, 1, false)
  615. MUX_CFG(DA850, VPIF_DOUT5, 16, 16, 15, 1, false)
  616. MUX_CFG(DA850, VPIF_DOUT6, 16, 12, 15, 1, false)
  617. MUX_CFG(DA850, VPIF_DOUT7, 16, 8, 15, 1, false)
  618. MUX_CFG(DA850, VPIF_DOUT8, 18, 4, 15, 1, false)
  619. MUX_CFG(DA850, VPIF_DOUT9, 18, 0, 15, 1, false)
  620. MUX_CFG(DA850, VPIF_DOUT10, 17, 28, 15, 1, false)
  621. MUX_CFG(DA850, VPIF_DOUT11, 17, 24, 15, 1, false)
  622. MUX_CFG(DA850, VPIF_DOUT12, 17, 20, 15, 1, false)
  623. MUX_CFG(DA850, VPIF_DOUT13, 17, 16, 15, 1, false)
  624. MUX_CFG(DA850, VPIF_DOUT14, 17, 12, 15, 1, false)
  625. MUX_CFG(DA850, VPIF_DOUT15, 17, 8, 15, 1, false)
  626. MUX_CFG(DA850, VPIF_CLKO2, 19, 12, 15, 1, false)
  627. MUX_CFG(DA850, VPIF_CLKO3, 19, 20, 15, 1, false)
  628. #endif
  629. };
  630. const short da850_i2c0_pins[] __initconst = {
  631. DA850_I2C0_SDA, DA850_I2C0_SCL,
  632. -1
  633. };
  634. const short da850_i2c1_pins[] __initconst = {
  635. DA850_I2C1_SCL, DA850_I2C1_SDA,
  636. -1
  637. };
  638. const short da850_lcdcntl_pins[] __initconst = {
  639. DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
  640. DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
  641. DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
  642. DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
  643. DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
  644. -1
  645. };
  646. const short da850_vpif_capture_pins[] __initdata = {
  647. DA850_VPIF_DIN0, DA850_VPIF_DIN1, DA850_VPIF_DIN2, DA850_VPIF_DIN3,
  648. DA850_VPIF_DIN4, DA850_VPIF_DIN5, DA850_VPIF_DIN6, DA850_VPIF_DIN7,
  649. DA850_VPIF_DIN8, DA850_VPIF_DIN9, DA850_VPIF_DIN10, DA850_VPIF_DIN11,
  650. DA850_VPIF_DIN12, DA850_VPIF_DIN13, DA850_VPIF_DIN14, DA850_VPIF_DIN15,
  651. DA850_VPIF_CLKIN0, DA850_VPIF_CLKIN1, DA850_VPIF_CLKIN2,
  652. DA850_VPIF_CLKIN3,
  653. -1
  654. };
  655. const short da850_vpif_display_pins[] __initdata = {
  656. DA850_VPIF_DOUT0, DA850_VPIF_DOUT1, DA850_VPIF_DOUT2, DA850_VPIF_DOUT3,
  657. DA850_VPIF_DOUT4, DA850_VPIF_DOUT5, DA850_VPIF_DOUT6, DA850_VPIF_DOUT7,
  658. DA850_VPIF_DOUT8, DA850_VPIF_DOUT9, DA850_VPIF_DOUT10,
  659. DA850_VPIF_DOUT11, DA850_VPIF_DOUT12, DA850_VPIF_DOUT13,
  660. DA850_VPIF_DOUT14, DA850_VPIF_DOUT15, DA850_VPIF_CLKO2,
  661. DA850_VPIF_CLKO3,
  662. -1
  663. };
  664. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  665. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  666. [IRQ_DA8XX_COMMTX] = 7,
  667. [IRQ_DA8XX_COMMRX] = 7,
  668. [IRQ_DA8XX_NINT] = 7,
  669. [IRQ_DA8XX_EVTOUT0] = 7,
  670. [IRQ_DA8XX_EVTOUT1] = 7,
  671. [IRQ_DA8XX_EVTOUT2] = 7,
  672. [IRQ_DA8XX_EVTOUT3] = 7,
  673. [IRQ_DA8XX_EVTOUT4] = 7,
  674. [IRQ_DA8XX_EVTOUT5] = 7,
  675. [IRQ_DA8XX_EVTOUT6] = 7,
  676. [IRQ_DA8XX_EVTOUT7] = 7,
  677. [IRQ_DA8XX_CCINT0] = 7,
  678. [IRQ_DA8XX_CCERRINT] = 7,
  679. [IRQ_DA8XX_TCERRINT0] = 7,
  680. [IRQ_DA8XX_AEMIFINT] = 7,
  681. [IRQ_DA8XX_I2CINT0] = 7,
  682. [IRQ_DA8XX_MMCSDINT0] = 7,
  683. [IRQ_DA8XX_MMCSDINT1] = 7,
  684. [IRQ_DA8XX_ALLINT0] = 7,
  685. [IRQ_DA8XX_RTC] = 7,
  686. [IRQ_DA8XX_SPINT0] = 7,
  687. [IRQ_DA8XX_TINT12_0] = 7,
  688. [IRQ_DA8XX_TINT34_0] = 7,
  689. [IRQ_DA8XX_TINT12_1] = 7,
  690. [IRQ_DA8XX_TINT34_1] = 7,
  691. [IRQ_DA8XX_UARTINT0] = 7,
  692. [IRQ_DA8XX_KEYMGRINT] = 7,
  693. [IRQ_DA850_MPUADDRERR0] = 7,
  694. [IRQ_DA8XX_CHIPINT0] = 7,
  695. [IRQ_DA8XX_CHIPINT1] = 7,
  696. [IRQ_DA8XX_CHIPINT2] = 7,
  697. [IRQ_DA8XX_CHIPINT3] = 7,
  698. [IRQ_DA8XX_TCERRINT1] = 7,
  699. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  700. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  701. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  702. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  703. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  704. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  705. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  706. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  707. [IRQ_DA8XX_MEMERR] = 7,
  708. [IRQ_DA8XX_GPIO0] = 7,
  709. [IRQ_DA8XX_GPIO1] = 7,
  710. [IRQ_DA8XX_GPIO2] = 7,
  711. [IRQ_DA8XX_GPIO3] = 7,
  712. [IRQ_DA8XX_GPIO4] = 7,
  713. [IRQ_DA8XX_GPIO5] = 7,
  714. [IRQ_DA8XX_GPIO6] = 7,
  715. [IRQ_DA8XX_GPIO7] = 7,
  716. [IRQ_DA8XX_GPIO8] = 7,
  717. [IRQ_DA8XX_I2CINT1] = 7,
  718. [IRQ_DA8XX_LCDINT] = 7,
  719. [IRQ_DA8XX_UARTINT1] = 7,
  720. [IRQ_DA8XX_MCASPINT] = 7,
  721. [IRQ_DA8XX_ALLINT1] = 7,
  722. [IRQ_DA8XX_SPINT1] = 7,
  723. [IRQ_DA8XX_UHPI_INT1] = 7,
  724. [IRQ_DA8XX_USB_INT] = 7,
  725. [IRQ_DA8XX_IRQN] = 7,
  726. [IRQ_DA8XX_RWAKEUP] = 7,
  727. [IRQ_DA8XX_UARTINT2] = 7,
  728. [IRQ_DA8XX_DFTSSINT] = 7,
  729. [IRQ_DA8XX_EHRPWM0] = 7,
  730. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  731. [IRQ_DA8XX_EHRPWM1] = 7,
  732. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  733. [IRQ_DA850_SATAINT] = 7,
  734. [IRQ_DA850_TINTALL_2] = 7,
  735. [IRQ_DA8XX_ECAP0] = 7,
  736. [IRQ_DA8XX_ECAP1] = 7,
  737. [IRQ_DA8XX_ECAP2] = 7,
  738. [IRQ_DA850_MMCSDINT0_1] = 7,
  739. [IRQ_DA850_MMCSDINT1_1] = 7,
  740. [IRQ_DA850_T12CMPINT0_2] = 7,
  741. [IRQ_DA850_T12CMPINT1_2] = 7,
  742. [IRQ_DA850_T12CMPINT2_2] = 7,
  743. [IRQ_DA850_T12CMPINT3_2] = 7,
  744. [IRQ_DA850_T12CMPINT4_2] = 7,
  745. [IRQ_DA850_T12CMPINT5_2] = 7,
  746. [IRQ_DA850_T12CMPINT6_2] = 7,
  747. [IRQ_DA850_T12CMPINT7_2] = 7,
  748. [IRQ_DA850_T12CMPINT0_3] = 7,
  749. [IRQ_DA850_T12CMPINT1_3] = 7,
  750. [IRQ_DA850_T12CMPINT2_3] = 7,
  751. [IRQ_DA850_T12CMPINT3_3] = 7,
  752. [IRQ_DA850_T12CMPINT4_3] = 7,
  753. [IRQ_DA850_T12CMPINT5_3] = 7,
  754. [IRQ_DA850_T12CMPINT6_3] = 7,
  755. [IRQ_DA850_T12CMPINT7_3] = 7,
  756. [IRQ_DA850_RPIINT] = 7,
  757. [IRQ_DA850_VPIFINT] = 7,
  758. [IRQ_DA850_CCINT1] = 7,
  759. [IRQ_DA850_CCERRINT1] = 7,
  760. [IRQ_DA850_TCERRINT2] = 7,
  761. [IRQ_DA850_TINTALL_3] = 7,
  762. [IRQ_DA850_MCBSP0RINT] = 7,
  763. [IRQ_DA850_MCBSP0XINT] = 7,
  764. [IRQ_DA850_MCBSP1RINT] = 7,
  765. [IRQ_DA850_MCBSP1XINT] = 7,
  766. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  767. };
  768. static struct map_desc da850_io_desc[] = {
  769. {
  770. .virtual = IO_VIRT,
  771. .pfn = __phys_to_pfn(IO_PHYS),
  772. .length = IO_SIZE,
  773. .type = MT_DEVICE
  774. },
  775. {
  776. .virtual = DA8XX_CP_INTC_VIRT,
  777. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  778. .length = DA8XX_CP_INTC_SIZE,
  779. .type = MT_DEVICE
  780. },
  781. };
  782. static u32 da850_psc_bases[] = { DA8XX_PSC0_BASE, DA8XX_PSC1_BASE };
  783. /* Contents of JTAG ID register used to identify exact cpu type */
  784. static struct davinci_id da850_ids[] = {
  785. {
  786. .variant = 0x0,
  787. .part_no = 0xb7d1,
  788. .manufacturer = 0x017, /* 0x02f >> 1 */
  789. .cpu_id = DAVINCI_CPU_ID_DA850,
  790. .name = "da850/omap-l138",
  791. },
  792. {
  793. .variant = 0x1,
  794. .part_no = 0xb7d1,
  795. .manufacturer = 0x017, /* 0x02f >> 1 */
  796. .cpu_id = DAVINCI_CPU_ID_DA850,
  797. .name = "da850/omap-l138/am18x",
  798. },
  799. };
  800. static struct davinci_timer_instance da850_timer_instance[4] = {
  801. {
  802. .base = DA8XX_TIMER64P0_BASE,
  803. .bottom_irq = IRQ_DA8XX_TINT12_0,
  804. .top_irq = IRQ_DA8XX_TINT34_0,
  805. },
  806. {
  807. .base = DA8XX_TIMER64P1_BASE,
  808. .bottom_irq = IRQ_DA8XX_TINT12_1,
  809. .top_irq = IRQ_DA8XX_TINT34_1,
  810. },
  811. {
  812. .base = DA850_TIMER64P2_BASE,
  813. .bottom_irq = IRQ_DA850_TINT12_2,
  814. .top_irq = IRQ_DA850_TINT34_2,
  815. },
  816. {
  817. .base = DA850_TIMER64P3_BASE,
  818. .bottom_irq = IRQ_DA850_TINT12_3,
  819. .top_irq = IRQ_DA850_TINT34_3,
  820. },
  821. };
  822. /*
  823. * T0_BOT: Timer 0, bottom : Used for clock_event
  824. * T0_TOP: Timer 0, top : Used for clocksource
  825. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  826. */
  827. static struct davinci_timer_info da850_timer_info = {
  828. .timers = da850_timer_instance,
  829. .clockevent_id = T0_BOT,
  830. .clocksource_id = T0_TOP,
  831. };
  832. static void da850_set_async3_src(int pllnum)
  833. {
  834. struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
  835. struct clk_lookup *c;
  836. unsigned int v;
  837. int ret;
  838. for (c = da850_clks; c->clk; c++) {
  839. clk = c->clk;
  840. if (clk->flags & DA850_CLK_ASYNC3) {
  841. ret = clk_set_parent(clk, newparent);
  842. WARN(ret, "DA850: unable to re-parent clock %s",
  843. clk->name);
  844. }
  845. }
  846. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  847. if (pllnum)
  848. v |= CFGCHIP3_ASYNC3_CLKSRC;
  849. else
  850. v &= ~CFGCHIP3_ASYNC3_CLKSRC;
  851. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  852. }
  853. #ifdef CONFIG_CPU_FREQ
  854. /*
  855. * Notes:
  856. * According to the TRM, minimum PLLM results in maximum power savings.
  857. * The OPP definitions below should keep the PLLM as low as possible.
  858. *
  859. * The output of the PLLM must be between 300 to 600 MHz.
  860. */
  861. struct da850_opp {
  862. unsigned int freq; /* in KHz */
  863. unsigned int prediv;
  864. unsigned int mult;
  865. unsigned int postdiv;
  866. unsigned int cvdd_min; /* in uV */
  867. unsigned int cvdd_max; /* in uV */
  868. };
  869. static const struct da850_opp da850_opp_456 = {
  870. .freq = 456000,
  871. .prediv = 1,
  872. .mult = 19,
  873. .postdiv = 1,
  874. .cvdd_min = 1300000,
  875. .cvdd_max = 1350000,
  876. };
  877. static const struct da850_opp da850_opp_408 = {
  878. .freq = 408000,
  879. .prediv = 1,
  880. .mult = 17,
  881. .postdiv = 1,
  882. .cvdd_min = 1300000,
  883. .cvdd_max = 1350000,
  884. };
  885. static const struct da850_opp da850_opp_372 = {
  886. .freq = 372000,
  887. .prediv = 2,
  888. .mult = 31,
  889. .postdiv = 1,
  890. .cvdd_min = 1200000,
  891. .cvdd_max = 1320000,
  892. };
  893. static const struct da850_opp da850_opp_300 = {
  894. .freq = 300000,
  895. .prediv = 1,
  896. .mult = 25,
  897. .postdiv = 2,
  898. .cvdd_min = 1200000,
  899. .cvdd_max = 1320000,
  900. };
  901. static const struct da850_opp da850_opp_200 = {
  902. .freq = 200000,
  903. .prediv = 1,
  904. .mult = 25,
  905. .postdiv = 3,
  906. .cvdd_min = 1100000,
  907. .cvdd_max = 1160000,
  908. };
  909. static const struct da850_opp da850_opp_96 = {
  910. .freq = 96000,
  911. .prediv = 1,
  912. .mult = 20,
  913. .postdiv = 5,
  914. .cvdd_min = 1000000,
  915. .cvdd_max = 1050000,
  916. };
  917. #define OPP(freq) \
  918. { \
  919. .driver_data = (unsigned int) &da850_opp_##freq, \
  920. .frequency = freq * 1000, \
  921. }
  922. static struct cpufreq_frequency_table da850_freq_table[] = {
  923. OPP(456),
  924. OPP(408),
  925. OPP(372),
  926. OPP(300),
  927. OPP(200),
  928. OPP(96),
  929. {
  930. .driver_data = 0,
  931. .frequency = CPUFREQ_TABLE_END,
  932. },
  933. };
  934. #ifdef CONFIG_REGULATOR
  935. static int da850_set_voltage(unsigned int index);
  936. static int da850_regulator_init(void);
  937. #endif
  938. static struct davinci_cpufreq_config cpufreq_info = {
  939. .freq_table = da850_freq_table,
  940. #ifdef CONFIG_REGULATOR
  941. .init = da850_regulator_init,
  942. .set_voltage = da850_set_voltage,
  943. #endif
  944. };
  945. #ifdef CONFIG_REGULATOR
  946. static struct regulator *cvdd;
  947. static int da850_set_voltage(unsigned int index)
  948. {
  949. struct da850_opp *opp;
  950. if (!cvdd)
  951. return -ENODEV;
  952. opp = (struct da850_opp *) cpufreq_info.freq_table[index].driver_data;
  953. return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
  954. }
  955. static int da850_regulator_init(void)
  956. {
  957. cvdd = regulator_get(NULL, "cvdd");
  958. if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
  959. " voltage scaling unsupported\n")) {
  960. return PTR_ERR(cvdd);
  961. }
  962. return 0;
  963. }
  964. #endif
  965. static struct platform_device da850_cpufreq_device = {
  966. .name = "cpufreq-davinci",
  967. .dev = {
  968. .platform_data = &cpufreq_info,
  969. },
  970. .id = -1,
  971. };
  972. unsigned int da850_max_speed = 300000;
  973. int da850_register_cpufreq(char *async_clk)
  974. {
  975. int i;
  976. /* cpufreq driver can help keep an "async" clock constant */
  977. if (async_clk)
  978. clk_add_alias("async", da850_cpufreq_device.name,
  979. async_clk, NULL);
  980. for (i = 0; i < ARRAY_SIZE(da850_freq_table); i++) {
  981. if (da850_freq_table[i].frequency <= da850_max_speed) {
  982. cpufreq_info.freq_table = &da850_freq_table[i];
  983. break;
  984. }
  985. }
  986. return platform_device_register(&da850_cpufreq_device);
  987. }
  988. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  989. {
  990. int i, ret = 0, diff;
  991. unsigned int best = (unsigned int) -1;
  992. struct cpufreq_frequency_table *table = cpufreq_info.freq_table;
  993. rate /= 1000; /* convert to kHz */
  994. for (i = 0; table[i].frequency != CPUFREQ_TABLE_END; i++) {
  995. diff = table[i].frequency - rate;
  996. if (diff < 0)
  997. diff = -diff;
  998. if (diff < best) {
  999. best = diff;
  1000. ret = table[i].frequency;
  1001. }
  1002. }
  1003. return ret * 1000;
  1004. }
  1005. static int da850_set_armrate(struct clk *clk, unsigned long index)
  1006. {
  1007. struct clk *pllclk = &pll0_clk;
  1008. return clk_set_rate(pllclk, index);
  1009. }
  1010. static int da850_set_pll0rate(struct clk *clk, unsigned long index)
  1011. {
  1012. unsigned int prediv, mult, postdiv;
  1013. struct da850_opp *opp;
  1014. struct pll_data *pll = clk->pll_data;
  1015. int ret;
  1016. opp = (struct da850_opp *) cpufreq_info.freq_table[index].driver_data;
  1017. prediv = opp->prediv;
  1018. mult = opp->mult;
  1019. postdiv = opp->postdiv;
  1020. ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
  1021. if (WARN_ON(ret))
  1022. return ret;
  1023. return 0;
  1024. }
  1025. #else
  1026. int __init da850_register_cpufreq(char *async_clk)
  1027. {
  1028. return 0;
  1029. }
  1030. static int da850_set_armrate(struct clk *clk, unsigned long rate)
  1031. {
  1032. return -EINVAL;
  1033. }
  1034. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
  1035. {
  1036. return -EINVAL;
  1037. }
  1038. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  1039. {
  1040. return clk->rate;
  1041. }
  1042. #endif
  1043. int __init da850_register_pm(struct platform_device *pdev)
  1044. {
  1045. int ret;
  1046. struct davinci_pm_config *pdata = pdev->dev.platform_data;
  1047. ret = davinci_cfg_reg(DA850_RTC_ALARM);
  1048. if (ret)
  1049. return ret;
  1050. pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
  1051. pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
  1052. pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
  1053. pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
  1054. if (!pdata->cpupll_reg_base)
  1055. return -ENOMEM;
  1056. pdata->ddrpll_reg_base = ioremap(DA850_PLL1_BASE, SZ_4K);
  1057. if (!pdata->ddrpll_reg_base) {
  1058. ret = -ENOMEM;
  1059. goto no_ddrpll_mem;
  1060. }
  1061. pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
  1062. if (!pdata->ddrpsc_reg_base) {
  1063. ret = -ENOMEM;
  1064. goto no_ddrpsc_mem;
  1065. }
  1066. return platform_device_register(pdev);
  1067. no_ddrpsc_mem:
  1068. iounmap(pdata->ddrpll_reg_base);
  1069. no_ddrpll_mem:
  1070. iounmap(pdata->cpupll_reg_base);
  1071. return ret;
  1072. }
  1073. /* VPIF resource, platform data */
  1074. static u64 da850_vpif_dma_mask = DMA_BIT_MASK(32);
  1075. static struct resource da850_vpif_resource[] = {
  1076. {
  1077. .start = DA8XX_VPIF_BASE,
  1078. .end = DA8XX_VPIF_BASE + 0xfff,
  1079. .flags = IORESOURCE_MEM,
  1080. }
  1081. };
  1082. static struct platform_device da850_vpif_dev = {
  1083. .name = "vpif",
  1084. .id = -1,
  1085. .dev = {
  1086. .dma_mask = &da850_vpif_dma_mask,
  1087. .coherent_dma_mask = DMA_BIT_MASK(32),
  1088. },
  1089. .resource = da850_vpif_resource,
  1090. .num_resources = ARRAY_SIZE(da850_vpif_resource),
  1091. };
  1092. static struct resource da850_vpif_display_resource[] = {
  1093. {
  1094. .start = IRQ_DA850_VPIFINT,
  1095. .end = IRQ_DA850_VPIFINT,
  1096. .flags = IORESOURCE_IRQ,
  1097. },
  1098. };
  1099. static struct platform_device da850_vpif_display_dev = {
  1100. .name = "vpif_display",
  1101. .id = -1,
  1102. .dev = {
  1103. .dma_mask = &da850_vpif_dma_mask,
  1104. .coherent_dma_mask = DMA_BIT_MASK(32),
  1105. },
  1106. .resource = da850_vpif_display_resource,
  1107. .num_resources = ARRAY_SIZE(da850_vpif_display_resource),
  1108. };
  1109. static struct resource da850_vpif_capture_resource[] = {
  1110. {
  1111. .start = IRQ_DA850_VPIFINT,
  1112. .end = IRQ_DA850_VPIFINT,
  1113. .flags = IORESOURCE_IRQ,
  1114. },
  1115. {
  1116. .start = IRQ_DA850_VPIFINT,
  1117. .end = IRQ_DA850_VPIFINT,
  1118. .flags = IORESOURCE_IRQ,
  1119. },
  1120. };
  1121. static struct platform_device da850_vpif_capture_dev = {
  1122. .name = "vpif_capture",
  1123. .id = -1,
  1124. .dev = {
  1125. .dma_mask = &da850_vpif_dma_mask,
  1126. .coherent_dma_mask = DMA_BIT_MASK(32),
  1127. },
  1128. .resource = da850_vpif_capture_resource,
  1129. .num_resources = ARRAY_SIZE(da850_vpif_capture_resource),
  1130. };
  1131. int __init da850_register_vpif(void)
  1132. {
  1133. return platform_device_register(&da850_vpif_dev);
  1134. }
  1135. int __init da850_register_vpif_display(struct vpif_display_config
  1136. *display_config)
  1137. {
  1138. da850_vpif_display_dev.dev.platform_data = display_config;
  1139. return platform_device_register(&da850_vpif_display_dev);
  1140. }
  1141. int __init da850_register_vpif_capture(struct vpif_capture_config
  1142. *capture_config)
  1143. {
  1144. da850_vpif_capture_dev.dev.platform_data = capture_config;
  1145. return platform_device_register(&da850_vpif_capture_dev);
  1146. }
  1147. static struct davinci_soc_info davinci_soc_info_da850 = {
  1148. .io_desc = da850_io_desc,
  1149. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  1150. .jtag_id_reg = DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
  1151. .ids = da850_ids,
  1152. .ids_num = ARRAY_SIZE(da850_ids),
  1153. .cpu_clks = da850_clks,
  1154. .psc_bases = da850_psc_bases,
  1155. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  1156. .pinmux_base = DA8XX_SYSCFG0_BASE + 0x120,
  1157. .pinmux_pins = da850_pins,
  1158. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  1159. .intc_base = DA8XX_CP_INTC_BASE,
  1160. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  1161. .intc_irq_prios = da850_default_priorities,
  1162. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  1163. .timer_info = &da850_timer_info,
  1164. .gpio_type = GPIO_TYPE_DAVINCI,
  1165. .gpio_base = DA8XX_GPIO_BASE,
  1166. .gpio_num = 144,
  1167. .gpio_irq = IRQ_DA8XX_GPIO0,
  1168. .serial_dev = &da8xx_serial_device,
  1169. .emac_pdata = &da8xx_emac_pdata,
  1170. .sram_dma = DA8XX_SHARED_RAM_BASE,
  1171. .sram_len = SZ_128K,
  1172. };
  1173. void __init da850_init(void)
  1174. {
  1175. unsigned int v;
  1176. davinci_common_init(&davinci_soc_info_da850);
  1177. da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
  1178. if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
  1179. return;
  1180. da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
  1181. if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
  1182. return;
  1183. /*
  1184. * Move the clock source of Async3 domain to PLL1 SYSCLK2.
  1185. * This helps keeping the peripherals on this domain insulated
  1186. * from CPU frequency changes caused by DVFS. The firmware sets
  1187. * both PLL0 and PLL1 to the same frequency so, there should not
  1188. * be any noticeable change even in non-DVFS use cases.
  1189. */
  1190. da850_set_async3_src(1);
  1191. /* Unlock writing to PLL0 registers */
  1192. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1193. v &= ~CFGCHIP0_PLL_MASTER_LOCK;
  1194. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1195. /* Unlock writing to PLL1 registers */
  1196. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1197. v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
  1198. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1199. }