head-nommu.S 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * linux/arch/arm/kernel/head-nommu.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (C) 2003-2006 Hyok S. Choi
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Common kernel startup code (non-paged MM)
  12. *
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/memory.h>
  20. #include <asm/cp15.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/v7m.h>
  23. #include <asm/mpu.h>
  24. #include <asm/page.h>
  25. /*
  26. * Kernel startup entry point.
  27. * ---------------------------
  28. *
  29. * This is normally called from the decompressor code. The requirements
  30. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  31. * r1 = machine nr.
  32. *
  33. * See linux/arch/arm/tools/mach-types for the complete list of machine
  34. * numbers for r1.
  35. *
  36. */
  37. __HEAD
  38. #ifdef CONFIG_CPU_THUMBONLY
  39. .thumb
  40. ENTRY(stext)
  41. #else
  42. .arm
  43. ENTRY(stext)
  44. THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
  45. THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
  46. THUMB( .thumb ) @ switch to Thumb now.
  47. THUMB(1: )
  48. #endif
  49. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
  50. @ and irqs disabled
  51. #if defined(CONFIG_CPU_CP15)
  52. mrc p15, 0, r9, c0, c0 @ get processor id
  53. #elif defined(CONFIG_CPU_V7M)
  54. ldr r9, =BASEADDR_V7M_SCB
  55. ldr r9, [r9, V7M_SCB_CPUID]
  56. #else
  57. ldr r9, =CONFIG_PROCESSOR_ID
  58. #endif
  59. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  60. movs r10, r5 @ invalid processor (r5=0)?
  61. beq __error_p @ yes, error 'p'
  62. #ifdef CONFIG_ARM_MPU
  63. /* Calculate the size of a region covering just the kernel */
  64. ldr r5, =PHYS_OFFSET @ Region start: PHYS_OFFSET
  65. ldr r6, =(_end) @ Cover whole kernel
  66. sub r6, r6, r5 @ Minimum size of region to map
  67. clz r6, r6 @ Region size must be 2^N...
  68. rsb r6, r6, #31 @ ...so round up region size
  69. lsl r6, r6, #MPU_RSR_SZ @ Put size in right field
  70. orr r6, r6, #(1 << MPU_RSR_EN) @ Set region enabled bit
  71. bl __setup_mpu
  72. #endif
  73. ldr r13, =__mmap_switched @ address to jump to after
  74. @ initialising sctlr
  75. adr lr, BSYM(1f) @ return (PIC) address
  76. ARM( add pc, r10, #PROCINFO_INITFUNC )
  77. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  78. THUMB( mov pc, r12 )
  79. 1: b __after_proc_init
  80. ENDPROC(stext)
  81. #ifdef CONFIG_SMP
  82. .text
  83. ENTRY(secondary_startup)
  84. /*
  85. * Common entry point for secondary CPUs.
  86. *
  87. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  88. * the processor type - there is no need to check the machine type
  89. * as it has already been validated by the primary processor.
  90. */
  91. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
  92. #ifndef CONFIG_CPU_CP15
  93. ldr r9, =CONFIG_PROCESSOR_ID
  94. #else
  95. mrc p15, 0, r9, c0, c0 @ get processor id
  96. #endif
  97. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  98. movs r10, r5 @ invalid processor?
  99. beq __error_p @ yes, error 'p'
  100. adr r4, __secondary_data
  101. ldmia r4, {r7, r12}
  102. #ifdef CONFIG_ARM_MPU
  103. /* Use MPU region info supplied by __cpu_up */
  104. ldr r6, [r7] @ get secondary_data.mpu_szr
  105. bl __setup_mpu @ Initialize the MPU
  106. #endif
  107. adr lr, BSYM(__after_proc_init) @ return address
  108. mov r13, r12 @ __secondary_switched address
  109. ARM( add pc, r10, #PROCINFO_INITFUNC )
  110. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  111. THUMB( mov pc, r12 )
  112. ENDPROC(secondary_startup)
  113. ENTRY(__secondary_switched)
  114. ldr sp, [r7, #8] @ set up the stack pointer
  115. mov fp, #0
  116. b secondary_start_kernel
  117. ENDPROC(__secondary_switched)
  118. .type __secondary_data, %object
  119. __secondary_data:
  120. .long secondary_data
  121. .long __secondary_switched
  122. #endif /* CONFIG_SMP */
  123. /*
  124. * Set the Control Register and Read the process ID.
  125. */
  126. __after_proc_init:
  127. #ifdef CONFIG_CPU_CP15
  128. /*
  129. * CP15 system control register value returned in r0 from
  130. * the CPU init function.
  131. */
  132. #if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
  133. orr r0, r0, #CR_A
  134. #else
  135. bic r0, r0, #CR_A
  136. #endif
  137. #ifdef CONFIG_CPU_DCACHE_DISABLE
  138. bic r0, r0, #CR_C
  139. #endif
  140. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  141. bic r0, r0, #CR_Z
  142. #endif
  143. #ifdef CONFIG_CPU_ICACHE_DISABLE
  144. bic r0, r0, #CR_I
  145. #endif
  146. #ifdef CONFIG_CPU_HIGH_VECTOR
  147. orr r0, r0, #CR_V
  148. #else
  149. bic r0, r0, #CR_V
  150. #endif
  151. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  152. #endif /* CONFIG_CPU_CP15 */
  153. mov pc, r13
  154. ENDPROC(__after_proc_init)
  155. .ltorg
  156. #ifdef CONFIG_ARM_MPU
  157. /* Set which MPU region should be programmed */
  158. .macro set_region_nr tmp, rgnr
  159. mov \tmp, \rgnr @ Use static region numbers
  160. mcr p15, 0, \tmp, c6, c2, 0 @ Write RGNR
  161. .endm
  162. /* Setup a single MPU region, either D or I side (D-side for unified) */
  163. .macro setup_region bar, acr, sr, side = MPU_DATA_SIDE
  164. mcr p15, 0, \bar, c6, c1, (0 + \side) @ I/DRBAR
  165. mcr p15, 0, \acr, c6, c1, (4 + \side) @ I/DRACR
  166. mcr p15, 0, \sr, c6, c1, (2 + \side) @ I/DRSR
  167. .endm
  168. /*
  169. * Setup the MPU and initial MPU Regions. We create the following regions:
  170. * Region 0: Use this for probing the MPU details, so leave disabled.
  171. * Region 1: Background region - covers the whole of RAM as strongly ordered
  172. * Region 2: Normal, Shared, cacheable for RAM. From PHYS_OFFSET, size from r6
  173. * Region 3: Normal, shared, inaccessible from PL0 to protect the vectors page
  174. *
  175. * r6: Value to be written to DRSR (and IRSR if required) for MPU_RAM_REGION
  176. */
  177. ENTRY(__setup_mpu)
  178. /* Probe for v7 PMSA compliance */
  179. mrc p15, 0, r0, c0, c1, 4 @ Read ID_MMFR0
  180. and r0, r0, #(MMFR0_PMSA) @ PMSA field
  181. teq r0, #(MMFR0_PMSAv7) @ PMSA v7
  182. bne __error_p @ Fail: ARM_MPU on NOT v7 PMSA
  183. /* Determine whether the D/I-side memory map is unified. We set the
  184. * flags here and continue to use them for the rest of this function */
  185. mrc p15, 0, r0, c0, c0, 4 @ MPUIR
  186. ands r5, r0, #MPUIR_DREGION_SZMASK @ 0 size d region => No MPU
  187. beq __error_p @ Fail: ARM_MPU and no MPU
  188. tst r0, #MPUIR_nU @ MPUIR_nU = 0 for unified
  189. /* Setup second region first to free up r6 */
  190. set_region_nr r0, #MPU_RAM_REGION
  191. isb
  192. /* Full access from PL0, PL1, shared for CONFIG_SMP, cacheable */
  193. ldr r0, =PHYS_OFFSET @ RAM starts at PHYS_OFFSET
  194. ldr r5,=(MPU_AP_PL1RW_PL0RW | MPU_RGN_NORMAL)
  195. setup_region r0, r5, r6, MPU_DATA_SIDE @ PHYS_OFFSET, shared, enabled
  196. beq 1f @ Memory-map not unified
  197. setup_region r0, r5, r6, MPU_INSTR_SIDE @ PHYS_OFFSET, shared, enabled
  198. 1: isb
  199. /* First/background region */
  200. set_region_nr r0, #MPU_BG_REGION
  201. isb
  202. /* Execute Never, strongly ordered, inaccessible to PL0, rw PL1 */
  203. mov r0, #0 @ BG region starts at 0x0
  204. ldr r5,=(MPU_ACR_XN | MPU_RGN_STRONGLY_ORDERED | MPU_AP_PL1RW_PL0NA)
  205. mov r6, #MPU_RSR_ALL_MEM @ 4GB region, enabled
  206. setup_region r0, r5, r6, MPU_DATA_SIDE @ 0x0, BG region, enabled
  207. beq 2f @ Memory-map not unified
  208. setup_region r0, r5, r6, MPU_INSTR_SIDE @ 0x0, BG region, enabled
  209. 2: isb
  210. /* Vectors region */
  211. set_region_nr r0, #MPU_VECTORS_REGION
  212. isb
  213. /* Shared, inaccessible to PL0, rw PL1 */
  214. mov r0, #CONFIG_VECTORS_BASE @ Cover from VECTORS_BASE
  215. ldr r5,=(MPU_AP_PL1RW_PL0NA | MPU_RGN_NORMAL)
  216. /* Writing N to bits 5:1 (RSR_SZ) --> region size 2^N+1 */
  217. mov r6, #(((PAGE_SHIFT - 1) << MPU_RSR_SZ) | 1 << MPU_RSR_EN)
  218. setup_region r0, r5, r6, MPU_DATA_SIDE @ VECTORS_BASE, PL0 NA, enabled
  219. beq 3f @ Memory-map not unified
  220. setup_region r0, r5, r6, MPU_INSTR_SIDE @ VECTORS_BASE, PL0 NA, enabled
  221. 3: isb
  222. /* Enable the MPU */
  223. mrc p15, 0, r0, c1, c0, 0 @ Read SCTLR
  224. bic r0, r0, #CR_BR @ Disable the 'default mem-map'
  225. orr r0, r0, #CR_M @ Set SCTRL.M (MPU on)
  226. mcr p15, 0, r0, c1, c0, 0 @ Enable MPU
  227. isb
  228. mov pc,lr
  229. ENDPROC(__setup_mpu)
  230. #endif
  231. #include "head-common.S"