tegra20.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. #include <dt-bindings/clock/tegra20-car.h>
  2. #include <dt-bindings/gpio/tegra-gpio.h>
  3. #include <dt-bindings/interrupt-controller/arm-gic.h>
  4. #include "skeleton.dtsi"
  5. / {
  6. compatible = "nvidia,tegra20";
  7. interrupt-parent = <&intc>;
  8. aliases {
  9. serial0 = &uarta;
  10. serial1 = &uartb;
  11. serial2 = &uartc;
  12. serial3 = &uartd;
  13. serial4 = &uarte;
  14. };
  15. host1x {
  16. compatible = "nvidia,tegra20-host1x", "simple-bus";
  17. reg = <0x50000000 0x00024000>;
  18. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
  19. <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
  20. clocks = <&tegra_car TEGRA20_CLK_HOST1X>;
  21. #address-cells = <1>;
  22. #size-cells = <1>;
  23. ranges = <0x54000000 0x54000000 0x04000000>;
  24. mpe {
  25. compatible = "nvidia,tegra20-mpe";
  26. reg = <0x54040000 0x00040000>;
  27. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
  28. clocks = <&tegra_car TEGRA20_CLK_MPE>;
  29. };
  30. vi {
  31. compatible = "nvidia,tegra20-vi";
  32. reg = <0x54080000 0x00040000>;
  33. interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  34. clocks = <&tegra_car TEGRA20_CLK_VI>;
  35. };
  36. epp {
  37. compatible = "nvidia,tegra20-epp";
  38. reg = <0x540c0000 0x00040000>;
  39. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  40. clocks = <&tegra_car TEGRA20_CLK_EPP>;
  41. };
  42. isp {
  43. compatible = "nvidia,tegra20-isp";
  44. reg = <0x54100000 0x00040000>;
  45. interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  46. clocks = <&tegra_car TEGRA20_CLK_ISP>;
  47. };
  48. gr2d {
  49. compatible = "nvidia,tegra20-gr2d";
  50. reg = <0x54140000 0x00040000>;
  51. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  52. clocks = <&tegra_car TEGRA20_CLK_GR2D>;
  53. };
  54. gr3d {
  55. compatible = "nvidia,tegra20-gr3d";
  56. reg = <0x54180000 0x00040000>;
  57. clocks = <&tegra_car TEGRA20_CLK_GR3D>;
  58. };
  59. dc@54200000 {
  60. compatible = "nvidia,tegra20-dc";
  61. reg = <0x54200000 0x00040000>;
  62. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  63. clocks = <&tegra_car TEGRA20_CLK_DISP1>,
  64. <&tegra_car TEGRA20_CLK_PLL_P>;
  65. clock-names = "disp1", "parent";
  66. rgb {
  67. status = "disabled";
  68. };
  69. };
  70. dc@54240000 {
  71. compatible = "nvidia,tegra20-dc";
  72. reg = <0x54240000 0x00040000>;
  73. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  74. clocks = <&tegra_car TEGRA20_CLK_DISP2>,
  75. <&tegra_car TEGRA20_CLK_PLL_P>;
  76. clock-names = "disp2", "parent";
  77. rgb {
  78. status = "disabled";
  79. };
  80. };
  81. hdmi {
  82. compatible = "nvidia,tegra20-hdmi";
  83. reg = <0x54280000 0x00040000>;
  84. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  85. clocks = <&tegra_car TEGRA20_CLK_HDMI>,
  86. <&tegra_car TEGRA20_CLK_PLL_D_OUT0>;
  87. clock-names = "hdmi", "parent";
  88. status = "disabled";
  89. };
  90. tvo {
  91. compatible = "nvidia,tegra20-tvo";
  92. reg = <0x542c0000 0x00040000>;
  93. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  94. clocks = <&tegra_car TEGRA20_CLK_TVO>;
  95. status = "disabled";
  96. };
  97. dsi {
  98. compatible = "nvidia,tegra20-dsi";
  99. reg = <0x54300000 0x00040000>;
  100. clocks = <&tegra_car TEGRA20_CLK_DSI>;
  101. status = "disabled";
  102. };
  103. };
  104. timer@50004600 {
  105. compatible = "arm,cortex-a9-twd-timer";
  106. reg = <0x50040600 0x20>;
  107. interrupts = <GIC_PPI 13
  108. (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
  109. clocks = <&tegra_car TEGRA20_CLK_TWD>;
  110. };
  111. intc: interrupt-controller {
  112. compatible = "arm,cortex-a9-gic";
  113. reg = <0x50041000 0x1000
  114. 0x50040100 0x0100>;
  115. interrupt-controller;
  116. #interrupt-cells = <3>;
  117. };
  118. cache-controller {
  119. compatible = "arm,pl310-cache";
  120. reg = <0x50043000 0x1000>;
  121. arm,data-latency = <5 5 2>;
  122. arm,tag-latency = <4 4 2>;
  123. cache-unified;
  124. cache-level = <2>;
  125. };
  126. timer@60005000 {
  127. compatible = "nvidia,tegra20-timer";
  128. reg = <0x60005000 0x60>;
  129. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  130. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  131. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  132. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  133. clocks = <&tegra_car TEGRA20_CLK_TIMER>;
  134. };
  135. tegra_car: clock {
  136. compatible = "nvidia,tegra20-car";
  137. reg = <0x60006000 0x1000>;
  138. #clock-cells = <1>;
  139. };
  140. apbdma: dma {
  141. compatible = "nvidia,tegra20-apbdma";
  142. reg = <0x6000a000 0x1200>;
  143. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  144. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  145. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  146. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  147. <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
  148. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  149. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  150. <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
  151. <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
  152. <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
  153. <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
  154. <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
  155. <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  156. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  157. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
  158. <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
  159. clocks = <&tegra_car TEGRA20_CLK_APBDMA>;
  160. };
  161. ahb {
  162. compatible = "nvidia,tegra20-ahb";
  163. reg = <0x6000c004 0x10c>; /* AHB Arbitration + Gizmo Controller */
  164. };
  165. gpio: gpio {
  166. compatible = "nvidia,tegra20-gpio";
  167. reg = <0x6000d000 0x1000>;
  168. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  169. <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  170. <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  171. <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  172. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  173. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  174. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
  175. #gpio-cells = <2>;
  176. gpio-controller;
  177. #interrupt-cells = <2>;
  178. interrupt-controller;
  179. };
  180. pinmux: pinmux {
  181. compatible = "nvidia,tegra20-pinmux";
  182. reg = <0x70000014 0x10 /* Tri-state registers */
  183. 0x70000080 0x20 /* Mux registers */
  184. 0x700000a0 0x14 /* Pull-up/down registers */
  185. 0x70000868 0xa8>; /* Pad control registers */
  186. };
  187. das {
  188. compatible = "nvidia,tegra20-das";
  189. reg = <0x70000c00 0x80>;
  190. };
  191. tegra_ac97: ac97 {
  192. compatible = "nvidia,tegra20-ac97";
  193. reg = <0x70002000 0x200>;
  194. interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
  195. nvidia,dma-request-selector = <&apbdma 12>;
  196. clocks = <&tegra_car TEGRA20_CLK_AC97>;
  197. status = "disabled";
  198. };
  199. tegra_i2s1: i2s@70002800 {
  200. compatible = "nvidia,tegra20-i2s";
  201. reg = <0x70002800 0x200>;
  202. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  203. nvidia,dma-request-selector = <&apbdma 2>;
  204. clocks = <&tegra_car TEGRA20_CLK_I2S1>;
  205. status = "disabled";
  206. };
  207. tegra_i2s2: i2s@70002a00 {
  208. compatible = "nvidia,tegra20-i2s";
  209. reg = <0x70002a00 0x200>;
  210. interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
  211. nvidia,dma-request-selector = <&apbdma 1>;
  212. clocks = <&tegra_car TEGRA20_CLK_I2S2>;
  213. status = "disabled";
  214. };
  215. /*
  216. * There are two serial driver i.e. 8250 based simple serial
  217. * driver and APB DMA based serial driver for higher baudrate
  218. * and performace. To enable the 8250 based driver, the compatible
  219. * is "nvidia,tegra20-uart" and to enable the APB DMA based serial
  220. * driver, the comptible is "nvidia,tegra20-hsuart".
  221. */
  222. uarta: serial@70006000 {
  223. compatible = "nvidia,tegra20-uart";
  224. reg = <0x70006000 0x40>;
  225. reg-shift = <2>;
  226. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  227. nvidia,dma-request-selector = <&apbdma 8>;
  228. clocks = <&tegra_car TEGRA20_CLK_UARTA>;
  229. status = "disabled";
  230. };
  231. uartb: serial@70006040 {
  232. compatible = "nvidia,tegra20-uart";
  233. reg = <0x70006040 0x40>;
  234. reg-shift = <2>;
  235. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  236. nvidia,dma-request-selector = <&apbdma 9>;
  237. clocks = <&tegra_car TEGRA20_CLK_UARTB>;
  238. status = "disabled";
  239. };
  240. uartc: serial@70006200 {
  241. compatible = "nvidia,tegra20-uart";
  242. reg = <0x70006200 0x100>;
  243. reg-shift = <2>;
  244. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  245. nvidia,dma-request-selector = <&apbdma 10>;
  246. clocks = <&tegra_car TEGRA20_CLK_UARTC>;
  247. status = "disabled";
  248. };
  249. uartd: serial@70006300 {
  250. compatible = "nvidia,tegra20-uart";
  251. reg = <0x70006300 0x100>;
  252. reg-shift = <2>;
  253. interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
  254. nvidia,dma-request-selector = <&apbdma 19>;
  255. clocks = <&tegra_car TEGRA20_CLK_UARTD>;
  256. status = "disabled";
  257. };
  258. uarte: serial@70006400 {
  259. compatible = "nvidia,tegra20-uart";
  260. reg = <0x70006400 0x100>;
  261. reg-shift = <2>;
  262. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  263. nvidia,dma-request-selector = <&apbdma 20>;
  264. clocks = <&tegra_car TEGRA20_CLK_UARTE>;
  265. status = "disabled";
  266. };
  267. pwm: pwm {
  268. compatible = "nvidia,tegra20-pwm";
  269. reg = <0x7000a000 0x100>;
  270. #pwm-cells = <2>;
  271. clocks = <&tegra_car TEGRA20_CLK_PWM>;
  272. status = "disabled";
  273. };
  274. rtc {
  275. compatible = "nvidia,tegra20-rtc";
  276. reg = <0x7000e000 0x100>;
  277. interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
  278. clocks = <&tegra_car TEGRA20_CLK_RTC>;
  279. };
  280. i2c@7000c000 {
  281. compatible = "nvidia,tegra20-i2c";
  282. reg = <0x7000c000 0x100>;
  283. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  284. #address-cells = <1>;
  285. #size-cells = <0>;
  286. clocks = <&tegra_car TEGRA20_CLK_I2C1>,
  287. <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
  288. clock-names = "div-clk", "fast-clk";
  289. status = "disabled";
  290. };
  291. spi@7000c380 {
  292. compatible = "nvidia,tegra20-sflash";
  293. reg = <0x7000c380 0x80>;
  294. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  295. nvidia,dma-request-selector = <&apbdma 11>;
  296. #address-cells = <1>;
  297. #size-cells = <0>;
  298. clocks = <&tegra_car TEGRA20_CLK_SPI>;
  299. status = "disabled";
  300. };
  301. i2c@7000c400 {
  302. compatible = "nvidia,tegra20-i2c";
  303. reg = <0x7000c400 0x100>;
  304. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  305. #address-cells = <1>;
  306. #size-cells = <0>;
  307. clocks = <&tegra_car TEGRA20_CLK_I2C2>,
  308. <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
  309. clock-names = "div-clk", "fast-clk";
  310. status = "disabled";
  311. };
  312. i2c@7000c500 {
  313. compatible = "nvidia,tegra20-i2c";
  314. reg = <0x7000c500 0x100>;
  315. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
  316. #address-cells = <1>;
  317. #size-cells = <0>;
  318. clocks = <&tegra_car TEGRA20_CLK_I2C3>,
  319. <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
  320. clock-names = "div-clk", "fast-clk";
  321. status = "disabled";
  322. };
  323. i2c@7000d000 {
  324. compatible = "nvidia,tegra20-i2c-dvc";
  325. reg = <0x7000d000 0x200>;
  326. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
  327. #address-cells = <1>;
  328. #size-cells = <0>;
  329. clocks = <&tegra_car TEGRA20_CLK_DVC>,
  330. <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
  331. clock-names = "div-clk", "fast-clk";
  332. status = "disabled";
  333. };
  334. spi@7000d400 {
  335. compatible = "nvidia,tegra20-slink";
  336. reg = <0x7000d400 0x200>;
  337. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  338. nvidia,dma-request-selector = <&apbdma 15>;
  339. #address-cells = <1>;
  340. #size-cells = <0>;
  341. clocks = <&tegra_car TEGRA20_CLK_SBC1>;
  342. status = "disabled";
  343. };
  344. spi@7000d600 {
  345. compatible = "nvidia,tegra20-slink";
  346. reg = <0x7000d600 0x200>;
  347. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  348. nvidia,dma-request-selector = <&apbdma 16>;
  349. #address-cells = <1>;
  350. #size-cells = <0>;
  351. clocks = <&tegra_car TEGRA20_CLK_SBC2>;
  352. status = "disabled";
  353. };
  354. spi@7000d800 {
  355. compatible = "nvidia,tegra20-slink";
  356. reg = <0x7000d800 0x200>;
  357. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  358. nvidia,dma-request-selector = <&apbdma 17>;
  359. #address-cells = <1>;
  360. #size-cells = <0>;
  361. clocks = <&tegra_car TEGRA20_CLK_SBC3>;
  362. status = "disabled";
  363. };
  364. spi@7000da00 {
  365. compatible = "nvidia,tegra20-slink";
  366. reg = <0x7000da00 0x200>;
  367. interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  368. nvidia,dma-request-selector = <&apbdma 18>;
  369. #address-cells = <1>;
  370. #size-cells = <0>;
  371. clocks = <&tegra_car TEGRA20_CLK_SBC4>;
  372. status = "disabled";
  373. };
  374. kbc {
  375. compatible = "nvidia,tegra20-kbc";
  376. reg = <0x7000e200 0x100>;
  377. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  378. clocks = <&tegra_car TEGRA20_CLK_KBC>;
  379. status = "disabled";
  380. };
  381. pmc {
  382. compatible = "nvidia,tegra20-pmc";
  383. reg = <0x7000e400 0x400>;
  384. clocks = <&tegra_car TEGRA20_CLK_PCLK>, <&clk32k_in>;
  385. clock-names = "pclk", "clk32k_in";
  386. };
  387. memory-controller@7000f000 {
  388. compatible = "nvidia,tegra20-mc";
  389. reg = <0x7000f000 0x024
  390. 0x7000f03c 0x3c4>;
  391. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  392. };
  393. iommu {
  394. compatible = "nvidia,tegra20-gart";
  395. reg = <0x7000f024 0x00000018 /* controller registers */
  396. 0x58000000 0x02000000>; /* GART aperture */
  397. };
  398. memory-controller@7000f400 {
  399. compatible = "nvidia,tegra20-emc";
  400. reg = <0x7000f400 0x200>;
  401. #address-cells = <1>;
  402. #size-cells = <0>;
  403. };
  404. usb@c5000000 {
  405. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  406. reg = <0xc5000000 0x4000>;
  407. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  408. phy_type = "utmi";
  409. nvidia,has-legacy-mode;
  410. clocks = <&tegra_car TEGRA20_CLK_USBD>;
  411. nvidia,needs-double-reset;
  412. nvidia,phy = <&phy1>;
  413. status = "disabled";
  414. };
  415. phy1: usb-phy@c5000000 {
  416. compatible = "nvidia,tegra20-usb-phy";
  417. reg = <0xc5000000 0x4000 0xc5000000 0x4000>;
  418. phy_type = "utmi";
  419. clocks = <&tegra_car TEGRA20_CLK_USBD>,
  420. <&tegra_car TEGRA20_CLK_PLL_U>,
  421. <&tegra_car TEGRA20_CLK_CLK_M>,
  422. <&tegra_car TEGRA20_CLK_USBD>;
  423. clock-names = "reg", "pll_u", "timer", "utmi-pads";
  424. nvidia,has-legacy-mode;
  425. hssync_start_delay = <9>;
  426. idle_wait_delay = <17>;
  427. elastic_limit = <16>;
  428. term_range_adj = <6>;
  429. xcvr_setup = <9>;
  430. xcvr_lsfslew = <1>;
  431. xcvr_lsrslew = <1>;
  432. status = "disabled";
  433. };
  434. usb@c5004000 {
  435. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  436. reg = <0xc5004000 0x4000>;
  437. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  438. phy_type = "ulpi";
  439. clocks = <&tegra_car TEGRA20_CLK_USB2>;
  440. nvidia,phy = <&phy2>;
  441. status = "disabled";
  442. };
  443. phy2: usb-phy@c5004000 {
  444. compatible = "nvidia,tegra20-usb-phy";
  445. reg = <0xc5004000 0x4000>;
  446. phy_type = "ulpi";
  447. clocks = <&tegra_car TEGRA20_CLK_USB2>,
  448. <&tegra_car TEGRA20_CLK_PLL_U>,
  449. <&tegra_car TEGRA20_CLK_CDEV2>;
  450. clock-names = "reg", "pll_u", "ulpi-link";
  451. status = "disabled";
  452. };
  453. usb@c5008000 {
  454. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  455. reg = <0xc5008000 0x4000>;
  456. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  457. phy_type = "utmi";
  458. clocks = <&tegra_car TEGRA20_CLK_USB3>;
  459. nvidia,phy = <&phy3>;
  460. status = "disabled";
  461. };
  462. phy3: usb-phy@c5008000 {
  463. compatible = "nvidia,tegra20-usb-phy";
  464. reg = <0xc5008000 0x4000 0xc5000000 0x4000>;
  465. phy_type = "utmi";
  466. clocks = <&tegra_car TEGRA20_CLK_USB3>,
  467. <&tegra_car TEGRA20_CLK_PLL_U>,
  468. <&tegra_car TEGRA20_CLK_CLK_M>,
  469. <&tegra_car TEGRA20_CLK_USBD>;
  470. clock-names = "reg", "pll_u", "timer", "utmi-pads";
  471. hssync_start_delay = <9>;
  472. idle_wait_delay = <17>;
  473. elastic_limit = <16>;
  474. term_range_adj = <6>;
  475. xcvr_setup = <9>;
  476. xcvr_lsfslew = <2>;
  477. xcvr_lsrslew = <2>;
  478. status = "disabled";
  479. };
  480. sdhci@c8000000 {
  481. compatible = "nvidia,tegra20-sdhci";
  482. reg = <0xc8000000 0x200>;
  483. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  484. clocks = <&tegra_car TEGRA20_CLK_SDMMC1>;
  485. status = "disabled";
  486. };
  487. sdhci@c8000200 {
  488. compatible = "nvidia,tegra20-sdhci";
  489. reg = <0xc8000200 0x200>;
  490. interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  491. clocks = <&tegra_car TEGRA20_CLK_SDMMC2>;
  492. status = "disabled";
  493. };
  494. sdhci@c8000400 {
  495. compatible = "nvidia,tegra20-sdhci";
  496. reg = <0xc8000400 0x200>;
  497. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  498. clocks = <&tegra_car TEGRA20_CLK_SDMMC3>;
  499. status = "disabled";
  500. };
  501. sdhci@c8000600 {
  502. compatible = "nvidia,tegra20-sdhci";
  503. reg = <0xc8000600 0x200>;
  504. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  505. clocks = <&tegra_car TEGRA20_CLK_SDMMC4>;
  506. status = "disabled";
  507. };
  508. cpus {
  509. #address-cells = <1>;
  510. #size-cells = <0>;
  511. cpu@0 {
  512. device_type = "cpu";
  513. compatible = "arm,cortex-a9";
  514. reg = <0>;
  515. };
  516. cpu@1 {
  517. device_type = "cpu";
  518. compatible = "arm,cortex-a9";
  519. reg = <1>;
  520. };
  521. };
  522. pmu {
  523. compatible = "arm,cortex-a9-pmu";
  524. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
  525. <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  526. };
  527. };