sun5i-a13.dtsi 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * Copyright 2012 Maxime Ripard
  3. *
  4. * Maxime Ripard <maxime.ripard@free-electrons.com>
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. * http://www.opensource.org/licenses/gpl-license.html
  11. * http://www.gnu.org/copyleft/gpl.html
  12. */
  13. /include/ "skeleton.dtsi"
  14. / {
  15. interrupt-parent = <&intc>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. cpu@0 {
  20. device_type = "cpu";
  21. compatible = "arm,cortex-a8";
  22. reg = <0x0>;
  23. };
  24. };
  25. memory {
  26. reg = <0x40000000 0x20000000>;
  27. };
  28. clocks {
  29. #address-cells = <1>;
  30. #size-cells = <1>;
  31. ranges;
  32. /*
  33. * This is a dummy clock, to be used as placeholder on
  34. * other mux clocks when a specific parent clock is not
  35. * yet implemented. It should be dropped when the driver
  36. * is complete.
  37. */
  38. dummy: dummy {
  39. #clock-cells = <0>;
  40. compatible = "fixed-clock";
  41. clock-frequency = <0>;
  42. };
  43. osc24M: osc24M@01c20050 {
  44. #clock-cells = <0>;
  45. compatible = "allwinner,sun4i-osc-clk";
  46. reg = <0x01c20050 0x4>;
  47. clock-frequency = <24000000>;
  48. };
  49. osc32k: osc32k {
  50. #clock-cells = <0>;
  51. compatible = "fixed-clock";
  52. clock-frequency = <32768>;
  53. };
  54. pll1: pll1@01c20000 {
  55. #clock-cells = <0>;
  56. compatible = "allwinner,sun4i-pll1-clk";
  57. reg = <0x01c20000 0x4>;
  58. clocks = <&osc24M>;
  59. };
  60. /* dummy is 200M */
  61. cpu: cpu@01c20054 {
  62. #clock-cells = <0>;
  63. compatible = "allwinner,sun4i-cpu-clk";
  64. reg = <0x01c20054 0x4>;
  65. clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
  66. };
  67. axi: axi@01c20054 {
  68. #clock-cells = <0>;
  69. compatible = "allwinner,sun4i-axi-clk";
  70. reg = <0x01c20054 0x4>;
  71. clocks = <&cpu>;
  72. };
  73. axi_gates: axi_gates@01c2005c {
  74. #clock-cells = <1>;
  75. compatible = "allwinner,sun4i-axi-gates-clk";
  76. reg = <0x01c2005c 0x4>;
  77. clocks = <&axi>;
  78. clock-output-names = "axi_dram";
  79. };
  80. ahb: ahb@01c20054 {
  81. #clock-cells = <0>;
  82. compatible = "allwinner,sun4i-ahb-clk";
  83. reg = <0x01c20054 0x4>;
  84. clocks = <&axi>;
  85. };
  86. ahb_gates: ahb_gates@01c20060 {
  87. #clock-cells = <1>;
  88. compatible = "allwinner,sun5i-a13-ahb-gates-clk";
  89. reg = <0x01c20060 0x8>;
  90. clocks = <&ahb>;
  91. clock-output-names = "ahb_usbotg", "ahb_ehci", "ahb_ohci",
  92. "ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
  93. "ahb_mmc1", "ahb_mmc2", "ahb_nand", "ahb_sdram",
  94. "ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_stimer",
  95. "ahb_ve", "ahb_lcd", "ahb_csi", "ahb_de_be",
  96. "ahb_de_fe", "ahb_iep", "ahb_mali400";
  97. };
  98. apb0: apb0@01c20054 {
  99. #clock-cells = <0>;
  100. compatible = "allwinner,sun4i-apb0-clk";
  101. reg = <0x01c20054 0x4>;
  102. clocks = <&ahb>;
  103. };
  104. apb0_gates: apb0_gates@01c20068 {
  105. #clock-cells = <1>;
  106. compatible = "allwinner,sun5i-a13-apb0-gates-clk";
  107. reg = <0x01c20068 0x4>;
  108. clocks = <&apb0>;
  109. clock-output-names = "apb0_codec", "apb0_pio", "apb0_ir";
  110. };
  111. /* dummy is pll6 */
  112. apb1_mux: apb1_mux@01c20058 {
  113. #clock-cells = <0>;
  114. compatible = "allwinner,sun4i-apb1-mux-clk";
  115. reg = <0x01c20058 0x4>;
  116. clocks = <&osc24M>, <&dummy>, <&osc32k>;
  117. };
  118. apb1: apb1@01c20058 {
  119. #clock-cells = <0>;
  120. compatible = "allwinner,sun4i-apb1-clk";
  121. reg = <0x01c20058 0x4>;
  122. clocks = <&apb1_mux>;
  123. };
  124. apb1_gates: apb1_gates@01c2006c {
  125. #clock-cells = <1>;
  126. compatible = "allwinner,sun5i-a13-apb1-gates-clk";
  127. reg = <0x01c2006c 0x4>;
  128. clocks = <&apb1>;
  129. clock-output-names = "apb1_i2c0", "apb1_i2c1",
  130. "apb1_i2c2", "apb1_uart1", "apb1_uart3";
  131. };
  132. };
  133. soc@01c20000 {
  134. compatible = "simple-bus";
  135. #address-cells = <1>;
  136. #size-cells = <1>;
  137. reg = <0x01c20000 0x300000>;
  138. ranges;
  139. intc: interrupt-controller@01c20400 {
  140. compatible = "allwinner,sun4i-ic";
  141. reg = <0x01c20400 0x400>;
  142. interrupt-controller;
  143. #interrupt-cells = <1>;
  144. };
  145. pio: pinctrl@01c20800 {
  146. compatible = "allwinner,sun5i-a13-pinctrl";
  147. reg = <0x01c20800 0x400>;
  148. interrupts = <28>;
  149. clocks = <&apb0_gates 5>;
  150. gpio-controller;
  151. interrupt-controller;
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. #gpio-cells = <3>;
  155. uart1_pins_a: uart1@0 {
  156. allwinner,pins = "PE10", "PE11";
  157. allwinner,function = "uart1";
  158. allwinner,drive = <0>;
  159. allwinner,pull = <0>;
  160. };
  161. uart1_pins_b: uart1@1 {
  162. allwinner,pins = "PG3", "PG4";
  163. allwinner,function = "uart1";
  164. allwinner,drive = <0>;
  165. allwinner,pull = <0>;
  166. };
  167. i2c0_pins_a: i2c0@0 {
  168. allwinner,pins = "PB0", "PB1";
  169. allwinner,function = "i2c0";
  170. allwinner,drive = <0>;
  171. allwinner,pull = <0>;
  172. };
  173. i2c1_pins_a: i2c1@0 {
  174. allwinner,pins = "PB15", "PB16";
  175. allwinner,function = "i2c1";
  176. allwinner,drive = <0>;
  177. allwinner,pull = <0>;
  178. };
  179. i2c2_pins_a: i2c2@0 {
  180. allwinner,pins = "PB17", "PB18";
  181. allwinner,function = "i2c2";
  182. allwinner,drive = <0>;
  183. allwinner,pull = <0>;
  184. };
  185. };
  186. timer@01c20c00 {
  187. compatible = "allwinner,sun4i-timer";
  188. reg = <0x01c20c00 0x90>;
  189. interrupts = <22>;
  190. clocks = <&osc24M>;
  191. };
  192. wdt: watchdog@01c20c90 {
  193. compatible = "allwinner,sun4i-wdt";
  194. reg = <0x01c20c90 0x10>;
  195. };
  196. uart1: serial@01c28400 {
  197. compatible = "snps,dw-apb-uart";
  198. reg = <0x01c28400 0x400>;
  199. interrupts = <2>;
  200. reg-shift = <2>;
  201. reg-io-width = <4>;
  202. clocks = <&apb1_gates 17>;
  203. status = "disabled";
  204. };
  205. uart3: serial@01c28c00 {
  206. compatible = "snps,dw-apb-uart";
  207. reg = <0x01c28c00 0x400>;
  208. interrupts = <4>;
  209. reg-shift = <2>;
  210. reg-io-width = <4>;
  211. clocks = <&apb1_gates 19>;
  212. status = "disabled";
  213. };
  214. i2c0: i2c@01c2ac00 {
  215. compatible = "allwinner,sun4i-i2c";
  216. reg = <0x01c2ac00 0x400>;
  217. interrupts = <7>;
  218. clocks = <&apb1_gates 0>;
  219. clock-frequency = <100000>;
  220. status = "disabled";
  221. };
  222. i2c1: i2c@01c2b000 {
  223. compatible = "allwinner,sun4i-i2c";
  224. reg = <0x01c2b000 0x400>;
  225. interrupts = <8>;
  226. clocks = <&apb1_gates 1>;
  227. clock-frequency = <100000>;
  228. status = "disabled";
  229. };
  230. i2c2: i2c@01c2b400 {
  231. compatible = "allwinner,sun4i-i2c";
  232. reg = <0x01c2b400 0x400>;
  233. interrupts = <9>;
  234. clocks = <&apb1_gates 2>;
  235. clock-frequency = <100000>;
  236. status = "disabled";
  237. };
  238. };
  239. };