sama5d3.dtsi 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
  3. * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
  4. *
  5. * Copyright (C) 2013 Atmel,
  6. * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
  7. *
  8. * Licensed under GPLv2 or later.
  9. */
  10. #include "skeleton.dtsi"
  11. #include <dt-bindings/dma/at91.h>
  12. #include <dt-bindings/pinctrl/at91.h>
  13. #include <dt-bindings/interrupt-controller/irq.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. / {
  16. model = "Atmel SAMA5D3 family SoC";
  17. compatible = "atmel,sama5d3", "atmel,sama5";
  18. interrupt-parent = <&aic>;
  19. aliases {
  20. serial0 = &dbgu;
  21. serial1 = &usart0;
  22. serial2 = &usart1;
  23. serial3 = &usart2;
  24. serial4 = &usart3;
  25. gpio0 = &pioA;
  26. gpio1 = &pioB;
  27. gpio2 = &pioC;
  28. gpio3 = &pioD;
  29. gpio4 = &pioE;
  30. tcb0 = &tcb0;
  31. tcb1 = &tcb1;
  32. i2c0 = &i2c0;
  33. i2c1 = &i2c1;
  34. i2c2 = &i2c2;
  35. ssc0 = &ssc0;
  36. ssc1 = &ssc1;
  37. };
  38. cpus {
  39. #address-cells = <1>;
  40. #size-cells = <0>;
  41. cpu@0 {
  42. device_type = "cpu";
  43. compatible = "arm,cortex-a5";
  44. reg = <0x0>;
  45. };
  46. };
  47. memory {
  48. reg = <0x20000000 0x8000000>;
  49. };
  50. ahb {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. ranges;
  55. apb {
  56. compatible = "simple-bus";
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. ranges;
  60. mmc0: mmc@f0000000 {
  61. compatible = "atmel,hsmci";
  62. reg = <0xf0000000 0x600>;
  63. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  64. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>;
  65. dma-names = "rxtx";
  66. pinctrl-names = "default";
  67. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
  68. status = "disabled";
  69. #address-cells = <1>;
  70. #size-cells = <0>;
  71. };
  72. spi0: spi@f0004000 {
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. compatible = "atmel,at91rm9200-spi";
  76. reg = <0xf0004000 0x100>;
  77. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  78. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(1)>,
  79. <&dma0 2 AT91_DMA_CFG_PER_ID(2)>;
  80. dma-names = "tx", "rx";
  81. pinctrl-names = "default";
  82. pinctrl-0 = <&pinctrl_spi0>;
  83. status = "disabled";
  84. };
  85. ssc0: ssc@f0008000 {
  86. compatible = "atmel,at91sam9g45-ssc";
  87. reg = <0xf0008000 0x4000>;
  88. interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
  89. pinctrl-names = "default";
  90. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  91. status = "disabled";
  92. };
  93. can0: can@f000c000 {
  94. compatible = "atmel,at91sam9x5-can";
  95. reg = <0xf000c000 0x300>;
  96. interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>;
  97. pinctrl-names = "default";
  98. pinctrl-0 = <&pinctrl_can0_rx_tx>;
  99. status = "disabled";
  100. };
  101. tcb0: timer@f0010000 {
  102. compatible = "atmel,at91sam9x5-tcb";
  103. reg = <0xf0010000 0x100>;
  104. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  105. };
  106. i2c0: i2c@f0014000 {
  107. compatible = "atmel,at91sam9x5-i2c";
  108. reg = <0xf0014000 0x4000>;
  109. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
  110. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>,
  111. <&dma0 2 AT91_DMA_CFG_PER_ID(8)>;
  112. dma-names = "tx", "rx";
  113. pinctrl-names = "default";
  114. pinctrl-0 = <&pinctrl_i2c0>;
  115. #address-cells = <1>;
  116. #size-cells = <0>;
  117. status = "disabled";
  118. };
  119. i2c1: i2c@f0018000 {
  120. compatible = "atmel,at91sam9x5-i2c";
  121. reg = <0xf0018000 0x4000>;
  122. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
  123. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>,
  124. <&dma0 2 AT91_DMA_CFG_PER_ID(10)>;
  125. dma-names = "tx", "rx";
  126. pinctrl-names = "default";
  127. pinctrl-0 = <&pinctrl_i2c1>;
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. status = "disabled";
  131. };
  132. usart0: serial@f001c000 {
  133. compatible = "atmel,at91sam9260-usart";
  134. reg = <0xf001c000 0x100>;
  135. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_usart0>;
  138. status = "disabled";
  139. };
  140. usart1: serial@f0020000 {
  141. compatible = "atmel,at91sam9260-usart";
  142. reg = <0xf0020000 0x100>;
  143. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
  144. pinctrl-names = "default";
  145. pinctrl-0 = <&pinctrl_usart1>;
  146. status = "disabled";
  147. };
  148. macb0: ethernet@f0028000 {
  149. compatible = "cdns,pc302-gem", "cdns,gem";
  150. reg = <0xf0028000 0x100>;
  151. interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>;
  152. pinctrl-names = "default";
  153. pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
  154. status = "disabled";
  155. };
  156. isi: isi@f0034000 {
  157. compatible = "atmel,at91sam9g45-isi";
  158. reg = <0xf0034000 0x4000>;
  159. interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
  160. status = "disabled";
  161. };
  162. mmc1: mmc@f8000000 {
  163. compatible = "atmel,hsmci";
  164. reg = <0xf8000000 0x600>;
  165. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
  166. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>;
  167. dma-names = "rxtx";
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  170. status = "disabled";
  171. #address-cells = <1>;
  172. #size-cells = <0>;
  173. };
  174. mmc2: mmc@f8004000 {
  175. compatible = "atmel,hsmci";
  176. reg = <0xf8004000 0x600>;
  177. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  178. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(1)>;
  179. dma-names = "rxtx";
  180. pinctrl-names = "default";
  181. pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
  182. status = "disabled";
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. };
  186. spi1: spi@f8008000 {
  187. #address-cells = <1>;
  188. #size-cells = <0>;
  189. compatible = "atmel,at91rm9200-spi";
  190. reg = <0xf8008000 0x100>;
  191. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  192. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(15)>,
  193. <&dma1 2 AT91_DMA_CFG_PER_ID(16)>;
  194. dma-names = "tx", "rx";
  195. pinctrl-names = "default";
  196. pinctrl-0 = <&pinctrl_spi1>;
  197. status = "disabled";
  198. };
  199. ssc1: ssc@f800c000 {
  200. compatible = "atmel,at91sam9g45-ssc";
  201. reg = <0xf800c000 0x4000>;
  202. interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
  203. pinctrl-names = "default";
  204. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  205. status = "disabled";
  206. };
  207. can1: can@f8010000 {
  208. compatible = "atmel,at91sam9x5-can";
  209. reg = <0xf8010000 0x300>;
  210. interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>;
  211. pinctrl-names = "default";
  212. pinctrl-0 = <&pinctrl_can1_rx_tx>;
  213. };
  214. tcb1: timer@f8014000 {
  215. compatible = "atmel,at91sam9x5-tcb";
  216. reg = <0xf8014000 0x100>;
  217. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
  218. };
  219. adc0: adc@f8018000 {
  220. compatible = "atmel,at91sam9260-adc";
  221. reg = <0xf8018000 0x100>;
  222. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  223. pinctrl-names = "default";
  224. pinctrl-0 = <
  225. &pinctrl_adc0_adtrg
  226. &pinctrl_adc0_ad0
  227. &pinctrl_adc0_ad1
  228. &pinctrl_adc0_ad2
  229. &pinctrl_adc0_ad3
  230. &pinctrl_adc0_ad4
  231. &pinctrl_adc0_ad5
  232. &pinctrl_adc0_ad6
  233. &pinctrl_adc0_ad7
  234. &pinctrl_adc0_ad8
  235. &pinctrl_adc0_ad9
  236. &pinctrl_adc0_ad10
  237. &pinctrl_adc0_ad11
  238. >;
  239. atmel,adc-channel-base = <0x50>;
  240. atmel,adc-channels-used = <0xfff>;
  241. atmel,adc-drdy-mask = <0x1000000>;
  242. atmel,adc-num-channels = <12>;
  243. atmel,adc-startup-time = <40>;
  244. atmel,adc-status-register = <0x30>;
  245. atmel,adc-trigger-register = <0xc0>;
  246. atmel,adc-use-external;
  247. atmel,adc-vref = <3000>;
  248. atmel,adc-res = <10 12>;
  249. atmel,adc-res-names = "lowres", "highres";
  250. status = "disabled";
  251. trigger@0 {
  252. trigger-name = "external-rising";
  253. trigger-value = <0x1>;
  254. trigger-external;
  255. };
  256. trigger@1 {
  257. trigger-name = "external-falling";
  258. trigger-value = <0x2>;
  259. trigger-external;
  260. };
  261. trigger@2 {
  262. trigger-name = "external-any";
  263. trigger-value = <0x3>;
  264. trigger-external;
  265. };
  266. trigger@3 {
  267. trigger-name = "continuous";
  268. trigger-value = <0x6>;
  269. };
  270. };
  271. tsadcc: tsadcc@f8018000 {
  272. compatible = "atmel,at91sam9x5-tsadcc";
  273. reg = <0xf8018000 0x4000>;
  274. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  275. atmel,tsadcc_clock = <300000>;
  276. atmel,filtering_average = <0x03>;
  277. atmel,pendet_debounce = <0x08>;
  278. atmel,pendet_sensitivity = <0x02>;
  279. atmel,ts_sample_hold_time = <0x0a>;
  280. status = "disabled";
  281. };
  282. i2c2: i2c@f801c000 {
  283. compatible = "atmel,at91sam9x5-i2c";
  284. reg = <0xf801c000 0x4000>;
  285. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
  286. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>,
  287. <&dma1 2 AT91_DMA_CFG_PER_ID(12)>;
  288. dma-names = "tx", "rx";
  289. #address-cells = <1>;
  290. #size-cells = <0>;
  291. status = "disabled";
  292. };
  293. usart2: serial@f8020000 {
  294. compatible = "atmel,at91sam9260-usart";
  295. reg = <0xf8020000 0x100>;
  296. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  297. pinctrl-names = "default";
  298. pinctrl-0 = <&pinctrl_usart2>;
  299. status = "disabled";
  300. };
  301. usart3: serial@f8024000 {
  302. compatible = "atmel,at91sam9260-usart";
  303. reg = <0xf8024000 0x100>;
  304. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  305. pinctrl-names = "default";
  306. pinctrl-0 = <&pinctrl_usart3>;
  307. status = "disabled";
  308. };
  309. macb1: ethernet@f802c000 {
  310. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  311. reg = <0xf802c000 0x100>;
  312. interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>;
  313. pinctrl-names = "default";
  314. pinctrl-0 = <&pinctrl_macb1_rmii>;
  315. status = "disabled";
  316. };
  317. sha@f8034000 {
  318. compatible = "atmel,sam9g46-sha";
  319. reg = <0xf8034000 0x100>;
  320. interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
  321. };
  322. aes@f8038000 {
  323. compatible = "atmel,sam9g46-aes";
  324. reg = <0xf8038000 0x100>;
  325. interrupts = <43 4 0>;
  326. };
  327. tdes@f803c000 {
  328. compatible = "atmel,sam9g46-tdes";
  329. reg = <0xf803c000 0x100>;
  330. interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
  331. };
  332. dma0: dma-controller@ffffe600 {
  333. compatible = "atmel,at91sam9g45-dma";
  334. reg = <0xffffe600 0x200>;
  335. interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
  336. #dma-cells = <2>;
  337. };
  338. dma1: dma-controller@ffffe800 {
  339. compatible = "atmel,at91sam9g45-dma";
  340. reg = <0xffffe800 0x200>;
  341. interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
  342. #dma-cells = <2>;
  343. };
  344. ramc0: ramc@ffffea00 {
  345. compatible = "atmel,at91sam9g45-ddramc";
  346. reg = <0xffffea00 0x200>;
  347. };
  348. dbgu: serial@ffffee00 {
  349. compatible = "atmel,at91sam9260-usart";
  350. reg = <0xffffee00 0x200>;
  351. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
  352. pinctrl-names = "default";
  353. pinctrl-0 = <&pinctrl_dbgu>;
  354. status = "disabled";
  355. };
  356. aic: interrupt-controller@fffff000 {
  357. #interrupt-cells = <3>;
  358. compatible = "atmel,sama5d3-aic";
  359. interrupt-controller;
  360. reg = <0xfffff000 0x200>;
  361. atmel,external-irqs = <47>;
  362. };
  363. pinctrl@fffff200 {
  364. #address-cells = <1>;
  365. #size-cells = <1>;
  366. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  367. ranges = <0xfffff200 0xfffff200 0xa00>;
  368. atmel,mux-mask = <
  369. /* A B C */
  370. 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
  371. 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
  372. 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
  373. 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
  374. 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
  375. >;
  376. /* shared pinctrl settings */
  377. adc0 {
  378. pinctrl_adc0_adtrg: adc0_adtrg {
  379. atmel,pins =
  380. <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
  381. };
  382. pinctrl_adc0_ad0: adc0_ad0 {
  383. atmel,pins =
  384. <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
  385. };
  386. pinctrl_adc0_ad1: adc0_ad1 {
  387. atmel,pins =
  388. <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
  389. };
  390. pinctrl_adc0_ad2: adc0_ad2 {
  391. atmel,pins =
  392. <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
  393. };
  394. pinctrl_adc0_ad3: adc0_ad3 {
  395. atmel,pins =
  396. <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
  397. };
  398. pinctrl_adc0_ad4: adc0_ad4 {
  399. atmel,pins =
  400. <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
  401. };
  402. pinctrl_adc0_ad5: adc0_ad5 {
  403. atmel,pins =
  404. <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
  405. };
  406. pinctrl_adc0_ad6: adc0_ad6 {
  407. atmel,pins =
  408. <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
  409. };
  410. pinctrl_adc0_ad7: adc0_ad7 {
  411. atmel,pins =
  412. <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
  413. };
  414. pinctrl_adc0_ad8: adc0_ad8 {
  415. atmel,pins =
  416. <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
  417. };
  418. pinctrl_adc0_ad9: adc0_ad9 {
  419. atmel,pins =
  420. <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
  421. };
  422. pinctrl_adc0_ad10: adc0_ad10 {
  423. atmel,pins =
  424. <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
  425. };
  426. pinctrl_adc0_ad11: adc0_ad11 {
  427. atmel,pins =
  428. <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
  429. };
  430. };
  431. can0 {
  432. pinctrl_can0_rx_tx: can0_rx_tx {
  433. atmel,pins =
  434. <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
  435. AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
  436. };
  437. };
  438. can1 {
  439. pinctrl_can1_rx_tx: can1_rx_tx {
  440. atmel,pins =
  441. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
  442. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
  443. };
  444. };
  445. dbgu {
  446. pinctrl_dbgu: dbgu-0 {
  447. atmel,pins =
  448. <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
  449. AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
  450. };
  451. };
  452. i2c0 {
  453. pinctrl_i2c0: i2c0-0 {
  454. atmel,pins =
  455. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
  456. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
  457. };
  458. };
  459. i2c1 {
  460. pinctrl_i2c1: i2c1-0 {
  461. atmel,pins =
  462. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
  463. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
  464. };
  465. };
  466. isi {
  467. pinctrl_isi: isi-0 {
  468. atmel,pins =
  469. <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
  470. AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
  471. AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
  472. AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
  473. AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
  474. AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
  475. AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
  476. AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
  477. AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
  478. AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
  479. AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
  480. AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
  481. AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
  482. };
  483. pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
  484. atmel,pins =
  485. <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
  486. };
  487. };
  488. lcd {
  489. pinctrl_lcd: lcd-0 {
  490. atmel,pins =
  491. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
  492. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
  493. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
  494. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
  495. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
  496. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
  497. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
  498. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
  499. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
  500. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
  501. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
  502. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
  503. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
  504. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
  505. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
  506. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
  507. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
  508. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
  509. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
  510. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
  511. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
  512. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
  513. AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
  514. AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
  515. AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
  516. AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
  517. AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
  518. AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
  519. AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
  520. AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
  521. };
  522. };
  523. macb0 {
  524. pinctrl_macb0_data_rgmii: macb0_data_rgmii {
  525. atmel,pins =
  526. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
  527. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
  528. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
  529. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
  530. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
  531. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
  532. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
  533. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
  534. };
  535. pinctrl_macb0_data_gmii: macb0_data_gmii {
  536. atmel,pins =
  537. <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
  538. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
  539. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
  540. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
  541. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
  542. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
  543. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
  544. AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
  545. };
  546. pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
  547. atmel,pins =
  548. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
  549. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  550. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  551. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  552. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  553. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  554. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
  555. };
  556. pinctrl_macb0_signal_gmii: macb0_signal_gmii {
  557. atmel,pins =
  558. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  559. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
  560. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  561. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
  562. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  563. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
  564. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
  565. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  566. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  567. AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
  568. };
  569. };
  570. macb1 {
  571. pinctrl_macb1_rmii: macb1_rmii-0 {
  572. atmel,pins =
  573. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
  574. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
  575. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
  576. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
  577. AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
  578. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
  579. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
  580. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
  581. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
  582. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
  583. };
  584. };
  585. mmc0 {
  586. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  587. atmel,pins =
  588. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
  589. AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
  590. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
  591. };
  592. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  593. atmel,pins =
  594. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
  595. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
  596. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
  597. };
  598. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  599. atmel,pins =
  600. <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
  601. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
  602. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
  603. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
  604. };
  605. };
  606. mmc1 {
  607. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  608. atmel,pins =
  609. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
  610. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
  611. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
  612. };
  613. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  614. atmel,pins =
  615. <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
  616. AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
  617. AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
  618. };
  619. };
  620. mmc2 {
  621. pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
  622. atmel,pins =
  623. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
  624. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
  625. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
  626. };
  627. pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
  628. atmel,pins =
  629. <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
  630. AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
  631. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
  632. };
  633. };
  634. nand0 {
  635. pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
  636. atmel,pins =
  637. <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
  638. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
  639. };
  640. };
  641. spi0 {
  642. pinctrl_spi0: spi0-0 {
  643. atmel,pins =
  644. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
  645. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
  646. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
  647. };
  648. };
  649. spi1 {
  650. pinctrl_spi1: spi1-0 {
  651. atmel,pins =
  652. <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
  653. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
  654. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
  655. };
  656. };
  657. ssc0 {
  658. pinctrl_ssc0_tx: ssc0_tx {
  659. atmel,pins =
  660. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
  661. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
  662. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
  663. };
  664. pinctrl_ssc0_rx: ssc0_rx {
  665. atmel,pins =
  666. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
  667. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
  668. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
  669. };
  670. };
  671. ssc1 {
  672. pinctrl_ssc1_tx: ssc1_tx {
  673. atmel,pins =
  674. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
  675. AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
  676. AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
  677. };
  678. pinctrl_ssc1_rx: ssc1_rx {
  679. atmel,pins =
  680. <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
  681. AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
  682. AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
  683. };
  684. };
  685. uart0 {
  686. pinctrl_uart0: uart0-0 {
  687. atmel,pins =
  688. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
  689. AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
  690. };
  691. };
  692. uart1 {
  693. pinctrl_uart1: uart1-0 {
  694. atmel,pins =
  695. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
  696. AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
  697. };
  698. };
  699. usart0 {
  700. pinctrl_usart0: usart0-0 {
  701. atmel,pins =
  702. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
  703. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
  704. };
  705. pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
  706. atmel,pins =
  707. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
  708. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
  709. };
  710. };
  711. usart1 {
  712. pinctrl_usart1: usart1-0 {
  713. atmel,pins =
  714. <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
  715. AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
  716. };
  717. pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
  718. atmel,pins =
  719. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
  720. AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
  721. };
  722. };
  723. usart2 {
  724. pinctrl_usart2: usart2-0 {
  725. atmel,pins =
  726. <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
  727. AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
  728. };
  729. pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
  730. atmel,pins =
  731. <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
  732. AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
  733. };
  734. };
  735. usart3 {
  736. pinctrl_usart3: usart3-0 {
  737. atmel,pins =
  738. <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
  739. AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
  740. };
  741. pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
  742. atmel,pins =
  743. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
  744. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
  745. };
  746. };
  747. pioA: gpio@fffff200 {
  748. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  749. reg = <0xfffff200 0x100>;
  750. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
  751. #gpio-cells = <2>;
  752. gpio-controller;
  753. interrupt-controller;
  754. #interrupt-cells = <2>;
  755. };
  756. pioB: gpio@fffff400 {
  757. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  758. reg = <0xfffff400 0x100>;
  759. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
  760. #gpio-cells = <2>;
  761. gpio-controller;
  762. interrupt-controller;
  763. #interrupt-cells = <2>;
  764. };
  765. pioC: gpio@fffff600 {
  766. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  767. reg = <0xfffff600 0x100>;
  768. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
  769. #gpio-cells = <2>;
  770. gpio-controller;
  771. interrupt-controller;
  772. #interrupt-cells = <2>;
  773. };
  774. pioD: gpio@fffff800 {
  775. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  776. reg = <0xfffff800 0x100>;
  777. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
  778. #gpio-cells = <2>;
  779. gpio-controller;
  780. interrupt-controller;
  781. #interrupt-cells = <2>;
  782. };
  783. pioE: gpio@fffffa00 {
  784. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  785. reg = <0xfffffa00 0x100>;
  786. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
  787. #gpio-cells = <2>;
  788. gpio-controller;
  789. interrupt-controller;
  790. #interrupt-cells = <2>;
  791. };
  792. };
  793. pmc: pmc@fffffc00 {
  794. compatible = "atmel,at91rm9200-pmc";
  795. reg = <0xfffffc00 0x120>;
  796. };
  797. rstc@fffffe00 {
  798. compatible = "atmel,at91sam9g45-rstc";
  799. reg = <0xfffffe00 0x10>;
  800. };
  801. pit: timer@fffffe30 {
  802. compatible = "atmel,at91sam9260-pit";
  803. reg = <0xfffffe30 0xf>;
  804. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
  805. };
  806. watchdog@fffffe40 {
  807. compatible = "atmel,at91sam9260-wdt";
  808. reg = <0xfffffe40 0x10>;
  809. status = "disabled";
  810. };
  811. rtc@fffffeb0 {
  812. compatible = "atmel,at91rm9200-rtc";
  813. reg = <0xfffffeb0 0x30>;
  814. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  815. };
  816. };
  817. usb0: gadget@00500000 {
  818. #address-cells = <1>;
  819. #size-cells = <0>;
  820. compatible = "atmel,at91sam9rl-udc";
  821. reg = <0x00500000 0x100000
  822. 0xf8030000 0x4000>;
  823. interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
  824. status = "disabled";
  825. ep0 {
  826. reg = <0>;
  827. atmel,fifo-size = <64>;
  828. atmel,nb-banks = <1>;
  829. };
  830. ep1 {
  831. reg = <1>;
  832. atmel,fifo-size = <1024>;
  833. atmel,nb-banks = <3>;
  834. atmel,can-dma;
  835. atmel,can-isoc;
  836. };
  837. ep2 {
  838. reg = <2>;
  839. atmel,fifo-size = <1024>;
  840. atmel,nb-banks = <3>;
  841. atmel,can-dma;
  842. atmel,can-isoc;
  843. };
  844. ep3 {
  845. reg = <3>;
  846. atmel,fifo-size = <1024>;
  847. atmel,nb-banks = <2>;
  848. atmel,can-dma;
  849. };
  850. ep4 {
  851. reg = <4>;
  852. atmel,fifo-size = <1024>;
  853. atmel,nb-banks = <2>;
  854. atmel,can-dma;
  855. };
  856. ep5 {
  857. reg = <5>;
  858. atmel,fifo-size = <1024>;
  859. atmel,nb-banks = <2>;
  860. atmel,can-dma;
  861. };
  862. ep6 {
  863. reg = <6>;
  864. atmel,fifo-size = <1024>;
  865. atmel,nb-banks = <2>;
  866. atmel,can-dma;
  867. };
  868. ep7 {
  869. reg = <7>;
  870. atmel,fifo-size = <1024>;
  871. atmel,nb-banks = <2>;
  872. atmel,can-dma;
  873. };
  874. ep8 {
  875. reg = <8>;
  876. atmel,fifo-size = <1024>;
  877. atmel,nb-banks = <2>;
  878. };
  879. ep9 {
  880. reg = <9>;
  881. atmel,fifo-size = <1024>;
  882. atmel,nb-banks = <2>;
  883. };
  884. ep10 {
  885. reg = <10>;
  886. atmel,fifo-size = <1024>;
  887. atmel,nb-banks = <2>;
  888. };
  889. ep11 {
  890. reg = <11>;
  891. atmel,fifo-size = <1024>;
  892. atmel,nb-banks = <2>;
  893. };
  894. ep12 {
  895. reg = <12>;
  896. atmel,fifo-size = <1024>;
  897. atmel,nb-banks = <2>;
  898. };
  899. ep13 {
  900. reg = <13>;
  901. atmel,fifo-size = <1024>;
  902. atmel,nb-banks = <2>;
  903. };
  904. ep14 {
  905. reg = <14>;
  906. atmel,fifo-size = <1024>;
  907. atmel,nb-banks = <2>;
  908. };
  909. ep15 {
  910. reg = <15>;
  911. atmel,fifo-size = <1024>;
  912. atmel,nb-banks = <2>;
  913. };
  914. };
  915. usb1: ohci@00600000 {
  916. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  917. reg = <0x00600000 0x100000>;
  918. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  919. status = "disabled";
  920. };
  921. usb2: ehci@00700000 {
  922. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  923. reg = <0x00700000 0x100000>;
  924. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  925. status = "disabled";
  926. };
  927. nand0: nand@60000000 {
  928. compatible = "atmel,at91rm9200-nand";
  929. #address-cells = <1>;
  930. #size-cells = <1>;
  931. reg = < 0x60000000 0x01000000 /* EBI CS3 */
  932. 0xffffc070 0x00000490 /* SMC PMECC regs */
  933. 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
  934. 0x00100000 0x00100000 /* ROM code */
  935. 0x70000000 0x10000000 /* NFC Command Registers */
  936. 0xffffc000 0x00000070 /* NFC HSMC regs */
  937. 0x00200000 0x00100000 /* NFC SRAM banks */
  938. >;
  939. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
  940. atmel,nand-addr-offset = <21>;
  941. atmel,nand-cmd-offset = <22>;
  942. pinctrl-names = "default";
  943. pinctrl-0 = <&pinctrl_nand0_ale_cle>;
  944. atmel,pmecc-lookup-table-offset = <0x10000 0x18000>;
  945. status = "disabled";
  946. };
  947. };
  948. };